Home | History | Annotate | Line # | Download | only in include
      1  1.33   andvar /*	$NetBSD: pte.h,v 1.33 2022/05/29 10:47:39 andvar Exp $ */
      2   1.7  deraadt 
      3   1.1  deraadt /*
      4  1.15       pk  * Copyright (c) 1996
      5  1.17   abrown  * 	The President and Fellows of Harvard College. All rights reserved.
      6   1.1  deraadt  * Copyright (c) 1992, 1993
      7   1.1  deraadt  *	The Regents of the University of California.  All rights reserved.
      8   1.1  deraadt  *
      9   1.1  deraadt  * This software was developed by the Computer Systems Engineering group
     10   1.1  deraadt  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
     11   1.1  deraadt  * contributed to Berkeley.
     12   1.1  deraadt  *
     13   1.1  deraadt  * All advertising materials mentioning features or use of this software
     14  1.15       pk  * must display the following acknowledgements:
     15  1.15       pk  * 	This product includes software developed by Harvard University.
     16   1.1  deraadt  *	This product includes software developed by the University of
     17   1.1  deraadt  *	California, Lawrence Berkeley Laboratory.
     18   1.1  deraadt  *
     19   1.1  deraadt  * Redistribution and use in source and binary forms, with or without
     20   1.1  deraadt  * modification, are permitted provided that the following conditions
     21   1.1  deraadt  * are met:
     22   1.1  deraadt  * 1. Redistributions of source code must retain the above copyright
     23   1.1  deraadt  *    notice, this list of conditions and the following disclaimer.
     24   1.1  deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     25   1.1  deraadt  *    notice, this list of conditions and the following disclaimer in the
     26   1.1  deraadt  *    documentation and/or other materials provided with the distribution.
     27   1.1  deraadt  * 3. All advertising materials mentioning features or use of this software
     28  1.15       pk  *    must display the following acknowledgements:
     29  1.15       pk  *	This product includes software developed by Harvard University.
     30   1.1  deraadt  *	This product includes software developed by the University of
     31   1.1  deraadt  *	California, Berkeley and its contributors.
     32   1.1  deraadt  * 4. Neither the name of the University nor the names of its contributors
     33   1.1  deraadt  *    may be used to endorse or promote products derived from this software
     34   1.1  deraadt  *    without specific prior written permission.
     35   1.1  deraadt  *
     36   1.1  deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     37   1.1  deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     38   1.1  deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     39   1.1  deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     40   1.1  deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     41   1.1  deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     42   1.1  deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     43   1.1  deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     44   1.1  deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     45   1.1  deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     46   1.1  deraadt  * SUCH DAMAGE.
     47   1.1  deraadt  *
     48   1.1  deraadt  *	@(#)pte.h	8.1 (Berkeley) 6/11/93
     49   1.1  deraadt  */
     50  1.24  darrenr 
     51  1.26       pk #ifndef	_SPARC_PTE_H_
     52  1.26       pk #define _SPARC_PTE_H_
     53  1.26       pk 
     54  1.24  darrenr #if defined(_KERNEL_OPT)
     55  1.24  darrenr #include "opt_sparc_arch.h"
     56  1.24  darrenr #endif
     57   1.1  deraadt 
     58   1.1  deraadt /*
     59  1.15       pk  * Sun-4 (sort of), 4c (SparcStation), and 4m Page Table Entries
     60  1.15       pk  * (Sun calls them `Page Map Entries').
     61   1.1  deraadt  */
     62   1.1  deraadt 
     63  1.13  mycroft #ifndef _LOCORE
     64   1.1  deraadt /*
     65   1.1  deraadt  * Segment maps contain `pmeg' (Page Map Entry Group) numbers.
     66   1.1  deraadt  * A PMEG is simply an index that names a group of 32 (sun4) or
     67   1.1  deraadt  * 64 (sun4c) PTEs.
     68   1.9       pk  * Depending on the CPU model, we need 7 (sun4c) to 10 (sun4/400) bits
     69   1.9       pk  * to hold the hardware MMU resource number.
     70   1.1  deraadt  */
     71   1.9       pk typedef u_short pmeg_t;		/* 10 bits needed per Sun-4 segmap entry */
     72   1.8       pk /*
     73   1.8       pk  * Region maps contain `smeg' (Segment Entry Group) numbers.
     74   1.9       pk  * An SMEG is simply an index that names a group of 64 PMEGs.
     75   1.8       pk  */
     76   1.9       pk typedef u_char smeg_t;		/* 8 bits needed per Sun-4 regmap entry */
     77   1.1  deraadt #endif
     78   1.1  deraadt 
     79   1.1  deraadt /*
     80   1.1  deraadt  * Address translation works as follows:
     81   1.1  deraadt  *
     82   1.8       pk  * (for sun4c and 2-level sun4)
     83   1.1  deraadt  *	1. test va<31:29> -- these must be 000 or 111 (or you get a fault)
     84   1.1  deraadt  *	2. concatenate context_reg<2:0> and va<29:18> to get a 15 bit number;
     85   1.8       pk  *	   use this to index the segment maps, yielding a 7 or 9 bit value.
     86   1.8       pk  * (for 3-level sun4)
     87   1.8       pk  *	1. concatenate context_reg<3:0> and va<31:24> to get a 8 bit number;
     88   1.8       pk  *	   use this to index the region maps, yielding a 10 bit value.
     89   1.8       pk  *	2. take the value from (1) above and concatenate va<17:12> to
     90   1.8       pk  *	   get a `segment map entry' index.  This gives a 9 bit value.
     91   1.1  deraadt  * (for sun4c)
     92   1.1  deraadt  *	3. take the value from (2) above and concatenate va<17:12> to
     93   1.1  deraadt  *	   get a `page map entry' index.  This gives a 32-bit PTE.
     94   1.1  deraadt  * (for sun4)
     95   1.8       pk  *	3. take the value from (2 or 3) above and concatenate va<17:13> to
     96   1.1  deraadt  *	   get a `page map entry' index.  This gives a 32-bit PTE.
     97  1.15       pk  **
     98  1.15       pk  * For sun4m:
     99  1.15       pk  *	1. Use context_reg<3:0> to index the context table (located at
    100  1.15       pk  *	   (context_reg << 2) | ((ctx_tbl_ptr_reg >> 2) << 6) ). This
    101  1.15       pk  *	   gives a 32-bit page-table-descriptor (PTP).
    102  1.15       pk  *	2. Use va<31:24> to index the region table located by the PTP from (1):
    103  1.15       pk  *	   PTP<31:6> << 10. This gives another PTP for the segment tables
    104  1.15       pk  *	3. Use va<23:18> to index the segment table located by the PTP from (2)
    105  1.15       pk  *	   as follows: PTP<31:4> << 8. This gives another PTP for the page tbl.
    106  1.15       pk  * 	4. Use va<17:12> to index the page table given by (3)'s PTP:
    107  1.15       pk  * 	   PTP<31:4> << 8. This gives a 32-bit PTE.
    108   1.1  deraadt  *
    109   1.1  deraadt  * In other words:
    110   1.1  deraadt  *
    111   1.8       pk  *	struct sun4_3_levelmmu_virtual_addr {
    112   1.8       pk  *		u_int	va_reg:8,	(virtual region)
    113   1.8       pk  *			va_seg:6,	(virtual segment)
    114   1.8       pk  *			va_pg:5,	(virtual page within segment)
    115   1.8       pk  *			va_off:13;	(offset within page)
    116   1.8       pk  *	};
    117   1.1  deraadt  *	struct sun4_virtual_addr {
    118   1.1  deraadt  *		u_int	:2,		(required to be the same as bit 29)
    119   1.1  deraadt  *			va_seg:12,	(virtual segment)
    120   1.1  deraadt  *			va_pg:5,	(virtual page within segment)
    121   1.1  deraadt  *			va_off:13;	(offset within page)
    122   1.1  deraadt  *	};
    123   1.1  deraadt  *	struct sun4c_virtual_addr {
    124   1.1  deraadt  *		u_int	:2,		(required to be the same as bit 29)
    125   1.1  deraadt  *			va_seg:12,	(virtual segment)
    126   1.1  deraadt  *			va_pg:6,	(virtual page within segment)
    127   1.1  deraadt  *			va_off:12;	(offset within page)
    128   1.1  deraadt  *	};
    129   1.1  deraadt  *
    130  1.15       pk  *	struct sun4m_virtual_addr {
    131  1.15       pk  *		u_int	va_reg:8,	(virtual region)
    132  1.15       pk  *			va_seg:6,	(virtual segment within region)
    133  1.15       pk  *			va_pg:6,	(virtual page within segment)
    134  1.15       pk  *			va_off:12;	(offset within page)
    135  1.15       pk  *	};
    136  1.15       pk  *
    137   1.1  deraadt  * Then, given any `va':
    138   1.1  deraadt  *
    139   1.8       pk  *	extern smeg_t regmap[16][1<<8];		(3-level MMU only)
    140   1.1  deraadt  *	extern pmeg_t segmap[8][1<<12];		([16][1<<12] for sun4)
    141   1.1  deraadt  *	extern int ptetable[128][1<<6];		([512][1<<5] for sun4)
    142   1.1  deraadt  *
    143  1.15       pk  *	extern u_int  s4m_ctxmap[16];		(sun4m SRMMU only)
    144  1.15       pk  *	extern u_int  s4m_regmap[16][1<<8];	(sun4m SRMMU only)
    145  1.15       pk  * 	extern u_int  s4m_segmap[1<<8][1<<6];	(sun4m SRMMU only)
    146  1.15       pk  * 	extern u_int  s4m_pagmap[1<<14][1<<6];	(sun4m SRMMU only)
    147  1.15       pk  *
    148  1.15       pk  * (the above being in the hardware, accessed as Alternate Address Spaces on
    149  1.15       pk  *  all machines but the Sun4m SRMMU, in which case the tables are in physical
    150  1.33   andvar  *  kernel memory. In the 4m architecture, the tables are not laid out as
    151  1.15       pk  *  2-dim arrays, but are sparsely allocated as needed, and point to each
    152  1.15       pk  *  other.)
    153  1.15       pk  *
    154  1.25  thorpej  *	if (cputyp==CPU_SUN4M || cputyp==CPU_SUN4D) // SPARC Reference MMU
    155  1.15       pk  *		regptp = s4m_ctxmap[curr_ctx];
    156  1.15       pk  *		if (!(regptp & SRMMU_TEPTD)) TRAP();
    157  1.15       pk  *		segptp = *(u_int *)(((regptp & ~0x3) << 4) | va.va_reg);
    158  1.15       pk  *		if (!(segptp & SRMMU_TEPTD)) TRAP();
    159  1.15       pk  *		pagptp = *(u_int *)(((segptp & ~0x3) << 4) | va.va_seg);
    160  1.15       pk  *		if (!(pagptp & SRMMU_TEPTD)) TRAP();
    161  1.15       pk  *		pte = *(u_int *)(((pagptp & ~0x3) << 4) | va.va_pg);
    162  1.15       pk  *		if (!(pte & SRMMU_TEPTE)) TRAP();       // like PG_V
    163  1.15       pk  * 		if (usermode && PTE_PROT_LEVEL(pte) > 0x5) TRAP();
    164  1.15       pk  *		if (writing && !PTE_PROT_LEVEL_ALLOWS_WRITING(pte)) TRAP();
    165  1.15       pk  *		if (!(pte & SRMMU_PG_C)) DO_NOT_USE_CACHE_FOR_THIS_ACCESS();
    166  1.15       pk  *		pte |= SRMMU_PG_U;
    167  1.15       pk  * 		if (writing) pte |= PG_M;
    168  1.15       pk  * 		physaddr = ((pte & SRMMU_PG_PFNUM) << SRMMU_PGSHIFT)|va.va_off;
    169  1.15       pk  *		return;
    170   1.8       pk  *	if (mmu_3l)
    171   1.8       pk  *		physreg = regmap[curr_ctx][va.va_reg];
    172   1.8       pk  *		physseg = segmap[physreg][va.va_seg];
    173   1.8       pk  *	else
    174   1.8       pk  *		physseg = segmap[curr_ctx][va.va_seg];
    175   1.1  deraadt  *	pte = ptetable[physseg][va.va_pg];
    176   1.1  deraadt  *	if (!(pte & PG_V)) TRAP();
    177   1.1  deraadt  *	if (writing && !pte.pg_w) TRAP();
    178   1.1  deraadt  *	if (usermode && pte.pg_s) TRAP();
    179   1.1  deraadt  *	if (pte & PG_NC) DO_NOT_USE_CACHE_FOR_THIS_ACCESS();
    180   1.1  deraadt  *	pte |= PG_U;					(mark used/accessed)
    181   1.1  deraadt  *	if (writing) pte |= PG_M;			(mark modified)
    182   1.1  deraadt  *	ptetable[physseg][va.va_pg] = pte;
    183   1.1  deraadt  *	physadr = ((pte & PG_PFNUM) << PGSHIFT) | va.va_off;
    184   1.1  deraadt  */
    185   1.1  deraadt 
    186  1.18       pk #if defined(SUN4_MMU3L) && !defined(SUN4)
    187   1.8       pk #error "configuration error"
    188   1.8       pk #endif
    189   1.8       pk 
    190  1.32      mrg #define NBPRG	(1 << 24)	/* bytes per region */
    191  1.32      mrg #define RGSHIFT	24		/* log2(NBPRG) */
    192  1.32      mrg #define RGOFSET	(NBPRG - 1)	/* mask for region offset */
    193   1.8       pk #define NSEGRG	(NBPRG / NBPSG)	/* segments per region */
    194   1.8       pk 
    195  1.32      mrg #define NBPSG	(1 << 18)	/* bytes per segment */
    196  1.32      mrg #define SGSHIFT	18		/* log2(NBPSG) */
    197  1.32      mrg #define SGOFSET	(NBPSG - 1)	/* mask for segment offset */
    198   1.1  deraadt 
    199   1.1  deraadt /* number of PTEs that map one segment (not number that fit in one segment!) */
    200  1.25  thorpej #if defined(SUN4) && (defined(SUN4C) || defined(SUN4M) || defined(SUN4D))
    201   1.2  deraadt extern int nptesg;
    202  1.32      mrg #define NPTESG	nptesg		/* (which someone will have to initialize) */
    203   1.1  deraadt #else
    204  1.32      mrg #define NPTESG	(NBPSG / NBPG)
    205   1.1  deraadt #endif
    206   1.1  deraadt 
    207   1.8       pk /* virtual address to virtual region number */
    208  1.32      mrg #define VA_VREG(va)	(((unsigned int)(va) >> RGSHIFT) & 255)
    209   1.8       pk 
    210   1.1  deraadt /* virtual address to virtual segment number */
    211  1.32      mrg #define VA_VSEG(va)	(((unsigned int)(va) >> SGSHIFT) & 63)
    212   1.1  deraadt 
    213   1.1  deraadt /* virtual address to virtual page number, for Sun-4 and Sun-4c */
    214  1.32      mrg #define VA_SUN4_VPG(va)		(((int)(va) >> 13) & 31)
    215  1.32      mrg #define VA_SUN4C_VPG(va)	(((int)(va) >> 12) & 63)
    216  1.15       pk #define VA_SUN4M_VPG(va)	(((int)(va) >> 12) & 63)
    217  1.27       pk #define VA_VPG(va)	\
    218  1.27       pk 	(PGSHIFT==SUN4_PGSHIFT ? VA_SUN4_VPG(va) : VA_SUN4C_VPG(va))
    219  1.15       pk 
    220  1.15       pk /* virtual address to offset within page */
    221  1.15       pk #define VA_SUN4_OFF(va)       	(((int)(va)) & 0x1FFF)
    222  1.15       pk #define VA_SUN4C_OFF(va)     	(((int)(va)) & 0xFFF)
    223  1.15       pk #define VA_SUN4M_OFF(va)	(((int)(va)) & 0xFFF)
    224  1.27       pk #define VA_OFF(va)	\
    225  1.27       pk 	(PGSHIFT==SUN4_PGSHIFT ? VA_SUN4_OFF(va) : VA_SUN4C_OFF(va))
    226  1.27       pk 
    227   1.1  deraadt 
    228   1.8       pk /* truncate virtual address to region base */
    229  1.32      mrg #define VA_ROUNDDOWNTOREG(va)	((int)(va) & ~RGOFSET)
    230   1.8       pk 
    231   1.1  deraadt /* truncate virtual address to segment base */
    232  1.32      mrg #define VA_ROUNDDOWNTOSEG(va)	((int)(va) & ~SGOFSET)
    233   1.1  deraadt 
    234   1.8       pk /* virtual segment to virtual address (must sign extend on holy MMUs!) */
    235  1.32      mrg #define VRTOVA(vr)	((CPU_HAS_SRMMU || HASSUN4_MMU3L)	\
    236  1.25  thorpej 	? ((int)(vr) << RGSHIFT)				\
    237   1.8       pk 	: (((int)(vr) << (RGSHIFT+2)) >> 2))
    238  1.32      mrg #define VSTOVA(vr,vs)	((CPU_HAS_SRMMU || HASSUN4_MMU3L)	\
    239  1.15       pk 	? (((int)(vr) << RGSHIFT) + ((int)(vs) << SGSHIFT))	\
    240  1.15       pk 	: ((((int)(vr) << (RGSHIFT+2)) >> 2) + ((int)(vs) << SGSHIFT)))
    241   1.1  deraadt 
    242   1.9       pk extern int mmu_has_hole;
    243   1.9       pk #define VA_INHOLE(va)	(mmu_has_hole \
    244   1.9       pk 	? ( (unsigned int)(((int)(va) >> PG_VSHIFT) + 1) > 1) \
    245   1.9       pk 	: 0)
    246   1.9       pk 
    247   1.9       pk /* Define the virtual address space hole */
    248   1.9       pk #define MMU_HOLE_START	0x20000000
    249   1.9       pk #define MMU_HOLE_END	0xe0000000
    250   1.1  deraadt 
    251  1.15       pk /* there is no `struct pte'; we just use `int'; this is for non-4M only */
    252  1.32      mrg #define PG_V		0x80000000
    253  1.32      mrg #define PG_PROT		0x60000000	/* both protection bits */
    254  1.32      mrg #define PG_W		0x40000000	/* allowed to write */
    255  1.32      mrg #define PG_S		0x20000000	/* supervisor only */
    256  1.32      mrg #define PG_NC		0x10000000	/* non-cacheable */
    257  1.32      mrg #define PG_TYPE		0x0c000000	/* both type bits */
    258  1.32      mrg 
    259  1.32      mrg #define PG_OBMEM	0x00000000	/* on board memory */
    260  1.32      mrg #define PG_OBIO		0x04000000	/* on board I/O (incl. Sbus on 4c) */
    261  1.32      mrg #define PG_VME16	0x08000000	/* 16-bit-data VME space */
    262  1.32      mrg #define PG_VME32	0x0c000000	/* 32-bit-data VME space */
    263  1.25  thorpej #if defined(SUN4M) || defined(SUN4D)
    264  1.15       pk #define PG_SUN4M_OBMEM	0x0	       	/* No type bits=>obmem on 4m */
    265  1.15       pk #define PG_SUN4M_OBIO	0xf		/* obio maps to 0xf on 4M */
    266  1.15       pk #define SRMMU_PGTYPE	0xf0000000	/* Top 4 bits of pte PPN give type */
    267   1.1  deraadt #endif
    268   1.1  deraadt 
    269  1.32      mrg #define PG_U		0x02000000
    270  1.32      mrg #define PG_M		0x01000000
    271  1.32      mrg #define PG_MBZ		0x00780000	/* unused; must be zero (oh really?) */
    272  1.32      mrg #define PG_IOC		0x00800000	/* IO cache, not used yet */
    273  1.28       pk #define PG_WIRED	0x00400000	/* S/W only; in MBZ area */
    274  1.32      mrg #define PG_PFNUM	0x0007ffff	/* n.b.: only 16 bits on sun4c */
    275   1.1  deraadt 
    276  1.32      mrg #define PG_TNC_SHIFT	26		/* shift to get PG_TYPE + PG_NC */
    277  1.32      mrg #define PG_M_SHIFT	24		/* shift to get PG_M, PG_U */
    278  1.15       pk #define PG_M_SHIFT4M	5		/* shift to get SRMMU_PG_M,R on 4m */
    279   1.1  deraadt /*efine	PG_NOACC	0		** XXX */
    280  1.32      mrg #define PG_KR		0x20000000
    281  1.32      mrg #define PG_KW		0x60000000
    282  1.32      mrg #define PG_URKR		0
    283  1.32      mrg #define PG_UW		0x40000000
    284   1.1  deraadt 
    285   1.1  deraadt #ifdef KGDB
    286   1.1  deraadt /* but we will define one for gdb anyway */
    287   1.1  deraadt struct pte {
    288   1.1  deraadt 	u_int	pg_v:1,
    289   1.1  deraadt 		pg_w:1,
    290   1.1  deraadt 		pg_s:1,
    291   1.1  deraadt 		pg_nc:1;
    292   1.1  deraadt 	enum pgtype { pg_obmem, pg_obio, pg_vme16, pg_vme32 } pg_type:2;
    293   1.1  deraadt 	u_int	pg_u:1,
    294   1.1  deraadt 		pg_m:1,
    295   1.1  deraadt 		pg_mbz:5,
    296   1.1  deraadt 		pg_pfnum:19;
    297   1.1  deraadt };
    298  1.25  thorpej #if defined(SUN4M) || defined(SUN4D)
    299  1.15       pk struct srmmu_pte {
    300  1.32      mrg 	u_int	pg_pfnum:24,
    301  1.15       pk 		pg_c:1,
    302  1.15       pk 		pg_m:1,
    303  1.15       pk 		pg_u:1;
    304  1.15       pk 	enum pgprot { pprot_r_r, pprot_rw_rw, pprot_rx_rx, pprot_rwx_rwx,
    305  1.15       pk 		      pprot_x_x, pprot_r_rw, pprot_n_rx, pprot_n_rwx }
    306  1.15       pk 		pg_prot:3;	/* prot. bits: pprot_<user>_<supervisor> */
    307  1.15       pk 	u_int	pg_must_be_2:2;
    308  1.15       pk };
    309  1.15       pk #endif
    310   1.1  deraadt #endif
    311   1.1  deraadt 
    312   1.1  deraadt /*
    313   1.1  deraadt  * These are needed in the register window code
    314   1.1  deraadt  * to check the validity of (ostensible) user stack PTEs.
    315   1.1  deraadt  */
    316  1.32      mrg #define PG_VSHIFT	29		/* (va>>vshift)==0 or -1 => valid */
    317   1.1  deraadt 	/* XXX fix this name, it is a va shift not a pte bit shift! */
    318   1.1  deraadt 
    319  1.32      mrg #define PG_PROTSHIFT	29
    320  1.32      mrg #define PG_PROTUWRITE	6		/* PG_V,PG_W,!PG_S */
    321  1.32      mrg #define PG_PROTUREAD	4		/* PG_V,!PG_W,!PG_S */
    322   1.1  deraadt 
    323  1.15       pk /* %%%: Fix above and below for 4m? */
    324  1.15       pk 
    325  1.31    perry /* static __inline int PG_VALID(void *va) {
    326   1.1  deraadt 	register int t = va; t >>= PG_VSHIFT; return (t == 0 || t == -1);
    327   1.1  deraadt } */
    328  1.10       pk 
    329  1.10       pk 
    330  1.10       pk /*
    331  1.15       pk  * Here are the bit definitions for 4M/SRMMU pte's
    332  1.10       pk  */
    333  1.15       pk 		/* MMU TABLE ENTRIES */
    334  1.15       pk #define SRMMU_TEINVALID	0x0		/* invalid (serves as !valid bit) */
    335  1.32      mrg #define SRMMU_TEPTD	0x1		/* Page Table Descriptor */
    336  1.15       pk #define SRMMU_TEPTE	0x2		/* Page Table Entry */
    337  1.32      mrg #define SRMMU_TEPTERBO	0x3		/* Page Table Entry with Reverse Byte
    338  1.32      mrg 					   Order (SS-II) */
    339  1.15       pk #define SRMMU_TETYPE	0x3		/* mask for table entry type */
    340  1.15       pk 		/* PTE FIELDS */
    341  1.15       pk #define SRMMU_PPNMASK	0xFFFFFF00
    342  1.15       pk #define SRMMU_PPNSHIFT	0x8
    343  1.15       pk #define SRMMU_PPNPASHIFT 0x4 		/* shift to put ppn into PAddr */
    344  1.15       pk #define SRMMU_L1PPNSHFT	0x14
    345  1.15       pk #define SRMMU_L1PPNMASK	0xFFF00000
    346  1.15       pk #define SRMMU_L2PPNSHFT 0xE
    347  1.15       pk #define SRMMU_L2PPNMASK	0xFC000
    348  1.15       pk #define SRMMU_L3PPNSHFT	0x8
    349  1.15       pk #define SRMMU_L3PPNMASK 0x3F00
    350  1.15       pk 		/* PTE BITS */
    351  1.15       pk #define SRMMU_PG_C	0x80		/* cacheable */
    352  1.15       pk #define SRMMU_PG_M	0x40		/* modified (dirty) */
    353  1.15       pk #define SRMMU_PG_R	0x20		/* referenced */
    354  1.15       pk #define SRMMU_PGBITSMSK	0xE0
    355  1.15       pk 		/* PTE PROTECTION */
    356  1.15       pk #define SRMMU_PROT_MASK	0x1C		/* Mask protection bits out of pte */
    357  1.15       pk #define SRMMU_PROT_SHFT	0x2
    358  1.15       pk #define PPROT_R_R	0x0		/* These are in the form:	*/
    359  1.15       pk #define PPROT_RW_RW	0x4		/* 	PPROT_<u>_<s>		*/
    360  1.15       pk #define PPROT_RX_RX	0x8		/* where <u> is the user-mode	*/
    361  1.15       pk #define PPROT_RWX_RWX	0xC		/* permission, and <s> is the 	*/
    362  1.15       pk #define PPROT_X_X	0x10		/* supervisor mode permission.	*/
    363  1.15       pk #define PPROT_R_RW	0x14		/* R=read, W=write, X=execute	*/
    364  1.15       pk #define PPROT_N_RX	0x18		/* N=none.			*/
    365  1.15       pk #define PPROT_N_RWX	0x1C
    366  1.15       pk #define PPROT_WRITE	0x4		/* set iff write priv. allowed  */
    367  1.15       pk #define PPROT_S		0x18		/* effective S bit */
    368  1.15       pk #define PPROT_U2S_OMASK 0x18		/* OR with prot. to revoke user priv */
    369  1.15       pk 		/* TABLE SIZES */
    370  1.15       pk #define SRMMU_L1SIZE	0x100
    371  1.15       pk #define SRMMU_L2SIZE 	0x40
    372  1.15       pk #define SRMMU_L3SIZE	0x40
    373  1.10       pk 
    374  1.20       pk #define SRMMU_PTE_BITS	"\177\020"					\
    375  1.20       pk 	"f\0\2TYPE\0=\1PTD\0=\2PTE\0f\2\3PROT\0"			\
    376  1.20       pk 	"=\0R_R\0=\4RW_RW\0=\10RX_RX\0=\14RWX_RWX\0=\20X_X\0=\24R_RW\0"	\
    377  1.20       pk 	"=\30N_RX\0=\34N_RWX\0"						\
    378  1.20       pk 	"b\5R\0b\6M\0b\7C\0f\10\30PFN\0"
    379  1.20       pk 
    380  1.10       pk /*
    381  1.10       pk  * IOMMU PTE bits.
    382  1.10       pk  */
    383  1.15       pk #define IOPTE_PPN_MASK  0x07ffff00
    384  1.15       pk #define IOPTE_PPN_SHIFT 8
    385  1.15       pk #define IOPTE_RSVD      0x000000f1
    386  1.15       pk #define IOPTE_WRITE     0x00000004
    387  1.15       pk #define IOPTE_VALID     0x00000002
    388  1.20       pk 
    389  1.20       pk #define IOMMU_PTE_BITS	"\177\020"					\
    390  1.20       pk 	"f\10\23PPN\0b\2W\0b\1V\0"
    391  1.20       pk 
    392  1.21       pk 
    393  1.22   kleink #if defined(_KERNEL) || defined(_STANDALONE)
    394  1.21       pk /*
    395  1.21       pk  * Macros to get and set the processor context.
    396  1.21       pk  */
    397  1.21       pk #define getcontext4()		lduba(AC_CONTEXT, ASI_CONTROL)
    398  1.21       pk #define getcontext4m()		lda(SRMMU_CXR, ASI_SRMMU)
    399  1.25  thorpej #define getcontext()		(CPU_HAS_SRMMU ? getcontext4m()		\
    400  1.25  thorpej 					       : getcontext4())
    401  1.21       pk 
    402  1.21       pk #define setcontext4(c)		stba(AC_CONTEXT, ASI_CONTROL, c)
    403  1.21       pk #define setcontext4m(c)		sta(SRMMU_CXR, ASI_SRMMU, c)
    404  1.25  thorpej #define setcontext(c)		(CPU_HAS_SRMMU ? setcontext4m(c)	\
    405  1.25  thorpej 					       : setcontext4(c))
    406  1.21       pk 
    407  1.21       pk /* sun4/sun4c access to MMU-resident PTEs */
    408  1.32      mrg #define getpte4(va)		lda(va, ASI_PTE)
    409  1.32      mrg #define setpte4(va, pte)	sta(va, ASI_PTE, pte)
    410  1.21       pk 
    411  1.21       pk /* sun4m TLB probe */
    412  1.21       pk #define getpte4m(va)		lda((va & 0xFFFFF000) | ASI_SRMMUFP_L3, \
    413  1.23   kleink 				    ASI_SRMMUFP)
    414  1.22   kleink 
    415  1.22   kleink #endif /* _KERNEL || _STANDALONE */
    416  1.26       pk #endif /* _SPARC_PTE_H_ */
    417