iommu.c revision 1.33 1 1.33 pk /* $NetBSD: iommu.c,v 1.33 1999/04/20 20:15:48 pk Exp $ */
2 1.1 pk
3 1.1 pk /*
4 1.1 pk * Copyright (c) 1996
5 1.3 abrown * The President and Fellows of Harvard College. All rights reserved.
6 1.1 pk * Copyright (c) 1995 Paul Kranenburg
7 1.1 pk *
8 1.1 pk * Redistribution and use in source and binary forms, with or without
9 1.1 pk * modification, are permitted provided that the following conditions
10 1.1 pk * are met:
11 1.1 pk * 1. Redistributions of source code must retain the above copyright
12 1.1 pk * notice, this list of conditions and the following disclaimer.
13 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer in the
15 1.1 pk * documentation and/or other materials provided with the distribution.
16 1.1 pk * 3. All advertising materials mentioning features or use of this software
17 1.1 pk * must display the following acknowledgement:
18 1.1 pk * This product includes software developed by Aaron Brown and
19 1.1 pk * Harvard University.
20 1.1 pk * This product includes software developed by Paul Kranenburg.
21 1.1 pk * 4. Neither the name of the University nor the names of its contributors
22 1.1 pk * may be used to endorse or promote products derived from this software
23 1.1 pk * without specific prior written permission.
24 1.1 pk *
25 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
26 1.1 pk * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 1.1 pk * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 1.1 pk * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
29 1.1 pk * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
30 1.1 pk * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
31 1.1 pk * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 1.1 pk * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 1.1 pk * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 1.1 pk * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 1.1 pk * SUCH DAMAGE.
36 1.1 pk *
37 1.1 pk */
38 1.1 pk
39 1.1 pk #include <sys/param.h>
40 1.18 pk #include <sys/extent.h>
41 1.18 pk #include <sys/malloc.h>
42 1.18 pk #include <sys/queue.h>
43 1.1 pk #include <sys/systm.h>
44 1.1 pk #include <sys/device.h>
45 1.1 pk #include <vm/vm.h>
46 1.18 pk #include <vm/vm_kern.h>
47 1.25 pk
48 1.30 mrg #include <uvm/uvm_extern.h>
49 1.31 pk #include <uvm/uvm.h>
50 1.1 pk
51 1.18 pk #define _SPARC_BUS_DMA_PRIVATE
52 1.18 pk #include <machine/bus.h>
53 1.1 pk #include <machine/autoconf.h>
54 1.1 pk #include <machine/ctlreg.h>
55 1.1 pk #include <sparc/sparc/asm.h>
56 1.1 pk #include <sparc/sparc/vaddrs.h>
57 1.9 pk #include <sparc/sparc/cpuvar.h>
58 1.1 pk #include <sparc/sparc/iommureg.h>
59 1.16 pk #include <sparc/sparc/iommuvar.h>
60 1.1 pk
61 1.1 pk struct iommu_softc {
62 1.1 pk struct device sc_dev; /* base device */
63 1.1 pk struct iommureg *sc_reg;
64 1.1 pk u_int sc_pagesize;
65 1.1 pk u_int sc_range;
66 1.21 pk bus_addr_t sc_dvmabase;
67 1.1 pk iopte_t *sc_ptes;
68 1.1 pk int sc_hasiocache;
69 1.1 pk };
70 1.1 pk struct iommu_softc *iommu_sc;/*XXX*/
71 1.1 pk int has_iocache;
72 1.19 pk u_long dvma_cachealign;
73 1.1 pk
74 1.33 pk /*
75 1.33 pk * Note: operations on the extent map are being protected with
76 1.33 pk * splhigh(), since we cannot predict at which interrupt priority
77 1.33 pk * our clients will run.
78 1.33 pk */
79 1.18 pk struct extent *iommu_dvmamap;
80 1.18 pk
81 1.1 pk
82 1.1 pk /* autoconfiguration driver */
83 1.5 cgd int iommu_print __P((void *, const char *));
84 1.1 pk void iommu_attach __P((struct device *, struct device *, void *));
85 1.8 pk int iommu_match __P((struct device *, struct cfdata *, void *));
86 1.1 pk
87 1.1 pk struct cfattach iommu_ca = {
88 1.1 pk sizeof(struct iommu_softc), iommu_match, iommu_attach
89 1.1 pk };
90 1.1 pk
91 1.18 pk /* IOMMU DMA map functions */
92 1.18 pk int iommu_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
93 1.18 pk bus_size_t, struct proc *, int));
94 1.18 pk int iommu_dmamap_load_mbuf __P((bus_dma_tag_t, bus_dmamap_t,
95 1.18 pk struct mbuf *, int));
96 1.18 pk int iommu_dmamap_load_uio __P((bus_dma_tag_t, bus_dmamap_t,
97 1.18 pk struct uio *, int));
98 1.18 pk int iommu_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
99 1.18 pk bus_dma_segment_t *, int, bus_size_t, int));
100 1.18 pk void iommu_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
101 1.18 pk void iommu_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
102 1.18 pk bus_size_t, int));
103 1.18 pk
104 1.18 pk int iommu_dmamem_alloc __P((bus_dma_tag_t tag, bus_size_t size,
105 1.18 pk bus_size_t alignment, bus_size_t boundary,
106 1.18 pk bus_dma_segment_t *segs, int nsegs, int *rsegs, int flags));
107 1.18 pk void iommu_dmamem_free __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
108 1.18 pk int nsegs));
109 1.18 pk int iommu_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
110 1.18 pk int nsegs, size_t size, caddr_t *kvap, int flags));
111 1.18 pk int iommu_dmamem_mmap __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
112 1.18 pk int nsegs, int off, int prot, int flags));
113 1.18 pk
114 1.18 pk
115 1.18 pk struct sparc_bus_dma_tag iommu_dma_tag = {
116 1.18 pk NULL,
117 1.18 pk _bus_dmamap_create,
118 1.18 pk _bus_dmamap_destroy,
119 1.18 pk iommu_dmamap_load,
120 1.18 pk iommu_dmamap_load_mbuf,
121 1.18 pk iommu_dmamap_load_uio,
122 1.18 pk iommu_dmamap_load_raw,
123 1.18 pk iommu_dmamap_unload,
124 1.18 pk iommu_dmamap_sync,
125 1.18 pk
126 1.18 pk iommu_dmamem_alloc,
127 1.18 pk iommu_dmamem_free,
128 1.18 pk iommu_dmamem_map,
129 1.18 pk _bus_dmamem_unmap,
130 1.18 pk iommu_dmamem_mmap
131 1.18 pk };
132 1.1 pk /*
133 1.1 pk * Print the location of some iommu-attached device (called just
134 1.1 pk * before attaching that device). If `iommu' is not NULL, the
135 1.1 pk * device was found but not configured; print the iommu as well.
136 1.1 pk * Return UNCONF (config_find ignores this if the device was configured).
137 1.1 pk */
138 1.1 pk int
139 1.1 pk iommu_print(args, iommu)
140 1.1 pk void *args;
141 1.5 cgd const char *iommu;
142 1.1 pk {
143 1.16 pk struct iommu_attach_args *ia = args;
144 1.1 pk
145 1.1 pk if (iommu)
146 1.16 pk printf("%s at %s", ia->iom_name, iommu);
147 1.1 pk return (UNCONF);
148 1.1 pk }
149 1.1 pk
150 1.1 pk int
151 1.8 pk iommu_match(parent, cf, aux)
152 1.1 pk struct device *parent;
153 1.8 pk struct cfdata *cf;
154 1.8 pk void *aux;
155 1.1 pk {
156 1.16 pk struct mainbus_attach_args *ma = aux;
157 1.1 pk
158 1.1 pk if (CPU_ISSUN4OR4C)
159 1.1 pk return (0);
160 1.16 pk return (strcmp(cf->cf_driver->cd_name, ma->ma_name) == 0);
161 1.1 pk }
162 1.1 pk
163 1.1 pk /*
164 1.1 pk * Attach the iommu.
165 1.1 pk */
166 1.1 pk void
167 1.1 pk iommu_attach(parent, self, aux)
168 1.1 pk struct device *parent;
169 1.1 pk struct device *self;
170 1.1 pk void *aux;
171 1.1 pk {
172 1.4 pk #if defined(SUN4M)
173 1.21 pk struct iommu_softc *sc = (struct iommu_softc *)self;
174 1.16 pk struct mainbus_attach_args *ma = aux;
175 1.21 pk int node;
176 1.16 pk struct bootpath *bp;
177 1.16 pk bus_space_handle_t bh;
178 1.21 pk u_int pbase, pa;
179 1.21 pk int i, mmupcrsave, s;
180 1.21 pk iopte_t *tpte_p;
181 1.1 pk extern u_int *kernel_iopte_table;
182 1.1 pk extern u_int kernel_iopte_table_pa;
183 1.1 pk
184 1.10 pk /*XXX-GCC!*/mmupcrsave=0;
185 1.1 pk iommu_sc = sc;
186 1.1 pk /*
187 1.1 pk * XXX there is only one iommu, for now -- do not know how to
188 1.1 pk * address children on others
189 1.1 pk */
190 1.1 pk if (sc->sc_dev.dv_unit > 0) {
191 1.7 christos printf(" unsupported\n");
192 1.1 pk return;
193 1.1 pk }
194 1.16 pk node = ma->ma_node;
195 1.1 pk
196 1.1 pk #if 0
197 1.1 pk if (ra->ra_vaddr)
198 1.1 pk sc->sc_reg = (struct iommureg *)ca->ca_ra.ra_vaddr;
199 1.1 pk #else
200 1.1 pk /*
201 1.1 pk * Map registers into our space. The PROM may have done this
202 1.1 pk * already, but I feel better if we have our own copy. Plus, the
203 1.1 pk * prom doesn't map the entire register set
204 1.1 pk *
205 1.1 pk * XXX struct iommureg is bigger than ra->ra_len; what are the
206 1.1 pk * other fields for?
207 1.1 pk */
208 1.17 pk if (bus_space_map2(
209 1.16 pk ma->ma_bustag,
210 1.16 pk ma->ma_iospace,
211 1.17 pk ma->ma_paddr,
212 1.16 pk sizeof(struct iommureg),
213 1.16 pk 0,
214 1.16 pk 0,
215 1.16 pk &bh) != 0) {
216 1.16 pk printf("iommu_attach: cannot map registers\n");
217 1.16 pk return;
218 1.16 pk }
219 1.16 pk sc->sc_reg = (struct iommureg *)bh;
220 1.1 pk #endif
221 1.1 pk
222 1.1 pk sc->sc_hasiocache = node_has_property(node, "cache-coherence?");
223 1.9 pk if (CACHEINFO.c_enabled == 0) /* XXX - is this correct? */
224 1.9 pk sc->sc_hasiocache = 0;
225 1.1 pk has_iocache = sc->sc_hasiocache; /* Set global flag */
226 1.1 pk
227 1.1 pk sc->sc_pagesize = getpropint(node, "page-size", NBPG),
228 1.1 pk sc->sc_range = (1 << 24) <<
229 1.1 pk ((sc->sc_reg->io_cr & IOMMU_CTL_RANGE) >> IOMMU_CTL_RANGESHFT);
230 1.1 pk #if 0
231 1.1 pk sc->sc_dvmabase = (0 - sc->sc_range);
232 1.1 pk #endif
233 1.1 pk pbase = (sc->sc_reg->io_bar & IOMMU_BAR_IBA) <<
234 1.1 pk (14 - IOMMU_BAR_IBASHFT);
235 1.1 pk
236 1.1 pk /*
237 1.1 pk * Now we build our own copy of the IOMMU page tables. We need to
238 1.1 pk * do this since we're going to change the range to give us 64M of
239 1.1 pk * mappings, and thus we can move DVMA space down to 0xfd000000 to
240 1.1 pk * give us lots of space and to avoid bumping into the PROM, etc.
241 1.1 pk *
242 1.1 pk * XXX Note that this is rather messy.
243 1.1 pk */
244 1.1 pk sc->sc_ptes = (iopte_t *) kernel_iopte_table;
245 1.1 pk
246 1.1 pk /*
247 1.1 pk * Now discache the page tables so that the IOMMU sees our
248 1.1 pk * changes.
249 1.1 pk */
250 1.1 pk kvm_uncache((caddr_t)sc->sc_ptes,
251 1.22 pk (((0 - IOMMU_DVMA_BASE)/sc->sc_pagesize) * sizeof(iopte_t)) / NBPG);
252 1.1 pk
253 1.1 pk /*
254 1.1 pk * Ok. We've got to read in the original table using MMU bypass,
255 1.1 pk * and copy all of its entries to the appropriate place in our
256 1.1 pk * new table, even if the sizes are different.
257 1.1 pk * This is pretty easy since we know DVMA ends at 0xffffffff.
258 1.1 pk *
259 1.1 pk * XXX: PGOFSET, NBPG assume same page size as SRMMU
260 1.1 pk */
261 1.14 pk if (cpuinfo.cpu_impl == 4 && cpuinfo.mxcc) {
262 1.10 pk /* set MMU AC bit */
263 1.10 pk sta(SRMMU_PCR, ASI_SRMMU,
264 1.10 pk ((mmupcrsave = lda(SRMMU_PCR, ASI_SRMMU)) | VIKING_PCR_AC));
265 1.1 pk }
266 1.1 pk
267 1.22 pk for (tpte_p = &sc->sc_ptes[((0 - IOMMU_DVMA_BASE)/NBPG) - 1],
268 1.1 pk pa = (u_int)pbase - sizeof(iopte_t) +
269 1.1 pk ((u_int)sc->sc_range/NBPG)*sizeof(iopte_t);
270 1.1 pk tpte_p >= &sc->sc_ptes[0] && pa >= (u_int)pbase;
271 1.1 pk tpte_p--, pa -= sizeof(iopte_t)) {
272 1.1 pk
273 1.1 pk IOMMU_FLUSHPAGE(sc,
274 1.22 pk (tpte_p - &sc->sc_ptes[0])*NBPG + IOMMU_DVMA_BASE);
275 1.1 pk *tpte_p = lda(pa, ASI_BYPASS);
276 1.1 pk }
277 1.14 pk if (cpuinfo.cpu_impl == 4 && cpuinfo.mxcc) {
278 1.10 pk /* restore mmu after bug-avoidance */
279 1.10 pk sta(SRMMU_PCR, ASI_SRMMU, mmupcrsave);
280 1.1 pk }
281 1.1 pk
282 1.1 pk /*
283 1.1 pk * Now we can install our new pagetable into the IOMMU
284 1.1 pk */
285 1.22 pk sc->sc_range = 0 - IOMMU_DVMA_BASE;
286 1.22 pk sc->sc_dvmabase = IOMMU_DVMA_BASE;
287 1.1 pk
288 1.1 pk /* calculate log2(sc->sc_range/16MB) */
289 1.1 pk i = ffs(sc->sc_range/(1 << 24)) - 1;
290 1.1 pk if ((1 << i) != (sc->sc_range/(1 << 24)))
291 1.1 pk panic("bad iommu range: %d\n",i);
292 1.1 pk
293 1.1 pk s = splhigh();
294 1.1 pk IOMMU_FLUSHALL(sc);
295 1.1 pk
296 1.1 pk sc->sc_reg->io_cr = (sc->sc_reg->io_cr & ~IOMMU_CTL_RANGE) |
297 1.1 pk (i << IOMMU_CTL_RANGESHFT) | IOMMU_CTL_ME;
298 1.1 pk sc->sc_reg->io_bar = (kernel_iopte_table_pa >> 4) & IOMMU_BAR_IBA;
299 1.1 pk
300 1.1 pk IOMMU_FLUSHALL(sc);
301 1.1 pk splx(s);
302 1.1 pk
303 1.13 fair printf(": version 0x%x/0x%x, page-size %d, range %dMB\n",
304 1.1 pk (sc->sc_reg->io_cr & IOMMU_CTL_VER) >> 24,
305 1.1 pk (sc->sc_reg->io_cr & IOMMU_CTL_IMPL) >> 28,
306 1.1 pk sc->sc_pagesize,
307 1.1 pk sc->sc_range >> 20);
308 1.1 pk
309 1.1 pk /* Propagate bootpath */
310 1.16 pk if (ma->ma_bp != NULL && strcmp(ma->ma_bp->name, "iommu") == 0)
311 1.16 pk bp = ma->ma_bp + 1;
312 1.1 pk else
313 1.16 pk bp = NULL;
314 1.18 pk
315 1.22 pk iommu_dvmamap = extent_create("iommudvma",
316 1.22 pk IOMMU_DVMA_BASE, IOMMU_DVMA_END,
317 1.18 pk M_DEVBUF, 0, 0, EX_NOWAIT);
318 1.22 pk if (iommu_dvmamap == NULL)
319 1.22 pk panic("iommu: unable to allocate DVMA map");
320 1.1 pk
321 1.1 pk /*
322 1.1 pk * Loop through ROM children (expect Sbus among them).
323 1.1 pk */
324 1.1 pk for (node = firstchild(node); node; node = nextsibling(node)) {
325 1.16 pk struct iommu_attach_args ia;
326 1.16 pk
327 1.16 pk bzero(&ia, sizeof ia);
328 1.16 pk ia.iom_name = getpropstring(node, "name");
329 1.16 pk
330 1.16 pk /* Propagate BUS & DMA tags */
331 1.16 pk ia.iom_bustag = ma->ma_bustag;
332 1.18 pk ia.iom_dmatag = &iommu_dma_tag;
333 1.27 pk
334 1.16 pk ia.iom_node = node;
335 1.16 pk ia.iom_bp = bp;
336 1.27 pk
337 1.27 pk ia.iom_reg = NULL;
338 1.27 pk getprop(node, "reg", sizeof(struct sbus_reg),
339 1.27 pk &ia.iom_nreg, (void **)&ia.iom_reg);
340 1.27 pk
341 1.16 pk (void) config_found(&sc->sc_dev, (void *)&ia, iommu_print);
342 1.27 pk if (ia.iom_reg != NULL)
343 1.27 pk free(ia.iom_reg, M_DEVBUF);
344 1.1 pk }
345 1.4 pk #endif
346 1.1 pk }
347 1.1 pk
348 1.1 pk void
349 1.1 pk iommu_enter(va, pa)
350 1.21 pk bus_addr_t va;
351 1.21 pk paddr_t pa;
352 1.1 pk {
353 1.1 pk struct iommu_softc *sc = iommu_sc;
354 1.1 pk int pte;
355 1.1 pk
356 1.1 pk #ifdef DEBUG
357 1.1 pk if (va < sc->sc_dvmabase)
358 1.21 pk panic("iommu_enter: va 0x%lx not in DVMA space", (long)va);
359 1.1 pk #endif
360 1.1 pk
361 1.1 pk pte = atop(pa) << IOPTE_PPNSHFT;
362 1.1 pk pte &= IOPTE_PPN;
363 1.2 abrown pte |= IOPTE_V | IOPTE_W | (has_iocache ? IOPTE_C : 0);
364 1.1 pk sc->sc_ptes[atop(va - sc->sc_dvmabase)] = pte;
365 1.1 pk IOMMU_FLUSHPAGE(sc, va);
366 1.1 pk }
367 1.1 pk
368 1.1 pk /*
369 1.1 pk * iommu_clear: clears mappings created by iommu_enter
370 1.1 pk */
371 1.1 pk void
372 1.1 pk iommu_remove(va, len)
373 1.21 pk bus_addr_t va;
374 1.21 pk bus_size_t len;
375 1.1 pk {
376 1.21 pk struct iommu_softc *sc = iommu_sc;
377 1.21 pk u_int pagesz = sc->sc_pagesize;
378 1.21 pk bus_addr_t base = sc->sc_dvmabase;
379 1.1 pk
380 1.1 pk #ifdef DEBUG
381 1.21 pk if (va < base)
382 1.21 pk panic("iommu_enter: va 0x%lx not in DVMA space", (long)va);
383 1.1 pk #endif
384 1.1 pk
385 1.21 pk while ((long)len > 0) {
386 1.1 pk #ifdef notyet
387 1.1 pk #ifdef DEBUG
388 1.21 pk if ((sc->sc_ptes[atop(va - base)] & IOPTE_V) == 0)
389 1.21 pk panic("iommu_clear: clearing invalid pte at va 0x%lx",
390 1.21 pk (long)va);
391 1.1 pk #endif
392 1.1 pk #endif
393 1.21 pk sc->sc_ptes[atop(va - base)] = 0;
394 1.1 pk IOMMU_FLUSHPAGE(sc, va);
395 1.21 pk len -= pagesz;
396 1.21 pk va += pagesz;
397 1.1 pk }
398 1.1 pk }
399 1.1 pk
400 1.1 pk #if 0 /* These registers aren't there??? */
401 1.1 pk void
402 1.1 pk iommu_error()
403 1.1 pk {
404 1.1 pk struct iommu_softc *sc = X;
405 1.1 pk struct iommureg *iop = sc->sc_reg;
406 1.1 pk
407 1.13 fair printf("iommu: afsr 0x%x, afar 0x%x\n", iop->io_afsr, iop->io_afar);
408 1.13 fair printf("iommu: mfsr 0x%x, mfar 0x%x\n", iop->io_mfsr, iop->io_mfar);
409 1.1 pk }
410 1.1 pk int
411 1.1 pk iommu_alloc(va, len)
412 1.1 pk u_int va, len;
413 1.1 pk {
414 1.1 pk struct iommu_softc *sc = X;
415 1.1 pk int off, tva, pa, iovaddr, pte;
416 1.1 pk
417 1.1 pk off = (int)va & PGOFSET;
418 1.1 pk len = round_page(len + off);
419 1.1 pk va -= off;
420 1.1 pk
421 1.1 pk if ((int)sc->sc_dvmacur + len > 0)
422 1.1 pk sc->sc_dvmacur = sc->sc_dvmabase;
423 1.1 pk
424 1.1 pk iovaddr = tva = sc->sc_dvmacur;
425 1.1 pk sc->sc_dvmacur += len;
426 1.1 pk while (len) {
427 1.1 pk pa = pmap_extract(pmap_kernel(), va);
428 1.1 pk
429 1.1 pk #define IOMMU_PPNSHIFT 8
430 1.1 pk #define IOMMU_V 0x00000002
431 1.1 pk #define IOMMU_W 0x00000004
432 1.1 pk
433 1.1 pk pte = atop(pa) << IOMMU_PPNSHIFT;
434 1.1 pk pte |= IOMMU_V | IOMMU_W;
435 1.1 pk sta(sc->sc_ptes + atop(tva - sc->sc_dvmabase), ASI_BYPASS, pte);
436 1.1 pk sc->sc_reg->io_flushpage = tva;
437 1.1 pk len -= NBPG;
438 1.1 pk va += NBPG;
439 1.1 pk tva += NBPG;
440 1.1 pk }
441 1.1 pk return iovaddr + off;
442 1.1 pk }
443 1.1 pk #endif
444 1.18 pk
445 1.18 pk
446 1.18 pk /*
447 1.18 pk * IOMMU DMA map functions.
448 1.18 pk */
449 1.18 pk int
450 1.18 pk iommu_dmamap_load(t, map, buf, buflen, p, flags)
451 1.18 pk bus_dma_tag_t t;
452 1.18 pk bus_dmamap_t map;
453 1.18 pk void *buf;
454 1.18 pk bus_size_t buflen;
455 1.18 pk struct proc *p;
456 1.18 pk int flags;
457 1.18 pk {
458 1.26 pk bus_size_t sgsize;
459 1.26 pk bus_addr_t dva;
460 1.24 pk bus_addr_t boundary;
461 1.24 pk vaddr_t va = (vaddr_t)buf;
462 1.24 pk u_long align, voff;
463 1.18 pk pmap_t pmap;
464 1.33 pk int s, error;
465 1.18 pk
466 1.18 pk /*
467 1.24 pk * Remember page offset, then truncate the buffer address to
468 1.24 pk * a page boundary.
469 1.24 pk */
470 1.24 pk voff = va & PGOFSET;
471 1.24 pk va &= ~PGOFSET;
472 1.24 pk
473 1.24 pk /*
474 1.18 pk * Make sure that on error condition we return "no valid mappings".
475 1.18 pk */
476 1.18 pk map->dm_nsegs = 0;
477 1.18 pk
478 1.18 pk if (buflen > map->_dm_size)
479 1.18 pk return (EINVAL);
480 1.18 pk
481 1.24 pk sgsize = (buflen + voff + PGOFSET) & ~PGOFSET;
482 1.24 pk align = dvma_cachealign ? dvma_cachealign : NBPG;
483 1.24 pk boundary = map->_dm_boundary;
484 1.18 pk
485 1.33 pk s = splhigh();
486 1.33 pk error = extent_alloc1(iommu_dvmamap, sgsize, align, va & (align-1),
487 1.33 pk boundary, EX_NOWAIT, (u_long *)&dva);
488 1.33 pk splx(s);
489 1.33 pk
490 1.33 pk if (error != 0)
491 1.33 pk return (error);
492 1.18 pk
493 1.18 pk cpuinfo.cache_flush(buf, buflen);
494 1.18 pk
495 1.18 pk /*
496 1.18 pk * We always use just one segment.
497 1.18 pk */
498 1.18 pk map->dm_mapsize = buflen;
499 1.18 pk map->dm_nsegs = 1;
500 1.24 pk map->dm_segs[0].ds_addr = dva + voff;
501 1.26 pk map->dm_segs[0].ds_len = buflen;
502 1.18 pk
503 1.18 pk if (p != NULL)
504 1.18 pk pmap = p->p_vmspace->vm_map.pmap;
505 1.18 pk else
506 1.18 pk pmap = pmap_kernel();
507 1.18 pk
508 1.24 pk for (; sgsize != 0; ) {
509 1.18 pk /*
510 1.18 pk * Get the physical address for this page.
511 1.18 pk */
512 1.24 pk paddr_t pa = pmap_extract(pmap, va);
513 1.18 pk
514 1.24 pk iommu_enter(dva, pa);
515 1.24 pk
516 1.24 pk dva += NBPG;
517 1.24 pk va += NBPG;
518 1.24 pk sgsize -= NBPG;
519 1.18 pk }
520 1.24 pk
521 1.18 pk return (0);
522 1.18 pk }
523 1.18 pk
524 1.18 pk /*
525 1.18 pk * Like _bus_dmamap_load(), but for mbufs.
526 1.18 pk */
527 1.18 pk int
528 1.18 pk iommu_dmamap_load_mbuf(t, map, m, flags)
529 1.18 pk bus_dma_tag_t t;
530 1.18 pk bus_dmamap_t map;
531 1.18 pk struct mbuf *m;
532 1.18 pk int flags;
533 1.18 pk {
534 1.18 pk
535 1.18 pk panic("_bus_dmamap_load: not implemented");
536 1.18 pk }
537 1.18 pk
538 1.18 pk /*
539 1.18 pk * Like _bus_dmamap_load(), but for uios.
540 1.18 pk */
541 1.18 pk int
542 1.18 pk iommu_dmamap_load_uio(t, map, uio, flags)
543 1.18 pk bus_dma_tag_t t;
544 1.18 pk bus_dmamap_t map;
545 1.18 pk struct uio *uio;
546 1.18 pk int flags;
547 1.18 pk {
548 1.18 pk
549 1.18 pk panic("_bus_dmamap_load_uio: not implemented");
550 1.18 pk }
551 1.18 pk
552 1.18 pk /*
553 1.18 pk * Like _bus_dmamap_load(), but for raw memory allocated with
554 1.18 pk * bus_dmamem_alloc().
555 1.18 pk */
556 1.18 pk int
557 1.18 pk iommu_dmamap_load_raw(t, map, segs, nsegs, size, flags)
558 1.18 pk bus_dma_tag_t t;
559 1.18 pk bus_dmamap_t map;
560 1.18 pk bus_dma_segment_t *segs;
561 1.18 pk int nsegs;
562 1.18 pk bus_size_t size;
563 1.18 pk int flags;
564 1.18 pk {
565 1.18 pk
566 1.18 pk panic("_bus_dmamap_load_raw: not implemented");
567 1.18 pk }
568 1.18 pk
569 1.18 pk /*
570 1.18 pk * Common function for unloading a DMA map. May be called by
571 1.18 pk * bus-specific DMA map unload functions.
572 1.18 pk */
573 1.18 pk void
574 1.18 pk iommu_dmamap_unload(t, map)
575 1.18 pk bus_dma_tag_t t;
576 1.18 pk bus_dmamap_t map;
577 1.18 pk {
578 1.18 pk bus_addr_t addr;
579 1.18 pk bus_size_t len;
580 1.33 pk int s, error;
581 1.18 pk
582 1.18 pk if (map->dm_nsegs != 1)
583 1.18 pk panic("_bus_dmamap_unload: nsegs = %d", map->dm_nsegs);
584 1.18 pk
585 1.29 christos addr = map->dm_segs[0].ds_addr;
586 1.18 pk len = map->dm_segs[0].ds_len;
587 1.26 pk len = ((addr & PGOFSET) + len + PGOFSET) & ~PGOFSET;
588 1.26 pk addr &= ~PGOFSET;
589 1.18 pk
590 1.18 pk iommu_remove(addr, len);
591 1.33 pk s = splhigh();
592 1.33 pk error = extent_free(iommu_dvmamap, addr, len, EX_NOWAIT);
593 1.33 pk splx(s);
594 1.33 pk if (error != 0)
595 1.21 pk printf("warning: %ld of DVMA space lost\n", (long)len);
596 1.18 pk
597 1.18 pk /* Mark the mappings as invalid. */
598 1.18 pk map->dm_mapsize = 0;
599 1.18 pk map->dm_nsegs = 0;
600 1.18 pk }
601 1.18 pk
602 1.18 pk /*
603 1.18 pk * Common function for DMA map synchronization. May be called
604 1.18 pk * by bus-specific DMA map synchronization functions.
605 1.18 pk */
606 1.18 pk void
607 1.18 pk iommu_dmamap_sync(t, map, offset, len, ops)
608 1.18 pk bus_dma_tag_t t;
609 1.18 pk bus_dmamap_t map;
610 1.18 pk bus_addr_t offset;
611 1.18 pk bus_size_t len;
612 1.18 pk int ops;
613 1.18 pk {
614 1.18 pk
615 1.18 pk /*
616 1.18 pk * XXX Should flush CPU write buffers.
617 1.18 pk */
618 1.18 pk }
619 1.18 pk
620 1.18 pk /*
621 1.18 pk * Common function for DMA-safe memory allocation. May be called
622 1.18 pk * by bus-specific DMA memory allocation functions.
623 1.18 pk */
624 1.18 pk int
625 1.18 pk iommu_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
626 1.18 pk bus_dma_tag_t t;
627 1.18 pk bus_size_t size, alignment, boundary;
628 1.18 pk bus_dma_segment_t *segs;
629 1.18 pk int nsegs;
630 1.18 pk int *rsegs;
631 1.18 pk int flags;
632 1.18 pk {
633 1.21 pk paddr_t pa;
634 1.24 pk bus_addr_t dva;
635 1.18 pk vm_page_t m;
636 1.33 pk int s, error;
637 1.18 pk struct pglist *mlist;
638 1.18 pk
639 1.18 pk size = round_page(size);
640 1.18 pk error = _bus_dmamem_alloc_common(t, size, alignment, boundary,
641 1.18 pk segs, nsegs, rsegs, flags);
642 1.18 pk if (error != 0)
643 1.18 pk return (error);
644 1.18 pk
645 1.33 pk s = splhigh();
646 1.33 pk error = extent_alloc(iommu_dvmamap, size, alignment, boundary,
647 1.33 pk (flags & BUS_DMA_NOWAIT) == 0
648 1.33 pk ? EX_WAITOK : EX_NOWAIT,
649 1.33 pk (u_long *)&dva);
650 1.33 pk splx(s);
651 1.33 pk if (error != 0)
652 1.33 pk return (error);
653 1.18 pk
654 1.18 pk /*
655 1.18 pk * Compute the location, size, and number of segments actually
656 1.18 pk * returned by the VM code.
657 1.18 pk */
658 1.24 pk segs[0].ds_addr = dva;
659 1.18 pk segs[0].ds_len = size;
660 1.18 pk *rsegs = 1;
661 1.18 pk
662 1.18 pk mlist = segs[0]._ds_mlist;
663 1.18 pk /* Map memory into DVMA space */
664 1.18 pk for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq)) {
665 1.21 pk pa = VM_PAGE_TO_PHYS(m);
666 1.18 pk
667 1.24 pk iommu_enter(dva, pa);
668 1.24 pk dva += PAGE_SIZE;
669 1.18 pk }
670 1.18 pk
671 1.18 pk return (0);
672 1.18 pk }
673 1.18 pk
674 1.18 pk /*
675 1.18 pk * Common function for freeing DMA-safe memory. May be called by
676 1.18 pk * bus-specific DMA memory free functions.
677 1.18 pk */
678 1.18 pk void
679 1.18 pk iommu_dmamem_free(t, segs, nsegs)
680 1.18 pk bus_dma_tag_t t;
681 1.18 pk bus_dma_segment_t *segs;
682 1.18 pk int nsegs;
683 1.18 pk {
684 1.18 pk bus_addr_t addr;
685 1.18 pk bus_size_t len;
686 1.33 pk int s, error;
687 1.18 pk
688 1.18 pk if (nsegs != 1)
689 1.18 pk panic("bus_dmamem_free: nsegs = %d", nsegs);
690 1.18 pk
691 1.18 pk addr = segs[0].ds_addr;
692 1.18 pk len = segs[0].ds_len;
693 1.18 pk
694 1.18 pk iommu_remove(addr, len);
695 1.33 pk s = splhigh();
696 1.33 pk error = extent_free(iommu_dvmamap, addr, len, EX_NOWAIT);
697 1.33 pk splx(s);
698 1.33 pk if (error != 0)
699 1.21 pk printf("warning: %ld of DVMA space lost\n", (long)len);
700 1.18 pk /*
701 1.18 pk * Return the list of pages back to the VM system.
702 1.18 pk */
703 1.18 pk _bus_dmamem_free_common(t, segs, nsegs);
704 1.18 pk }
705 1.18 pk
706 1.18 pk /*
707 1.18 pk * Common function for mapping DMA-safe memory. May be called by
708 1.18 pk * bus-specific DMA memory map functions.
709 1.18 pk */
710 1.18 pk int
711 1.18 pk iommu_dmamem_map(t, segs, nsegs, size, kvap, flags)
712 1.18 pk bus_dma_tag_t t;
713 1.18 pk bus_dma_segment_t *segs;
714 1.18 pk int nsegs;
715 1.18 pk size_t size;
716 1.18 pk caddr_t *kvap;
717 1.18 pk int flags;
718 1.18 pk {
719 1.18 pk vm_page_t m;
720 1.21 pk vaddr_t va, sva;
721 1.18 pk bus_addr_t addr;
722 1.18 pk struct pglist *mlist;
723 1.18 pk int cbit;
724 1.18 pk size_t oversize;
725 1.18 pk u_long align;
726 1.18 pk
727 1.18 pk if (nsegs != 1)
728 1.18 pk panic("iommu_dmamem_map: nsegs = %d", nsegs);
729 1.18 pk
730 1.18 pk cbit = has_iocache ? 0 : PMAP_NC;
731 1.18 pk align = dvma_cachealign ? dvma_cachealign : PAGE_SIZE;
732 1.18 pk
733 1.18 pk size = round_page(size);
734 1.18 pk
735 1.18 pk /*
736 1.18 pk * Find a region of kernel virtual addresses that can accomodate
737 1.18 pk * our aligment requirements.
738 1.18 pk */
739 1.18 pk oversize = size + align - PAGE_SIZE;
740 1.18 pk sva = uvm_km_valloc(kernel_map, oversize);
741 1.18 pk if (sva == 0)
742 1.18 pk return (ENOMEM);
743 1.18 pk
744 1.18 pk /* Compute start of aligned region */
745 1.18 pk va = sva;
746 1.18 pk va += ((segs[0].ds_addr & (align - 1)) + align - va) & (align - 1);
747 1.18 pk
748 1.18 pk /* Return excess virtual addresses */
749 1.18 pk if (va != sva)
750 1.28 chuck (void)uvm_unmap(kernel_map, sva, va);
751 1.18 pk if (va + size != sva + oversize)
752 1.28 chuck (void)uvm_unmap(kernel_map, va + size, sva + oversize);
753 1.18 pk
754 1.18 pk
755 1.18 pk *kvap = (caddr_t)va;
756 1.18 pk mlist = segs[0]._ds_mlist;
757 1.18 pk
758 1.18 pk for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq)) {
759 1.18 pk
760 1.18 pk if (size == 0)
761 1.18 pk panic("iommu_dmamem_map: size botch");
762 1.18 pk
763 1.18 pk addr = VM_PAGE_TO_PHYS(m);
764 1.18 pk pmap_enter(pmap_kernel(), va, addr | cbit,
765 1.32 mycroft VM_PROT_READ | VM_PROT_WRITE, TRUE, 0);
766 1.18 pk #if 0
767 1.18 pk if (flags & BUS_DMA_COHERENT)
768 1.18 pk /* XXX */;
769 1.18 pk #endif
770 1.18 pk va += PAGE_SIZE;
771 1.18 pk size -= PAGE_SIZE;
772 1.18 pk }
773 1.18 pk
774 1.18 pk return (0);
775 1.18 pk }
776 1.18 pk
777 1.18 pk /*
778 1.18 pk * Common functin for mmap(2)'ing DMA-safe memory. May be called by
779 1.18 pk * bus-specific DMA mmap(2)'ing functions.
780 1.18 pk */
781 1.18 pk int
782 1.18 pk iommu_dmamem_mmap(t, segs, nsegs, off, prot, flags)
783 1.18 pk bus_dma_tag_t t;
784 1.18 pk bus_dma_segment_t *segs;
785 1.18 pk int nsegs, off, prot, flags;
786 1.18 pk {
787 1.18 pk
788 1.18 pk panic("_bus_dmamem_mmap: not implemented");
789 1.18 pk }
790