iommu.c revision 1.58 1 1.58 chs /* $NetBSD: iommu.c,v 1.58 2001/09/28 11:59:53 chs Exp $ */
2 1.1 pk
3 1.1 pk /*
4 1.1 pk * Copyright (c) 1996
5 1.3 abrown * The President and Fellows of Harvard College. All rights reserved.
6 1.1 pk * Copyright (c) 1995 Paul Kranenburg
7 1.1 pk *
8 1.1 pk * Redistribution and use in source and binary forms, with or without
9 1.1 pk * modification, are permitted provided that the following conditions
10 1.1 pk * are met:
11 1.1 pk * 1. Redistributions of source code must retain the above copyright
12 1.1 pk * notice, this list of conditions and the following disclaimer.
13 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer in the
15 1.1 pk * documentation and/or other materials provided with the distribution.
16 1.1 pk * 3. All advertising materials mentioning features or use of this software
17 1.1 pk * must display the following acknowledgement:
18 1.1 pk * This product includes software developed by Aaron Brown and
19 1.1 pk * Harvard University.
20 1.1 pk * This product includes software developed by Paul Kranenburg.
21 1.1 pk * 4. Neither the name of the University nor the names of its contributors
22 1.1 pk * may be used to endorse or promote products derived from this software
23 1.1 pk * without specific prior written permission.
24 1.1 pk *
25 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
26 1.1 pk * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 1.1 pk * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 1.1 pk * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
29 1.1 pk * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
30 1.1 pk * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
31 1.1 pk * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 1.1 pk * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 1.1 pk * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 1.1 pk * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 1.1 pk * SUCH DAMAGE.
36 1.1 pk *
37 1.1 pk */
38 1.1 pk
39 1.1 pk #include <sys/param.h>
40 1.18 pk #include <sys/extent.h>
41 1.18 pk #include <sys/malloc.h>
42 1.18 pk #include <sys/queue.h>
43 1.1 pk #include <sys/systm.h>
44 1.1 pk #include <sys/device.h>
45 1.58 chs #include <sys/proc.h>
46 1.25 pk
47 1.31 pk #include <uvm/uvm.h>
48 1.1 pk
49 1.18 pk #define _SPARC_BUS_DMA_PRIVATE
50 1.18 pk #include <machine/bus.h>
51 1.1 pk #include <machine/autoconf.h>
52 1.1 pk #include <machine/ctlreg.h>
53 1.1 pk #include <sparc/sparc/asm.h>
54 1.1 pk #include <sparc/sparc/vaddrs.h>
55 1.9 pk #include <sparc/sparc/cpuvar.h>
56 1.1 pk #include <sparc/sparc/iommureg.h>
57 1.16 pk #include <sparc/sparc/iommuvar.h>
58 1.1 pk
59 1.1 pk struct iommu_softc {
60 1.1 pk struct device sc_dev; /* base device */
61 1.1 pk struct iommureg *sc_reg;
62 1.1 pk u_int sc_pagesize;
63 1.1 pk u_int sc_range;
64 1.21 pk bus_addr_t sc_dvmabase;
65 1.1 pk iopte_t *sc_ptes;
66 1.1 pk int sc_hasiocache;
67 1.1 pk };
68 1.1 pk struct iommu_softc *iommu_sc;/*XXX*/
69 1.1 pk int has_iocache;
70 1.19 pk u_long dvma_cachealign;
71 1.1 pk
72 1.33 pk /*
73 1.33 pk * Note: operations on the extent map are being protected with
74 1.33 pk * splhigh(), since we cannot predict at which interrupt priority
75 1.33 pk * our clients will run.
76 1.33 pk */
77 1.18 pk struct extent *iommu_dvmamap;
78 1.18 pk
79 1.1 pk
80 1.1 pk /* autoconfiguration driver */
81 1.5 cgd int iommu_print __P((void *, const char *));
82 1.1 pk void iommu_attach __P((struct device *, struct device *, void *));
83 1.8 pk int iommu_match __P((struct device *, struct cfdata *, void *));
84 1.1 pk
85 1.42 pk static void iommu_copy_prom_entries __P((struct iommu_softc *));
86 1.42 pk
87 1.1 pk struct cfattach iommu_ca = {
88 1.1 pk sizeof(struct iommu_softc), iommu_match, iommu_attach
89 1.1 pk };
90 1.1 pk
91 1.18 pk /* IOMMU DMA map functions */
92 1.45 pk int iommu_dmamap_create __P((bus_dma_tag_t, bus_size_t, int, bus_size_t,
93 1.45 pk bus_size_t, int, bus_dmamap_t *));
94 1.18 pk int iommu_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
95 1.39 pk bus_size_t, struct proc *, int));
96 1.18 pk int iommu_dmamap_load_mbuf __P((bus_dma_tag_t, bus_dmamap_t,
97 1.39 pk struct mbuf *, int));
98 1.18 pk int iommu_dmamap_load_uio __P((bus_dma_tag_t, bus_dmamap_t,
99 1.39 pk struct uio *, int));
100 1.18 pk int iommu_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
101 1.39 pk bus_dma_segment_t *, int, bus_size_t, int));
102 1.18 pk void iommu_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
103 1.18 pk void iommu_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
104 1.39 pk bus_size_t, int));
105 1.18 pk
106 1.18 pk int iommu_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
107 1.39 pk int nsegs, size_t size, caddr_t *kvap, int flags));
108 1.46 simonb paddr_t iommu_dmamem_mmap __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
109 1.46 simonb int nsegs, off_t off, int prot, int flags));
110 1.41 pk int iommu_dvma_alloc(bus_dmamap_t, vaddr_t, bus_size_t, int,
111 1.39 pk bus_addr_t *, bus_size_t *);
112 1.18 pk
113 1.18 pk
114 1.18 pk struct sparc_bus_dma_tag iommu_dma_tag = {
115 1.18 pk NULL,
116 1.45 pk iommu_dmamap_create,
117 1.18 pk _bus_dmamap_destroy,
118 1.18 pk iommu_dmamap_load,
119 1.18 pk iommu_dmamap_load_mbuf,
120 1.18 pk iommu_dmamap_load_uio,
121 1.18 pk iommu_dmamap_load_raw,
122 1.18 pk iommu_dmamap_unload,
123 1.18 pk iommu_dmamap_sync,
124 1.18 pk
125 1.39 pk _bus_dmamem_alloc,
126 1.39 pk _bus_dmamem_free,
127 1.18 pk iommu_dmamem_map,
128 1.18 pk _bus_dmamem_unmap,
129 1.18 pk iommu_dmamem_mmap
130 1.18 pk };
131 1.1 pk /*
132 1.1 pk * Print the location of some iommu-attached device (called just
133 1.1 pk * before attaching that device). If `iommu' is not NULL, the
134 1.1 pk * device was found but not configured; print the iommu as well.
135 1.1 pk * Return UNCONF (config_find ignores this if the device was configured).
136 1.1 pk */
137 1.1 pk int
138 1.1 pk iommu_print(args, iommu)
139 1.1 pk void *args;
140 1.5 cgd const char *iommu;
141 1.1 pk {
142 1.16 pk struct iommu_attach_args *ia = args;
143 1.1 pk
144 1.1 pk if (iommu)
145 1.16 pk printf("%s at %s", ia->iom_name, iommu);
146 1.1 pk return (UNCONF);
147 1.1 pk }
148 1.1 pk
149 1.1 pk int
150 1.8 pk iommu_match(parent, cf, aux)
151 1.1 pk struct device *parent;
152 1.8 pk struct cfdata *cf;
153 1.8 pk void *aux;
154 1.1 pk {
155 1.16 pk struct mainbus_attach_args *ma = aux;
156 1.1 pk
157 1.1 pk if (CPU_ISSUN4OR4C)
158 1.1 pk return (0);
159 1.16 pk return (strcmp(cf->cf_driver->cd_name, ma->ma_name) == 0);
160 1.1 pk }
161 1.1 pk
162 1.1 pk /*
163 1.1 pk * Attach the iommu.
164 1.1 pk */
165 1.1 pk void
166 1.1 pk iommu_attach(parent, self, aux)
167 1.1 pk struct device *parent;
168 1.1 pk struct device *self;
169 1.1 pk void *aux;
170 1.1 pk {
171 1.4 pk #if defined(SUN4M)
172 1.21 pk struct iommu_softc *sc = (struct iommu_softc *)self;
173 1.16 pk struct mainbus_attach_args *ma = aux;
174 1.43 pk bus_space_handle_t bh;
175 1.21 pk int node;
176 1.53 uwe int js1_implicit_iommu;
177 1.42 pk int i, s;
178 1.43 pk u_int iopte_table_pa;
179 1.43 pk struct pglist mlist;
180 1.43 pk u_int size;
181 1.54 chs struct vm_page *m;
182 1.43 pk vaddr_t va;
183 1.1 pk
184 1.1 pk /*
185 1.1 pk * XXX there is only one iommu, for now -- do not know how to
186 1.1 pk * address children on others
187 1.1 pk */
188 1.1 pk if (sc->sc_dev.dv_unit > 0) {
189 1.7 christos printf(" unsupported\n");
190 1.1 pk return;
191 1.1 pk }
192 1.53 uwe iommu_sc = sc;
193 1.53 uwe
194 1.53 uwe /*
195 1.53 uwe * JS1/OF device tree does not have an iommu node and sbus
196 1.53 uwe * node is directly under root. mainbus_attach detects this
197 1.53 uwe * and calls us with sbus node instead so that we can attach
198 1.53 uwe * implicit iommu and attach that sbus node under it.
199 1.53 uwe */
200 1.16 pk node = ma->ma_node;
201 1.57 eeh if (strcmp(PROM_getpropstring(node, "name"), "sbus") == 0)
202 1.53 uwe js1_implicit_iommu = 1;
203 1.53 uwe else
204 1.53 uwe js1_implicit_iommu = 0;
205 1.1 pk
206 1.1 pk /*
207 1.1 pk * Map registers into our space. The PROM may have done this
208 1.1 pk * already, but I feel better if we have our own copy. Plus, the
209 1.43 pk * prom doesn't map the entire register set.
210 1.1 pk *
211 1.1 pk * XXX struct iommureg is bigger than ra->ra_len; what are the
212 1.1 pk * other fields for?
213 1.1 pk */
214 1.17 pk if (bus_space_map2(
215 1.16 pk ma->ma_bustag,
216 1.16 pk ma->ma_iospace,
217 1.17 pk ma->ma_paddr,
218 1.16 pk sizeof(struct iommureg),
219 1.16 pk 0,
220 1.16 pk 0,
221 1.16 pk &bh) != 0) {
222 1.16 pk printf("iommu_attach: cannot map registers\n");
223 1.16 pk return;
224 1.16 pk }
225 1.16 pk sc->sc_reg = (struct iommureg *)bh;
226 1.1 pk
227 1.53 uwe sc->sc_hasiocache = js1_implicit_iommu ? 0
228 1.53 uwe : node_has_property(node, "cache-coherence?");
229 1.9 pk if (CACHEINFO.c_enabled == 0) /* XXX - is this correct? */
230 1.9 pk sc->sc_hasiocache = 0;
231 1.1 pk has_iocache = sc->sc_hasiocache; /* Set global flag */
232 1.1 pk
233 1.53 uwe sc->sc_pagesize = js1_implicit_iommu ? NBPG
234 1.57 eeh : PROM_getpropint(node, "page-size", NBPG),
235 1.1 pk
236 1.1 pk /*
237 1.43 pk * Allocate memory for I/O pagetables.
238 1.43 pk * This takes 64K of contiguous physical memory to map 64M of
239 1.43 pk * DVMA space (starting at IOMMU_DVMA_BASE).
240 1.43 pk * The table must be aligned on a (-IOMMU_DVMA_BASE/pagesize)
241 1.43 pk * boundary (i.e. 64K for 64M of DVMA space).
242 1.1 pk */
243 1.1 pk
244 1.43 pk size = ((0 - IOMMU_DVMA_BASE) / sc->sc_pagesize) * sizeof(iopte_t);
245 1.43 pk TAILQ_INIT(&mlist);
246 1.43 pk if (uvm_pglistalloc(size, vm_first_phys, vm_first_phys+vm_num_phys,
247 1.43 pk size, 0, &mlist, 1, 0) != 0)
248 1.43 pk panic("iommu_attach: no memory");
249 1.43 pk
250 1.43 pk va = uvm_km_valloc(kernel_map, size);
251 1.43 pk if (va == 0)
252 1.43 pk panic("iommu_attach: no memory");
253 1.43 pk
254 1.43 pk sc->sc_ptes = (iopte_t *)va;
255 1.43 pk
256 1.43 pk m = TAILQ_FIRST(&mlist);
257 1.43 pk iopte_table_pa = VM_PAGE_TO_PHYS(m);
258 1.43 pk
259 1.43 pk /* Map the pages */
260 1.43 pk for (; m != NULL; m = TAILQ_NEXT(m,pageq)) {
261 1.43 pk paddr_t pa = VM_PAGE_TO_PHYS(m);
262 1.43 pk pmap_enter(pmap_kernel(), va, pa | PMAP_NC,
263 1.51 pk VM_PROT_READ|VM_PROT_WRITE, PMAP_WIRED);
264 1.43 pk va += NBPG;
265 1.43 pk }
266 1.55 chris pmap_update(pmap_kernel());
267 1.1 pk
268 1.1 pk /*
269 1.42 pk * Copy entries from current IOMMU table.
270 1.42 pk * XXX - Why do we need to do this?
271 1.1 pk */
272 1.42 pk iommu_copy_prom_entries(sc);
273 1.1 pk
274 1.1 pk /*
275 1.1 pk * Now we can install our new pagetable into the IOMMU
276 1.1 pk */
277 1.22 pk sc->sc_range = 0 - IOMMU_DVMA_BASE;
278 1.22 pk sc->sc_dvmabase = IOMMU_DVMA_BASE;
279 1.1 pk
280 1.1 pk /* calculate log2(sc->sc_range/16MB) */
281 1.1 pk i = ffs(sc->sc_range/(1 << 24)) - 1;
282 1.1 pk if ((1 << i) != (sc->sc_range/(1 << 24)))
283 1.42 pk panic("iommu: bad range: %d\n", i);
284 1.1 pk
285 1.1 pk s = splhigh();
286 1.1 pk IOMMU_FLUSHALL(sc);
287 1.1 pk
288 1.43 pk /* Load range and physical address of PTEs */
289 1.1 pk sc->sc_reg->io_cr = (sc->sc_reg->io_cr & ~IOMMU_CTL_RANGE) |
290 1.1 pk (i << IOMMU_CTL_RANGESHFT) | IOMMU_CTL_ME;
291 1.43 pk sc->sc_reg->io_bar = (iopte_table_pa >> 4) & IOMMU_BAR_IBA;
292 1.1 pk
293 1.1 pk IOMMU_FLUSHALL(sc);
294 1.1 pk splx(s);
295 1.1 pk
296 1.13 fair printf(": version 0x%x/0x%x, page-size %d, range %dMB\n",
297 1.1 pk (sc->sc_reg->io_cr & IOMMU_CTL_VER) >> 24,
298 1.1 pk (sc->sc_reg->io_cr & IOMMU_CTL_IMPL) >> 28,
299 1.1 pk sc->sc_pagesize,
300 1.1 pk sc->sc_range >> 20);
301 1.1 pk
302 1.22 pk iommu_dvmamap = extent_create("iommudvma",
303 1.22 pk IOMMU_DVMA_BASE, IOMMU_DVMA_END,
304 1.18 pk M_DEVBUF, 0, 0, EX_NOWAIT);
305 1.22 pk if (iommu_dvmamap == NULL)
306 1.22 pk panic("iommu: unable to allocate DVMA map");
307 1.53 uwe
308 1.53 uwe /*
309 1.53 uwe * If we are attaching implicit iommu on JS1/OF we do not have
310 1.53 uwe * an iommu node to traverse, instead mainbus_attach passed us
311 1.53 uwe * sbus node in ma.ma_node. Attach it as the only iommu child.
312 1.53 uwe */
313 1.53 uwe if (js1_implicit_iommu) {
314 1.53 uwe struct iommu_attach_args ia;
315 1.53 uwe struct iommu_reg sbus_iommu_reg = { 0, 0x10001000, 0x28 };
316 1.53 uwe
317 1.53 uwe bzero(&ia, sizeof ia);
318 1.53 uwe
319 1.53 uwe /* Propagate BUS & DMA tags */
320 1.53 uwe ia.iom_bustag = ma->ma_bustag;
321 1.53 uwe ia.iom_dmatag = &iommu_dma_tag;
322 1.53 uwe
323 1.53 uwe ia.iom_name = "sbus";
324 1.53 uwe ia.iom_node = node;
325 1.53 uwe ia.iom_reg = &sbus_iommu_reg;
326 1.53 uwe ia.iom_nreg = 1;
327 1.53 uwe
328 1.53 uwe (void) config_found(&sc->sc_dev, (void *)&ia, iommu_print);
329 1.53 uwe return;
330 1.53 uwe }
331 1.1 pk
332 1.1 pk /*
333 1.1 pk * Loop through ROM children (expect Sbus among them).
334 1.1 pk */
335 1.1 pk for (node = firstchild(node); node; node = nextsibling(node)) {
336 1.16 pk struct iommu_attach_args ia;
337 1.16 pk
338 1.16 pk bzero(&ia, sizeof ia);
339 1.57 eeh ia.iom_name = PROM_getpropstring(node, "name");
340 1.16 pk
341 1.16 pk /* Propagate BUS & DMA tags */
342 1.16 pk ia.iom_bustag = ma->ma_bustag;
343 1.18 pk ia.iom_dmatag = &iommu_dma_tag;
344 1.27 pk
345 1.16 pk ia.iom_node = node;
346 1.27 pk
347 1.27 pk ia.iom_reg = NULL;
348 1.57 eeh PROM_getprop(node, "reg", sizeof(struct sbus_reg),
349 1.27 pk &ia.iom_nreg, (void **)&ia.iom_reg);
350 1.27 pk
351 1.16 pk (void) config_found(&sc->sc_dev, (void *)&ia, iommu_print);
352 1.27 pk if (ia.iom_reg != NULL)
353 1.27 pk free(ia.iom_reg, M_DEVBUF);
354 1.1 pk }
355 1.4 pk #endif
356 1.1 pk }
357 1.1 pk
358 1.42 pk static void
359 1.42 pk iommu_copy_prom_entries(sc)
360 1.42 pk struct iommu_softc *sc;
361 1.42 pk {
362 1.42 pk u_int pbase, pa;
363 1.42 pk u_int range;
364 1.42 pk iopte_t *tpte_p;
365 1.42 pk u_int pagesz = sc->sc_pagesize;
366 1.42 pk int use_ac = (cpuinfo.cpu_impl == 4 && cpuinfo.mxcc);
367 1.42 pk u_int mmupcr_save;
368 1.42 pk
369 1.42 pk /*
370 1.42 pk * We read in the original table using MMU bypass and copy all
371 1.42 pk * of its entries to the appropriate place in our new table,
372 1.42 pk * even if the sizes are different.
373 1.42 pk * This is pretty easy since we know DVMA ends at 0xffffffff.
374 1.42 pk */
375 1.42 pk
376 1.42 pk range = (1 << 24) <<
377 1.42 pk ((sc->sc_reg->io_cr & IOMMU_CTL_RANGE) >> IOMMU_CTL_RANGESHFT);
378 1.42 pk
379 1.42 pk pbase = (sc->sc_reg->io_bar & IOMMU_BAR_IBA) <<
380 1.42 pk (14 - IOMMU_BAR_IBASHFT);
381 1.42 pk
382 1.42 pk if (use_ac) {
383 1.42 pk /*
384 1.42 pk * Set MMU AC bit so we'll still read from the cache
385 1.42 pk * in by-pass mode.
386 1.42 pk */
387 1.42 pk mmupcr_save = lda(SRMMU_PCR, ASI_SRMMU);
388 1.42 pk sta(SRMMU_PCR, ASI_SRMMU, mmupcr_save | VIKING_PCR_AC);
389 1.42 pk } else
390 1.42 pk mmupcr_save = 0; /* XXX - avoid GCC `unintialized' warning */
391 1.42 pk
392 1.42 pk /* Flush entire IOMMU TLB before messing with the in-memory tables */
393 1.42 pk IOMMU_FLUSHALL(sc);
394 1.42 pk
395 1.42 pk /*
396 1.42 pk * tpte_p = top of our PTE table
397 1.42 pk * pa = top of current PTE table
398 1.42 pk * Then work downwards and copy entries until we hit the bottom
399 1.42 pk * of either table.
400 1.42 pk */
401 1.42 pk for (tpte_p = &sc->sc_ptes[((0 - IOMMU_DVMA_BASE)/pagesz) - 1],
402 1.42 pk pa = (u_int)pbase + (range/pagesz - 1)*sizeof(iopte_t);
403 1.42 pk tpte_p >= &sc->sc_ptes[0] && pa >= (u_int)pbase;
404 1.42 pk tpte_p--, pa -= sizeof(iopte_t)) {
405 1.42 pk
406 1.42 pk *tpte_p = lda(pa, ASI_BYPASS);
407 1.42 pk }
408 1.42 pk
409 1.42 pk if (use_ac) {
410 1.42 pk /* restore mmu after bug-avoidance */
411 1.42 pk sta(SRMMU_PCR, ASI_SRMMU, mmupcr_save);
412 1.42 pk }
413 1.42 pk }
414 1.42 pk
415 1.1 pk void
416 1.39 pk iommu_enter(dva, pa)
417 1.39 pk bus_addr_t dva;
418 1.21 pk paddr_t pa;
419 1.1 pk {
420 1.1 pk struct iommu_softc *sc = iommu_sc;
421 1.1 pk int pte;
422 1.1 pk
423 1.39 pk /* This routine relies on the fact that sc->sc_pagesize == PAGE_SIZE */
424 1.39 pk
425 1.39 pk #ifdef DIAGNOSTIC
426 1.39 pk if (dva < sc->sc_dvmabase)
427 1.39 pk panic("iommu_enter: dva 0x%lx not in DVMA space", (long)dva);
428 1.1 pk #endif
429 1.1 pk
430 1.1 pk pte = atop(pa) << IOPTE_PPNSHFT;
431 1.1 pk pte &= IOPTE_PPN;
432 1.2 abrown pte |= IOPTE_V | IOPTE_W | (has_iocache ? IOPTE_C : 0);
433 1.39 pk sc->sc_ptes[atop(dva - sc->sc_dvmabase)] = pte;
434 1.39 pk IOMMU_FLUSHPAGE(sc, dva);
435 1.1 pk }
436 1.1 pk
437 1.1 pk /*
438 1.1 pk * iommu_clear: clears mappings created by iommu_enter
439 1.1 pk */
440 1.1 pk void
441 1.42 pk iommu_remove(dva, len)
442 1.42 pk bus_addr_t dva;
443 1.21 pk bus_size_t len;
444 1.1 pk {
445 1.21 pk struct iommu_softc *sc = iommu_sc;
446 1.21 pk u_int pagesz = sc->sc_pagesize;
447 1.21 pk bus_addr_t base = sc->sc_dvmabase;
448 1.1 pk
449 1.1 pk #ifdef DEBUG
450 1.42 pk if (dva < base)
451 1.44 cjs panic("iommu_remove: va 0x%lx not in DVMA space", (long)dva);
452 1.1 pk #endif
453 1.1 pk
454 1.21 pk while ((long)len > 0) {
455 1.1 pk #ifdef notyet
456 1.1 pk #ifdef DEBUG
457 1.42 pk if ((sc->sc_ptes[atop(dva - base)] & IOPTE_V) == 0)
458 1.42 pk panic("iommu_remove: clearing invalid pte at dva 0x%lx",
459 1.42 pk (long)dva);
460 1.1 pk #endif
461 1.1 pk #endif
462 1.42 pk sc->sc_ptes[atop(dva - base)] = 0;
463 1.42 pk IOMMU_FLUSHPAGE(sc, dva);
464 1.21 pk len -= pagesz;
465 1.42 pk dva += pagesz;
466 1.1 pk }
467 1.1 pk }
468 1.1 pk
469 1.1 pk #if 0 /* These registers aren't there??? */
470 1.1 pk void
471 1.1 pk iommu_error()
472 1.1 pk {
473 1.1 pk struct iommu_softc *sc = X;
474 1.1 pk struct iommureg *iop = sc->sc_reg;
475 1.1 pk
476 1.13 fair printf("iommu: afsr 0x%x, afar 0x%x\n", iop->io_afsr, iop->io_afar);
477 1.13 fair printf("iommu: mfsr 0x%x, mfar 0x%x\n", iop->io_mfsr, iop->io_mfar);
478 1.1 pk }
479 1.1 pk int
480 1.1 pk iommu_alloc(va, len)
481 1.1 pk u_int va, len;
482 1.1 pk {
483 1.1 pk struct iommu_softc *sc = X;
484 1.35 thorpej int off, tva, iovaddr, pte;
485 1.35 thorpej paddr_t pa;
486 1.1 pk
487 1.1 pk off = (int)va & PGOFSET;
488 1.1 pk len = round_page(len + off);
489 1.1 pk va -= off;
490 1.1 pk
491 1.1 pk if ((int)sc->sc_dvmacur + len > 0)
492 1.1 pk sc->sc_dvmacur = sc->sc_dvmabase;
493 1.1 pk
494 1.1 pk iovaddr = tva = sc->sc_dvmacur;
495 1.1 pk sc->sc_dvmacur += len;
496 1.1 pk while (len) {
497 1.35 thorpej (void) pmap_extract(pmap_kernel(), va, &pa);
498 1.1 pk
499 1.1 pk #define IOMMU_PPNSHIFT 8
500 1.1 pk #define IOMMU_V 0x00000002
501 1.1 pk #define IOMMU_W 0x00000004
502 1.1 pk
503 1.1 pk pte = atop(pa) << IOMMU_PPNSHIFT;
504 1.1 pk pte |= IOMMU_V | IOMMU_W;
505 1.1 pk sta(sc->sc_ptes + atop(tva - sc->sc_dvmabase), ASI_BYPASS, pte);
506 1.1 pk sc->sc_reg->io_flushpage = tva;
507 1.1 pk len -= NBPG;
508 1.1 pk va += NBPG;
509 1.1 pk tva += NBPG;
510 1.1 pk }
511 1.1 pk return iovaddr + off;
512 1.1 pk }
513 1.1 pk #endif
514 1.18 pk
515 1.18 pk
516 1.18 pk /*
517 1.50 pk * IOMMU DMA map functions.
518 1.45 pk */
519 1.45 pk int
520 1.45 pk iommu_dmamap_create(t, size, nsegments, maxsegsz, boundary, flags, dmamp)
521 1.45 pk bus_dma_tag_t t;
522 1.45 pk bus_size_t size;
523 1.45 pk int nsegments;
524 1.45 pk bus_size_t maxsegsz;
525 1.45 pk bus_size_t boundary;
526 1.45 pk int flags;
527 1.45 pk bus_dmamap_t *dmamp;
528 1.45 pk {
529 1.45 pk bus_dmamap_t map;
530 1.45 pk int error;
531 1.45 pk
532 1.45 pk if ((error = _bus_dmamap_create(t, size, nsegments, maxsegsz,
533 1.45 pk boundary, flags, &map)) != 0)
534 1.45 pk return (error);
535 1.45 pk
536 1.45 pk if ((flags & BUS_DMA_24BIT) != 0) {
537 1.45 pk /* Limit this map to the range usable by `24-bit' devices */
538 1.45 pk map->_dm_ex_start = D24_DVMA_BASE;
539 1.45 pk map->_dm_ex_end = D24_DVMA_END;
540 1.45 pk } else {
541 1.45 pk /* Enable allocations from the entire map */
542 1.45 pk map->_dm_ex_start = iommu_dvmamap->ex_start;
543 1.45 pk map->_dm_ex_end = iommu_dvmamap->ex_end;
544 1.45 pk }
545 1.45 pk
546 1.45 pk *dmamp = map;
547 1.45 pk return (0);
548 1.45 pk }
549 1.45 pk
550 1.45 pk /*
551 1.41 pk * Internal routine to allocate space in the IOMMU map.
552 1.18 pk */
553 1.18 pk int
554 1.41 pk iommu_dvma_alloc(map, va, len, flags, dvap, sgsizep)
555 1.18 pk bus_dmamap_t map;
556 1.39 pk vaddr_t va;
557 1.39 pk bus_size_t len;
558 1.18 pk int flags;
559 1.39 pk bus_addr_t *dvap;
560 1.39 pk bus_size_t *sgsizep;
561 1.18 pk {
562 1.26 pk bus_size_t sgsize;
563 1.56 eeh u_long align, voff, dvaddr;
564 1.33 pk int s, error;
565 1.41 pk int pagesz = PAGE_SIZE;
566 1.18 pk
567 1.18 pk /*
568 1.24 pk * Remember page offset, then truncate the buffer address to
569 1.24 pk * a page boundary.
570 1.24 pk */
571 1.41 pk voff = va & (pagesz - 1);
572 1.41 pk va &= -pagesz;
573 1.24 pk
574 1.39 pk if (len > map->_dm_size)
575 1.18 pk return (EINVAL);
576 1.18 pk
577 1.41 pk sgsize = (len + voff + pagesz - 1) & -pagesz;
578 1.45 pk align = dvma_cachealign ? dvma_cachealign : map->_dm_align;
579 1.18 pk
580 1.33 pk s = splhigh();
581 1.37 pk error = extent_alloc_subregion1(iommu_dvmamap,
582 1.45 pk map->_dm_ex_start, map->_dm_ex_end,
583 1.41 pk sgsize, align, va & (align-1),
584 1.41 pk map->_dm_boundary,
585 1.37 pk (flags & BUS_DMA_NOWAIT) == 0
586 1.37 pk ? EX_WAITOK : EX_NOWAIT,
587 1.56 eeh &dvaddr);
588 1.33 pk splx(s);
589 1.56 eeh *dvap = (bus_addr_t)dvaddr;
590 1.39 pk *sgsizep = sgsize;
591 1.39 pk return (error);
592 1.39 pk }
593 1.39 pk
594 1.39 pk /*
595 1.50 pk * Prepare buffer for DMA transfer.
596 1.39 pk */
597 1.39 pk int
598 1.39 pk iommu_dmamap_load(t, map, buf, buflen, p, flags)
599 1.39 pk bus_dma_tag_t t;
600 1.39 pk bus_dmamap_t map;
601 1.39 pk void *buf;
602 1.39 pk bus_size_t buflen;
603 1.39 pk struct proc *p;
604 1.39 pk int flags;
605 1.39 pk {
606 1.39 pk bus_size_t sgsize;
607 1.39 pk bus_addr_t dva;
608 1.39 pk vaddr_t va = (vaddr_t)buf;
609 1.41 pk int pagesz = PAGE_SIZE;
610 1.39 pk pmap_t pmap;
611 1.39 pk int error;
612 1.39 pk
613 1.39 pk /*
614 1.39 pk * Make sure that on error condition we return "no valid mappings".
615 1.39 pk */
616 1.39 pk map->dm_nsegs = 0;
617 1.39 pk
618 1.39 pk /* Allocate IOMMU resources */
619 1.41 pk if ((error = iommu_dvma_alloc(map, va, buflen, flags,
620 1.39 pk &dva, &sgsize)) != 0)
621 1.33 pk return (error);
622 1.18 pk
623 1.39 pk cpuinfo.cache_flush(buf, buflen); /* XXX - move to bus_dma_sync? */
624 1.18 pk
625 1.18 pk /*
626 1.18 pk * We always use just one segment.
627 1.18 pk */
628 1.18 pk map->dm_mapsize = buflen;
629 1.18 pk map->dm_nsegs = 1;
630 1.41 pk map->dm_segs[0].ds_addr = dva + (va & (pagesz - 1));
631 1.26 pk map->dm_segs[0].ds_len = buflen;
632 1.41 pk map->dm_segs[0]._ds_sgsize = sgsize;
633 1.18 pk
634 1.18 pk if (p != NULL)
635 1.18 pk pmap = p->p_vmspace->vm_map.pmap;
636 1.18 pk else
637 1.18 pk pmap = pmap_kernel();
638 1.18 pk
639 1.24 pk for (; sgsize != 0; ) {
640 1.35 thorpej paddr_t pa;
641 1.18 pk /*
642 1.18 pk * Get the physical address for this page.
643 1.18 pk */
644 1.35 thorpej (void) pmap_extract(pmap, va, &pa);
645 1.18 pk
646 1.24 pk iommu_enter(dva, pa);
647 1.24 pk
648 1.41 pk dva += pagesz;
649 1.41 pk va += pagesz;
650 1.41 pk sgsize -= pagesz;
651 1.18 pk }
652 1.24 pk
653 1.18 pk return (0);
654 1.18 pk }
655 1.18 pk
656 1.18 pk /*
657 1.18 pk * Like _bus_dmamap_load(), but for mbufs.
658 1.18 pk */
659 1.18 pk int
660 1.18 pk iommu_dmamap_load_mbuf(t, map, m, flags)
661 1.18 pk bus_dma_tag_t t;
662 1.18 pk bus_dmamap_t map;
663 1.18 pk struct mbuf *m;
664 1.18 pk int flags;
665 1.18 pk {
666 1.18 pk
667 1.41 pk panic("_bus_dmamap_load_mbuf: not implemented");
668 1.18 pk }
669 1.18 pk
670 1.18 pk /*
671 1.18 pk * Like _bus_dmamap_load(), but for uios.
672 1.18 pk */
673 1.18 pk int
674 1.18 pk iommu_dmamap_load_uio(t, map, uio, flags)
675 1.18 pk bus_dma_tag_t t;
676 1.18 pk bus_dmamap_t map;
677 1.18 pk struct uio *uio;
678 1.18 pk int flags;
679 1.18 pk {
680 1.18 pk
681 1.18 pk panic("_bus_dmamap_load_uio: not implemented");
682 1.18 pk }
683 1.18 pk
684 1.18 pk /*
685 1.18 pk * Like _bus_dmamap_load(), but for raw memory allocated with
686 1.18 pk * bus_dmamem_alloc().
687 1.18 pk */
688 1.18 pk int
689 1.18 pk iommu_dmamap_load_raw(t, map, segs, nsegs, size, flags)
690 1.18 pk bus_dma_tag_t t;
691 1.18 pk bus_dmamap_t map;
692 1.18 pk bus_dma_segment_t *segs;
693 1.18 pk int nsegs;
694 1.18 pk bus_size_t size;
695 1.18 pk int flags;
696 1.18 pk {
697 1.54 chs struct vm_page *m;
698 1.21 pk paddr_t pa;
699 1.24 pk bus_addr_t dva;
700 1.39 pk bus_size_t sgsize;
701 1.18 pk struct pglist *mlist;
702 1.40 pk int pagesz = PAGE_SIZE;
703 1.39 pk int error;
704 1.18 pk
705 1.39 pk map->dm_nsegs = 0;
706 1.18 pk
707 1.39 pk /* Allocate IOMMU resources */
708 1.39 pk if ((error = iommu_dvma_alloc(map, segs[0]._ds_va, size,
709 1.39 pk flags, &dva, &sgsize)) != 0)
710 1.33 pk return (error);
711 1.18 pk
712 1.18 pk /*
713 1.39 pk * Note DVMA address in case bus_dmamem_map() is called later.
714 1.39 pk * It can then insure cache coherency by choosing a KVA that
715 1.39 pk * is aligned to `ds_addr'.
716 1.18 pk */
717 1.24 pk segs[0].ds_addr = dva;
718 1.18 pk segs[0].ds_len = size;
719 1.18 pk
720 1.39 pk map->dm_segs[0].ds_addr = dva;
721 1.39 pk map->dm_segs[0].ds_len = size;
722 1.41 pk map->dm_segs[0]._ds_sgsize = sgsize;
723 1.39 pk
724 1.39 pk /* Map physical pages into IOMMU */
725 1.18 pk mlist = segs[0]._ds_mlist;
726 1.18 pk for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq)) {
727 1.39 pk if (sgsize == 0)
728 1.39 pk panic("iommu_dmamap_load_raw: size botch");
729 1.21 pk pa = VM_PAGE_TO_PHYS(m);
730 1.24 pk iommu_enter(dva, pa);
731 1.40 pk dva += pagesz;
732 1.40 pk sgsize -= pagesz;
733 1.18 pk }
734 1.18 pk
735 1.39 pk map->dm_nsegs = 1;
736 1.39 pk map->dm_mapsize = size;
737 1.39 pk
738 1.18 pk return (0);
739 1.18 pk }
740 1.18 pk
741 1.18 pk /*
742 1.39 pk * Unload an IOMMU DMA map.
743 1.18 pk */
744 1.18 pk void
745 1.39 pk iommu_dmamap_unload(t, map)
746 1.18 pk bus_dma_tag_t t;
747 1.39 pk bus_dmamap_t map;
748 1.18 pk {
749 1.39 pk bus_dma_segment_t *segs = map->dm_segs;
750 1.39 pk int nsegs = map->dm_nsegs;
751 1.39 pk bus_addr_t dva;
752 1.18 pk bus_size_t len;
753 1.39 pk int i, s, error;
754 1.39 pk
755 1.39 pk for (i = 0; i < nsegs; i++) {
756 1.41 pk dva = segs[i].ds_addr & -PAGE_SIZE;
757 1.41 pk len = segs[i]._ds_sgsize;
758 1.39 pk
759 1.39 pk iommu_remove(dva, len);
760 1.39 pk s = splhigh();
761 1.39 pk error = extent_free(iommu_dvmamap, dva, len, EX_NOWAIT);
762 1.39 pk splx(s);
763 1.39 pk if (error != 0)
764 1.39 pk printf("warning: %ld of DVMA space lost\n", (long)len);
765 1.39 pk }
766 1.18 pk
767 1.39 pk /* Mark the mappings as invalid. */
768 1.39 pk map->dm_mapsize = 0;
769 1.39 pk map->dm_nsegs = 0;
770 1.39 pk }
771 1.18 pk
772 1.39 pk /*
773 1.39 pk * DMA map synchronization.
774 1.39 pk */
775 1.39 pk void
776 1.39 pk iommu_dmamap_sync(t, map, offset, len, ops)
777 1.39 pk bus_dma_tag_t t;
778 1.39 pk bus_dmamap_t map;
779 1.39 pk bus_addr_t offset;
780 1.39 pk bus_size_t len;
781 1.39 pk int ops;
782 1.39 pk {
783 1.18 pk
784 1.18 pk /*
785 1.39 pk * XXX Should flush CPU write buffers.
786 1.18 pk */
787 1.18 pk }
788 1.18 pk
789 1.18 pk /*
790 1.39 pk * Map DMA-safe memory.
791 1.18 pk */
792 1.18 pk int
793 1.18 pk iommu_dmamem_map(t, segs, nsegs, size, kvap, flags)
794 1.18 pk bus_dma_tag_t t;
795 1.18 pk bus_dma_segment_t *segs;
796 1.18 pk int nsegs;
797 1.18 pk size_t size;
798 1.18 pk caddr_t *kvap;
799 1.18 pk int flags;
800 1.18 pk {
801 1.54 chs struct vm_page *m;
802 1.39 pk vaddr_t va;
803 1.18 pk bus_addr_t addr;
804 1.18 pk struct pglist *mlist;
805 1.18 pk int cbit;
806 1.18 pk u_long align;
807 1.40 pk int pagesz = PAGE_SIZE;
808 1.18 pk
809 1.18 pk if (nsegs != 1)
810 1.18 pk panic("iommu_dmamem_map: nsegs = %d", nsegs);
811 1.18 pk
812 1.18 pk cbit = has_iocache ? 0 : PMAP_NC;
813 1.40 pk align = dvma_cachealign ? dvma_cachealign : pagesz;
814 1.18 pk
815 1.18 pk size = round_page(size);
816 1.18 pk
817 1.18 pk /*
818 1.39 pk * In case the segment has already been loaded by
819 1.39 pk * iommu_dmamap_load_raw(), find a region of kernel virtual
820 1.39 pk * addresses that can accomodate our aligment requirements.
821 1.18 pk */
822 1.40 pk va = _bus_dma_valloc_skewed(size, 0, align,
823 1.40 pk segs[0].ds_addr & (align - 1));
824 1.39 pk if (va == 0)
825 1.18 pk return (ENOMEM);
826 1.18 pk
827 1.39 pk segs[0]._ds_va = va;
828 1.39 pk *kvap = (caddr_t)va;
829 1.18 pk
830 1.39 pk /*
831 1.39 pk * Map the pages allocated in _bus_dmamem_alloc() to the
832 1.39 pk * kernel virtual address space.
833 1.39 pk */
834 1.18 pk mlist = segs[0]._ds_mlist;
835 1.18 pk for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq)) {
836 1.18 pk
837 1.18 pk if (size == 0)
838 1.18 pk panic("iommu_dmamem_map: size botch");
839 1.18 pk
840 1.18 pk addr = VM_PAGE_TO_PHYS(m);
841 1.18 pk pmap_enter(pmap_kernel(), va, addr | cbit,
842 1.51 pk VM_PROT_READ | VM_PROT_WRITE, PMAP_WIRED);
843 1.18 pk #if 0
844 1.18 pk if (flags & BUS_DMA_COHERENT)
845 1.18 pk /* XXX */;
846 1.18 pk #endif
847 1.40 pk va += pagesz;
848 1.40 pk size -= pagesz;
849 1.18 pk }
850 1.55 chris pmap_update(pmap_kernel());
851 1.18 pk
852 1.18 pk return (0);
853 1.18 pk }
854 1.18 pk
855 1.18 pk /*
856 1.39 pk * mmap(2)'ing DMA-safe memory.
857 1.18 pk */
858 1.46 simonb paddr_t
859 1.18 pk iommu_dmamem_mmap(t, segs, nsegs, off, prot, flags)
860 1.18 pk bus_dma_tag_t t;
861 1.18 pk bus_dma_segment_t *segs;
862 1.46 simonb int nsegs;
863 1.46 simonb off_t off;
864 1.46 simonb int prot, flags;
865 1.18 pk {
866 1.18 pk
867 1.18 pk panic("_bus_dmamem_mmap: not implemented");
868 1.18 pk }
869