Home | History | Annotate | Line # | Download | only in sparc
iommu.c revision 1.75
      1  1.75  thorpej /*	$NetBSD: iommu.c,v 1.75 2003/04/02 04:35:24 thorpej Exp $ */
      2   1.1       pk 
      3   1.1       pk /*
      4   1.1       pk  * Copyright (c) 1996
      5   1.3   abrown  * 	The President and Fellows of Harvard College. All rights reserved.
      6   1.1       pk  * Copyright (c) 1995 	Paul Kranenburg
      7   1.1       pk  *
      8   1.1       pk  * Redistribution and use in source and binary forms, with or without
      9   1.1       pk  * modification, are permitted provided that the following conditions
     10   1.1       pk  * are met:
     11   1.1       pk  * 1. Redistributions of source code must retain the above copyright
     12   1.1       pk  *    notice, this list of conditions and the following disclaimer.
     13   1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     15   1.1       pk  *    documentation and/or other materials provided with the distribution.
     16   1.1       pk  * 3. All advertising materials mentioning features or use of this software
     17   1.1       pk  *    must display the following acknowledgement:
     18   1.1       pk  *	This product includes software developed by Aaron Brown and
     19   1.1       pk  *	Harvard University.
     20   1.1       pk  *	This product includes software developed by Paul Kranenburg.
     21   1.1       pk  * 4. Neither the name of the University nor the names of its contributors
     22   1.1       pk  *    may be used to endorse or promote products derived from this software
     23   1.1       pk  *    without specific prior written permission.
     24   1.1       pk  *
     25   1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     26   1.1       pk  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27   1.1       pk  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28   1.1       pk  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     29   1.1       pk  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     30   1.1       pk  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     31   1.1       pk  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32   1.1       pk  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33   1.1       pk  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34   1.1       pk  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35   1.1       pk  * SUCH DAMAGE.
     36   1.1       pk  *
     37   1.1       pk  */
     38  1.62  darrenr #include "opt_sparc_arch.h"
     39   1.1       pk 
     40   1.1       pk #include <sys/param.h>
     41  1.18       pk #include <sys/extent.h>
     42  1.18       pk #include <sys/malloc.h>
     43  1.18       pk #include <sys/queue.h>
     44   1.1       pk #include <sys/systm.h>
     45   1.1       pk #include <sys/device.h>
     46  1.58      chs #include <sys/proc.h>
     47  1.25       pk 
     48  1.31       pk #include <uvm/uvm.h>
     49   1.1       pk 
     50  1.18       pk #define _SPARC_BUS_DMA_PRIVATE
     51  1.18       pk #include <machine/bus.h>
     52   1.1       pk #include <machine/autoconf.h>
     53   1.1       pk #include <machine/ctlreg.h>
     54   1.1       pk #include <sparc/sparc/asm.h>
     55   1.1       pk #include <sparc/sparc/vaddrs.h>
     56   1.9       pk #include <sparc/sparc/cpuvar.h>
     57   1.1       pk #include <sparc/sparc/iommureg.h>
     58  1.16       pk #include <sparc/sparc/iommuvar.h>
     59   1.1       pk 
     60   1.1       pk struct iommu_softc {
     61   1.1       pk 	struct device	sc_dev;		/* base device */
     62   1.1       pk 	struct iommureg	*sc_reg;
     63   1.1       pk 	u_int		sc_pagesize;
     64   1.1       pk 	u_int		sc_range;
     65  1.21       pk 	bus_addr_t	sc_dvmabase;
     66   1.1       pk 	iopte_t		*sc_ptes;
     67   1.1       pk 	int		sc_hasiocache;
     68  1.33       pk /*
     69  1.33       pk  * Note: operations on the extent map are being protected with
     70  1.33       pk  * splhigh(), since we cannot predict at which interrupt priority
     71  1.33       pk  * our clients will run.
     72  1.33       pk  */
     73  1.67  thorpej 	struct sparc_bus_dma_tag sc_dmatag;
     74  1.67  thorpej 	struct extent *sc_dvmamap;
     75  1.67  thorpej };
     76  1.67  thorpej static int has_iocache;
     77   1.1       pk 
     78   1.1       pk /* autoconfiguration driver */
     79   1.5      cgd int	iommu_print __P((void *, const char *));
     80   1.1       pk void	iommu_attach __P((struct device *, struct device *, void *));
     81   1.8       pk int	iommu_match __P((struct device *, struct cfdata *, void *));
     82   1.1       pk 
     83  1.60  darrenr #if defined(SUN4M)
     84  1.42       pk static void iommu_copy_prom_entries __P((struct iommu_softc *));
     85  1.60  darrenr #endif
     86  1.42       pk 
     87  1.71  thorpej CFATTACH_DECL(iommu, sizeof(struct iommu_softc),
     88  1.72  thorpej     iommu_match, iommu_attach, NULL, NULL);
     89   1.1       pk 
     90  1.18       pk /* IOMMU DMA map functions */
     91  1.45       pk int	iommu_dmamap_create __P((bus_dma_tag_t, bus_size_t, int, bus_size_t,
     92  1.45       pk 			bus_size_t, int, bus_dmamap_t *));
     93  1.18       pk int	iommu_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
     94  1.39       pk 			bus_size_t, struct proc *, int));
     95  1.18       pk int	iommu_dmamap_load_mbuf __P((bus_dma_tag_t, bus_dmamap_t,
     96  1.39       pk 			struct mbuf *, int));
     97  1.18       pk int	iommu_dmamap_load_uio __P((bus_dma_tag_t, bus_dmamap_t,
     98  1.39       pk 			struct uio *, int));
     99  1.18       pk int	iommu_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
    100  1.39       pk 			bus_dma_segment_t *, int, bus_size_t, int));
    101  1.18       pk void	iommu_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
    102  1.18       pk void	iommu_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
    103  1.39       pk 			bus_size_t, int));
    104  1.18       pk 
    105  1.18       pk int	iommu_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
    106  1.39       pk 			int nsegs, size_t size, caddr_t *kvap, int flags));
    107  1.46   simonb paddr_t	iommu_dmamem_mmap __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
    108  1.46   simonb 			int nsegs, off_t off, int prot, int flags));
    109  1.67  thorpej int	iommu_dvma_alloc(struct iommu_softc *, bus_dmamap_t, vaddr_t,
    110  1.67  thorpej 			 bus_size_t, int, bus_addr_t *, bus_size_t *);
    111  1.18       pk 
    112   1.1       pk /*
    113   1.1       pk  * Print the location of some iommu-attached device (called just
    114   1.1       pk  * before attaching that device).  If `iommu' is not NULL, the
    115   1.1       pk  * device was found but not configured; print the iommu as well.
    116   1.1       pk  * Return UNCONF (config_find ignores this if the device was configured).
    117   1.1       pk  */
    118   1.1       pk int
    119   1.1       pk iommu_print(args, iommu)
    120   1.1       pk 	void *args;
    121   1.5      cgd 	const char *iommu;
    122   1.1       pk {
    123  1.16       pk 	struct iommu_attach_args *ia = args;
    124   1.1       pk 
    125   1.1       pk 	if (iommu)
    126  1.74  thorpej 		aprint_normal("%s at %s", ia->iom_name, iommu);
    127   1.1       pk 	return (UNCONF);
    128   1.1       pk }
    129   1.1       pk 
    130   1.1       pk int
    131   1.8       pk iommu_match(parent, cf, aux)
    132   1.1       pk 	struct device *parent;
    133   1.8       pk 	struct cfdata *cf;
    134   1.8       pk 	void *aux;
    135   1.1       pk {
    136  1.16       pk 	struct mainbus_attach_args *ma = aux;
    137   1.1       pk 
    138  1.65  thorpej 	if (CPU_ISSUN4 || CPU_ISSUN4C)
    139   1.1       pk 		return (0);
    140  1.68  thorpej 	return (strcmp(cf->cf_name, ma->ma_name) == 0);
    141   1.1       pk }
    142   1.1       pk 
    143   1.1       pk /*
    144   1.1       pk  * Attach the iommu.
    145   1.1       pk  */
    146   1.1       pk void
    147   1.1       pk iommu_attach(parent, self, aux)
    148   1.1       pk 	struct device *parent;
    149   1.1       pk 	struct device *self;
    150   1.1       pk 	void *aux;
    151   1.1       pk {
    152   1.4       pk #if defined(SUN4M)
    153  1.21       pk 	struct iommu_softc *sc = (struct iommu_softc *)self;
    154  1.16       pk 	struct mainbus_attach_args *ma = aux;
    155  1.67  thorpej 	struct sparc_bus_dma_tag *dmat = &sc->sc_dmatag;
    156  1.43       pk 	bus_space_handle_t bh;
    157  1.21       pk 	int node;
    158  1.53      uwe 	int js1_implicit_iommu;
    159  1.42       pk 	int i, s;
    160  1.43       pk 	u_int iopte_table_pa;
    161  1.43       pk 	struct pglist mlist;
    162  1.43       pk 	u_int size;
    163  1.54      chs 	struct vm_page *m;
    164  1.43       pk 	vaddr_t va;
    165   1.1       pk 
    166  1.67  thorpej 	dmat->_cookie = sc;
    167  1.67  thorpej 	dmat->_dmamap_create = iommu_dmamap_create;
    168  1.67  thorpej 	dmat->_dmamap_destroy = _bus_dmamap_destroy;
    169  1.67  thorpej 	dmat->_dmamap_load = iommu_dmamap_load;
    170  1.67  thorpej 	dmat->_dmamap_load_mbuf = iommu_dmamap_load_mbuf;
    171  1.67  thorpej 	dmat->_dmamap_load_uio = iommu_dmamap_load_uio;
    172  1.67  thorpej 	dmat->_dmamap_load_raw = iommu_dmamap_load_raw;
    173  1.67  thorpej 	dmat->_dmamap_unload = iommu_dmamap_unload;
    174  1.67  thorpej 	dmat->_dmamap_sync = iommu_dmamap_sync;
    175  1.67  thorpej 
    176  1.67  thorpej 	dmat->_dmamem_alloc = _bus_dmamem_alloc;
    177  1.67  thorpej 	dmat->_dmamem_free = _bus_dmamem_free;
    178  1.67  thorpej 	dmat->_dmamem_map = iommu_dmamem_map;
    179  1.67  thorpej 	dmat->_dmamem_unmap = _bus_dmamem_unmap;
    180  1.67  thorpej 	dmat->_dmamem_mmap = iommu_dmamem_mmap;
    181  1.53      uwe 
    182  1.53      uwe 	/*
    183  1.53      uwe 	 * JS1/OF device tree does not have an iommu node and sbus
    184  1.53      uwe 	 * node is directly under root.  mainbus_attach detects this
    185  1.53      uwe 	 * and calls us with sbus node instead so that we can attach
    186  1.53      uwe 	 * implicit iommu and attach that sbus node under it.
    187  1.53      uwe 	 */
    188  1.16       pk 	node = ma->ma_node;
    189  1.57      eeh 	if (strcmp(PROM_getpropstring(node, "name"), "sbus") == 0)
    190  1.53      uwe 		js1_implicit_iommu = 1;
    191  1.53      uwe 	else
    192  1.53      uwe 		js1_implicit_iommu = 0;
    193   1.1       pk 
    194   1.1       pk 	/*
    195   1.1       pk 	 * Map registers into our space. The PROM may have done this
    196   1.1       pk 	 * already, but I feel better if we have our own copy. Plus, the
    197  1.43       pk 	 * prom doesn't map the entire register set.
    198   1.1       pk 	 *
    199   1.1       pk 	 * XXX struct iommureg is bigger than ra->ra_len; what are the
    200   1.1       pk 	 *     other fields for?
    201   1.1       pk 	 */
    202  1.67  thorpej 	if (bus_space_map(ma->ma_bustag, ma->ma_paddr,
    203  1.67  thorpej 			  sizeof(struct iommureg), 0, &bh) != 0) {
    204  1.16       pk 		printf("iommu_attach: cannot map registers\n");
    205  1.16       pk 		return;
    206  1.16       pk 	}
    207  1.16       pk 	sc->sc_reg = (struct iommureg *)bh;
    208   1.1       pk 
    209  1.53      uwe 	sc->sc_hasiocache = js1_implicit_iommu ? 0
    210  1.53      uwe 				: node_has_property(node, "cache-coherence?");
    211   1.9       pk 	if (CACHEINFO.c_enabled == 0) /* XXX - is this correct? */
    212   1.9       pk 		sc->sc_hasiocache = 0;
    213   1.1       pk 	has_iocache = sc->sc_hasiocache; /* Set global flag */
    214   1.1       pk 
    215  1.75  thorpej 	sc->sc_pagesize = js1_implicit_iommu ? PAGE_SIZE
    216  1.75  thorpej 				: PROM_getpropint(node, "page-size", PAGE_SIZE),
    217   1.1       pk 
    218   1.1       pk 	/*
    219  1.43       pk 	 * Allocate memory for I/O pagetables.
    220  1.43       pk 	 * This takes 64K of contiguous physical memory to map 64M of
    221  1.43       pk 	 * DVMA space (starting at IOMMU_DVMA_BASE).
    222  1.43       pk 	 * The table must be aligned on a (-IOMMU_DVMA_BASE/pagesize)
    223  1.43       pk 	 * boundary (i.e. 64K for 64M of DVMA space).
    224   1.1       pk 	 */
    225   1.1       pk 
    226  1.43       pk 	size = ((0 - IOMMU_DVMA_BASE) / sc->sc_pagesize) * sizeof(iopte_t);
    227  1.43       pk 	if (uvm_pglistalloc(size, vm_first_phys, vm_first_phys+vm_num_phys,
    228  1.43       pk 			    size, 0, &mlist, 1, 0) != 0)
    229  1.43       pk 		panic("iommu_attach: no memory");
    230  1.43       pk 
    231  1.43       pk 	va = uvm_km_valloc(kernel_map, size);
    232  1.43       pk 	if (va == 0)
    233  1.43       pk 		panic("iommu_attach: no memory");
    234  1.43       pk 
    235  1.43       pk 	sc->sc_ptes = (iopte_t *)va;
    236  1.43       pk 
    237  1.43       pk 	m = TAILQ_FIRST(&mlist);
    238  1.43       pk 	iopte_table_pa = VM_PAGE_TO_PHYS(m);
    239  1.43       pk 
    240  1.43       pk 	/* Map the pages */
    241  1.43       pk 	for (; m != NULL; m = TAILQ_NEXT(m,pageq)) {
    242  1.43       pk 		paddr_t pa = VM_PAGE_TO_PHYS(m);
    243  1.59      chs 		pmap_kenter_pa(va, pa | PMAP_NC, VM_PROT_READ | VM_PROT_WRITE);
    244  1.75  thorpej 		va += PAGE_SIZE;
    245  1.43       pk 	}
    246  1.55    chris 	pmap_update(pmap_kernel());
    247   1.1       pk 
    248   1.1       pk 	/*
    249  1.42       pk 	 * Copy entries from current IOMMU table.
    250  1.42       pk 	 * XXX - Why do we need to do this?
    251   1.1       pk 	 */
    252  1.42       pk 	iommu_copy_prom_entries(sc);
    253   1.1       pk 
    254   1.1       pk 	/*
    255   1.1       pk 	 * Now we can install our new pagetable into the IOMMU
    256   1.1       pk 	 */
    257  1.22       pk 	sc->sc_range = 0 - IOMMU_DVMA_BASE;
    258  1.22       pk 	sc->sc_dvmabase = IOMMU_DVMA_BASE;
    259   1.1       pk 
    260   1.1       pk 	/* calculate log2(sc->sc_range/16MB) */
    261   1.1       pk 	i = ffs(sc->sc_range/(1 << 24)) - 1;
    262   1.1       pk 	if ((1 << i) != (sc->sc_range/(1 << 24)))
    263  1.69   provos 		panic("iommu: bad range: %d", i);
    264   1.1       pk 
    265   1.1       pk 	s = splhigh();
    266   1.1       pk 	IOMMU_FLUSHALL(sc);
    267   1.1       pk 
    268  1.43       pk 	/* Load range and physical address of PTEs */
    269   1.1       pk 	sc->sc_reg->io_cr = (sc->sc_reg->io_cr & ~IOMMU_CTL_RANGE) |
    270   1.1       pk 			  (i << IOMMU_CTL_RANGESHFT) | IOMMU_CTL_ME;
    271  1.43       pk 	sc->sc_reg->io_bar = (iopte_table_pa >> 4) & IOMMU_BAR_IBA;
    272   1.1       pk 
    273   1.1       pk 	IOMMU_FLUSHALL(sc);
    274   1.1       pk 	splx(s);
    275   1.1       pk 
    276  1.13     fair 	printf(": version 0x%x/0x%x, page-size %d, range %dMB\n",
    277   1.1       pk 		(sc->sc_reg->io_cr & IOMMU_CTL_VER) >> 24,
    278   1.1       pk 		(sc->sc_reg->io_cr & IOMMU_CTL_IMPL) >> 28,
    279   1.1       pk 		sc->sc_pagesize,
    280   1.1       pk 		sc->sc_range >> 20);
    281   1.1       pk 
    282  1.67  thorpej 	sc->sc_dvmamap = extent_create("iommudvma",
    283  1.22       pk 					IOMMU_DVMA_BASE, IOMMU_DVMA_END,
    284  1.18       pk 					M_DEVBUF, 0, 0, EX_NOWAIT);
    285  1.67  thorpej 	if (sc->sc_dvmamap == NULL)
    286  1.22       pk 		panic("iommu: unable to allocate DVMA map");
    287  1.53      uwe 
    288  1.53      uwe 	/*
    289  1.53      uwe 	 * If we are attaching implicit iommu on JS1/OF we do not have
    290  1.53      uwe 	 * an iommu node to traverse, instead mainbus_attach passed us
    291  1.53      uwe 	 * sbus node in ma.ma_node.  Attach it as the only iommu child.
    292  1.53      uwe 	 */
    293  1.53      uwe 	if (js1_implicit_iommu) {
    294  1.53      uwe 		struct iommu_attach_args ia;
    295  1.66  thorpej 		struct openprom_addr sbus_iommu_reg = { 0, 0x10001000, 0x28 };
    296  1.53      uwe 
    297  1.53      uwe 		bzero(&ia, sizeof ia);
    298  1.53      uwe 
    299  1.53      uwe 		/* Propagate BUS & DMA tags */
    300  1.53      uwe 		ia.iom_bustag = ma->ma_bustag;
    301  1.67  thorpej 		ia.iom_dmatag = &sc->sc_dmatag;
    302  1.53      uwe 
    303  1.53      uwe 		ia.iom_name = "sbus";
    304  1.53      uwe 		ia.iom_node = node;
    305  1.53      uwe 		ia.iom_reg = &sbus_iommu_reg;
    306  1.53      uwe 		ia.iom_nreg = 1;
    307  1.53      uwe 
    308  1.53      uwe 		(void) config_found(&sc->sc_dev, (void *)&ia, iommu_print);
    309  1.53      uwe 		return;
    310  1.53      uwe 	}
    311   1.1       pk 
    312   1.1       pk 	/*
    313   1.1       pk 	 * Loop through ROM children (expect Sbus among them).
    314   1.1       pk 	 */
    315   1.1       pk 	for (node = firstchild(node); node; node = nextsibling(node)) {
    316  1.16       pk 		struct iommu_attach_args ia;
    317  1.16       pk 
    318  1.16       pk 		bzero(&ia, sizeof ia);
    319  1.57      eeh 		ia.iom_name = PROM_getpropstring(node, "name");
    320  1.16       pk 
    321  1.16       pk 		/* Propagate BUS & DMA tags */
    322  1.16       pk 		ia.iom_bustag = ma->ma_bustag;
    323  1.67  thorpej 		ia.iom_dmatag = &sc->sc_dmatag;
    324  1.27       pk 
    325  1.16       pk 		ia.iom_node = node;
    326  1.27       pk 
    327  1.27       pk 		ia.iom_reg = NULL;
    328  1.66  thorpej 		PROM_getprop(node, "reg", sizeof(struct openprom_addr),
    329  1.27       pk 			&ia.iom_nreg, (void **)&ia.iom_reg);
    330  1.27       pk 
    331  1.16       pk 		(void) config_found(&sc->sc_dev, (void *)&ia, iommu_print);
    332  1.27       pk 		if (ia.iom_reg != NULL)
    333  1.27       pk 			free(ia.iom_reg, M_DEVBUF);
    334   1.1       pk 	}
    335   1.4       pk #endif
    336   1.1       pk }
    337   1.1       pk 
    338  1.60  darrenr #if defined(SUN4M)
    339  1.42       pk static void
    340  1.42       pk iommu_copy_prom_entries(sc)
    341  1.42       pk 	struct iommu_softc *sc;
    342  1.42       pk {
    343  1.42       pk 	u_int pbase, pa;
    344  1.42       pk 	u_int range;
    345  1.42       pk 	iopte_t *tpte_p;
    346  1.42       pk 	u_int pagesz = sc->sc_pagesize;
    347  1.42       pk 	int use_ac = (cpuinfo.cpu_impl == 4 && cpuinfo.mxcc);
    348  1.42       pk 	u_int mmupcr_save;
    349  1.42       pk 
    350  1.42       pk 	/*
    351  1.42       pk 	 * We read in the original table using MMU bypass and copy all
    352  1.42       pk 	 * of its entries to the appropriate place in our new table,
    353  1.42       pk 	 * even if the sizes are different.
    354  1.42       pk 	 * This is pretty easy since we know DVMA ends at 0xffffffff.
    355  1.42       pk 	 */
    356  1.42       pk 
    357  1.42       pk 	range = (1 << 24) <<
    358  1.42       pk 	    ((sc->sc_reg->io_cr & IOMMU_CTL_RANGE) >> IOMMU_CTL_RANGESHFT);
    359  1.42       pk 
    360  1.42       pk 	pbase = (sc->sc_reg->io_bar & IOMMU_BAR_IBA) <<
    361  1.42       pk 			(14 - IOMMU_BAR_IBASHFT);
    362  1.42       pk 
    363  1.42       pk 	if (use_ac) {
    364  1.42       pk 		/*
    365  1.42       pk 		 * Set MMU AC bit so we'll still read from the cache
    366  1.42       pk 		 * in by-pass mode.
    367  1.42       pk 		 */
    368  1.42       pk 		mmupcr_save = lda(SRMMU_PCR, ASI_SRMMU);
    369  1.42       pk 		sta(SRMMU_PCR, ASI_SRMMU, mmupcr_save | VIKING_PCR_AC);
    370  1.42       pk 	} else
    371  1.42       pk 		mmupcr_save = 0; /* XXX - avoid GCC `unintialized' warning */
    372  1.42       pk 
    373  1.42       pk 	/* Flush entire IOMMU TLB before messing with the in-memory tables */
    374  1.42       pk 	IOMMU_FLUSHALL(sc);
    375  1.42       pk 
    376  1.42       pk 	/*
    377  1.42       pk 	 * tpte_p = top of our PTE table
    378  1.42       pk 	 * pa     = top of current PTE table
    379  1.42       pk 	 * Then work downwards and copy entries until we hit the bottom
    380  1.42       pk 	 * of either table.
    381  1.42       pk 	 */
    382  1.42       pk 	for (tpte_p = &sc->sc_ptes[((0 - IOMMU_DVMA_BASE)/pagesz) - 1],
    383  1.42       pk 	     pa = (u_int)pbase + (range/pagesz - 1)*sizeof(iopte_t);
    384  1.42       pk 	     tpte_p >= &sc->sc_ptes[0] && pa >= (u_int)pbase;
    385  1.42       pk 	     tpte_p--, pa -= sizeof(iopte_t)) {
    386  1.42       pk 
    387  1.42       pk 		*tpte_p = lda(pa, ASI_BYPASS);
    388  1.42       pk 	}
    389  1.42       pk 
    390  1.42       pk 	if (use_ac) {
    391  1.42       pk 		/* restore mmu after bug-avoidance */
    392  1.42       pk 		sta(SRMMU_PCR, ASI_SRMMU, mmupcr_save);
    393  1.42       pk 	}
    394  1.42       pk }
    395  1.60  darrenr #endif
    396  1.42       pk 
    397  1.67  thorpej static void
    398  1.67  thorpej iommu_enter(struct iommu_softc *sc, bus_addr_t dva, paddr_t pa)
    399   1.1       pk {
    400   1.1       pk 	int pte;
    401   1.1       pk 
    402  1.39       pk 	/* This routine relies on the fact that sc->sc_pagesize == PAGE_SIZE */
    403  1.39       pk 
    404  1.39       pk #ifdef DIAGNOSTIC
    405  1.39       pk 	if (dva < sc->sc_dvmabase)
    406  1.39       pk 		panic("iommu_enter: dva 0x%lx not in DVMA space", (long)dva);
    407   1.1       pk #endif
    408   1.1       pk 
    409   1.1       pk 	pte = atop(pa) << IOPTE_PPNSHFT;
    410   1.1       pk 	pte &= IOPTE_PPN;
    411   1.2   abrown 	pte |= IOPTE_V | IOPTE_W | (has_iocache ? IOPTE_C : 0);
    412  1.39       pk 	sc->sc_ptes[atop(dva - sc->sc_dvmabase)] = pte;
    413  1.39       pk 	IOMMU_FLUSHPAGE(sc, dva);
    414   1.1       pk }
    415   1.1       pk 
    416   1.1       pk /*
    417  1.67  thorpej  * iommu_remove: removes mappings created by iommu_enter
    418   1.1       pk  */
    419  1.67  thorpej static void
    420  1.67  thorpej iommu_remove(struct iommu_softc *sc, bus_addr_t dva, bus_size_t len)
    421   1.1       pk {
    422  1.21       pk 	u_int pagesz = sc->sc_pagesize;
    423  1.21       pk 	bus_addr_t base = sc->sc_dvmabase;
    424   1.1       pk 
    425   1.1       pk #ifdef DEBUG
    426  1.42       pk 	if (dva < base)
    427  1.44      cjs 		panic("iommu_remove: va 0x%lx not in DVMA space", (long)dva);
    428   1.1       pk #endif
    429   1.1       pk 
    430  1.21       pk 	while ((long)len > 0) {
    431   1.1       pk #ifdef notyet
    432   1.1       pk #ifdef DEBUG
    433  1.42       pk 		if ((sc->sc_ptes[atop(dva - base)] & IOPTE_V) == 0)
    434  1.42       pk 			panic("iommu_remove: clearing invalid pte at dva 0x%lx",
    435  1.42       pk 			      (long)dva);
    436   1.1       pk #endif
    437   1.1       pk #endif
    438  1.42       pk 		sc->sc_ptes[atop(dva - base)] = 0;
    439  1.42       pk 		IOMMU_FLUSHPAGE(sc, dva);
    440  1.21       pk 		len -= pagesz;
    441  1.42       pk 		dva += pagesz;
    442   1.1       pk 	}
    443   1.1       pk }
    444   1.1       pk 
    445   1.1       pk #if 0	/* These registers aren't there??? */
    446   1.1       pk void
    447   1.1       pk iommu_error()
    448   1.1       pk {
    449   1.1       pk 	struct iommu_softc *sc = X;
    450   1.1       pk 	struct iommureg *iop = sc->sc_reg;
    451   1.1       pk 
    452  1.13     fair 	printf("iommu: afsr 0x%x, afar 0x%x\n", iop->io_afsr, iop->io_afar);
    453  1.13     fair 	printf("iommu: mfsr 0x%x, mfar 0x%x\n", iop->io_mfsr, iop->io_mfar);
    454   1.1       pk }
    455   1.1       pk int
    456   1.1       pk iommu_alloc(va, len)
    457   1.1       pk 	u_int va, len;
    458   1.1       pk {
    459   1.1       pk 	struct iommu_softc *sc = X;
    460  1.35  thorpej 	int off, tva, iovaddr, pte;
    461  1.35  thorpej 	paddr_t pa;
    462   1.1       pk 
    463   1.1       pk 	off = (int)va & PGOFSET;
    464   1.1       pk 	len = round_page(len + off);
    465   1.1       pk 	va -= off;
    466   1.1       pk 
    467   1.1       pk if ((int)sc->sc_dvmacur + len > 0)
    468   1.1       pk 	sc->sc_dvmacur = sc->sc_dvmabase;
    469   1.1       pk 
    470   1.1       pk 	iovaddr = tva = sc->sc_dvmacur;
    471   1.1       pk 	sc->sc_dvmacur += len;
    472   1.1       pk 	while (len) {
    473  1.35  thorpej 		(void) pmap_extract(pmap_kernel(), va, &pa);
    474   1.1       pk 
    475   1.1       pk #define IOMMU_PPNSHIFT	8
    476   1.1       pk #define IOMMU_V		0x00000002
    477   1.1       pk #define IOMMU_W		0x00000004
    478   1.1       pk 
    479   1.1       pk 		pte = atop(pa) << IOMMU_PPNSHIFT;
    480   1.1       pk 		pte |= IOMMU_V | IOMMU_W;
    481   1.1       pk 		sta(sc->sc_ptes + atop(tva - sc->sc_dvmabase), ASI_BYPASS, pte);
    482   1.1       pk 		sc->sc_reg->io_flushpage = tva;
    483  1.75  thorpej 		len -= PAGE_SIZE;
    484  1.75  thorpej 		va += PAGE_SIZE;
    485  1.75  thorpej 		tva += PAGE_SIZE;
    486   1.1       pk 	}
    487   1.1       pk 	return iovaddr + off;
    488   1.1       pk }
    489   1.1       pk #endif
    490  1.18       pk 
    491  1.18       pk 
    492  1.18       pk /*
    493  1.50       pk  * IOMMU DMA map functions.
    494  1.45       pk  */
    495  1.45       pk int
    496  1.45       pk iommu_dmamap_create(t, size, nsegments, maxsegsz, boundary, flags, dmamp)
    497  1.45       pk 	bus_dma_tag_t t;
    498  1.45       pk 	bus_size_t size;
    499  1.45       pk 	int nsegments;
    500  1.45       pk 	bus_size_t maxsegsz;
    501  1.45       pk 	bus_size_t boundary;
    502  1.45       pk 	int flags;
    503  1.45       pk 	bus_dmamap_t *dmamp;
    504  1.45       pk {
    505  1.67  thorpej 	struct iommu_softc *sc = t->_cookie;
    506  1.45       pk 	bus_dmamap_t map;
    507  1.45       pk 	int error;
    508  1.45       pk 
    509  1.45       pk 	if ((error = _bus_dmamap_create(t, size, nsegments, maxsegsz,
    510  1.45       pk 					boundary, flags, &map)) != 0)
    511  1.45       pk 		return (error);
    512  1.45       pk 
    513  1.45       pk 	if ((flags & BUS_DMA_24BIT) != 0) {
    514  1.45       pk 		/* Limit this map to the range usable by `24-bit' devices */
    515  1.45       pk 		map->_dm_ex_start = D24_DVMA_BASE;
    516  1.45       pk 		map->_dm_ex_end = D24_DVMA_END;
    517  1.45       pk 	} else {
    518  1.45       pk 		/* Enable allocations from the entire map */
    519  1.67  thorpej 		map->_dm_ex_start = sc->sc_dvmamap->ex_start;
    520  1.67  thorpej 		map->_dm_ex_end = sc->sc_dvmamap->ex_end;
    521  1.45       pk 	}
    522  1.45       pk 
    523  1.45       pk 	*dmamp = map;
    524  1.45       pk 	return (0);
    525  1.45       pk }
    526  1.45       pk 
    527  1.45       pk /*
    528  1.41       pk  * Internal routine to allocate space in the IOMMU map.
    529  1.18       pk  */
    530  1.18       pk int
    531  1.67  thorpej iommu_dvma_alloc(sc, map, va, len, flags, dvap, sgsizep)
    532  1.67  thorpej 	struct iommu_softc *sc;
    533  1.18       pk 	bus_dmamap_t map;
    534  1.39       pk 	vaddr_t va;
    535  1.39       pk 	bus_size_t len;
    536  1.18       pk 	int flags;
    537  1.39       pk 	bus_addr_t *dvap;
    538  1.39       pk 	bus_size_t *sgsizep;
    539  1.18       pk {
    540  1.26       pk 	bus_size_t sgsize;
    541  1.56      eeh 	u_long align, voff, dvaddr;
    542  1.33       pk 	int s, error;
    543  1.41       pk 	int pagesz = PAGE_SIZE;
    544  1.18       pk 
    545  1.18       pk 	/*
    546  1.24       pk 	 * Remember page offset, then truncate the buffer address to
    547  1.24       pk 	 * a page boundary.
    548  1.24       pk 	 */
    549  1.41       pk 	voff = va & (pagesz - 1);
    550  1.41       pk 	va &= -pagesz;
    551  1.24       pk 
    552  1.39       pk 	if (len > map->_dm_size)
    553  1.18       pk 		return (EINVAL);
    554  1.18       pk 
    555  1.41       pk 	sgsize = (len + voff + pagesz - 1) & -pagesz;
    556  1.45       pk 	align = dvma_cachealign ? dvma_cachealign : map->_dm_align;
    557  1.18       pk 
    558  1.33       pk 	s = splhigh();
    559  1.67  thorpej 	error = extent_alloc_subregion1(sc->sc_dvmamap,
    560  1.45       pk 					map->_dm_ex_start, map->_dm_ex_end,
    561  1.41       pk 					sgsize, align, va & (align-1),
    562  1.41       pk 					map->_dm_boundary,
    563  1.37       pk 					(flags & BUS_DMA_NOWAIT) == 0
    564  1.37       pk 						? EX_WAITOK : EX_NOWAIT,
    565  1.56      eeh 					&dvaddr);
    566  1.33       pk 	splx(s);
    567  1.56      eeh 	*dvap = (bus_addr_t)dvaddr;
    568  1.39       pk 	*sgsizep = sgsize;
    569  1.39       pk 	return (error);
    570  1.39       pk }
    571  1.39       pk 
    572  1.39       pk /*
    573  1.50       pk  * Prepare buffer for DMA transfer.
    574  1.39       pk  */
    575  1.39       pk int
    576  1.39       pk iommu_dmamap_load(t, map, buf, buflen, p, flags)
    577  1.39       pk 	bus_dma_tag_t t;
    578  1.39       pk 	bus_dmamap_t map;
    579  1.39       pk 	void *buf;
    580  1.39       pk 	bus_size_t buflen;
    581  1.39       pk 	struct proc *p;
    582  1.39       pk 	int flags;
    583  1.39       pk {
    584  1.67  thorpej 	struct iommu_softc *sc = t->_cookie;
    585  1.39       pk 	bus_size_t sgsize;
    586  1.39       pk 	bus_addr_t dva;
    587  1.39       pk 	vaddr_t va = (vaddr_t)buf;
    588  1.41       pk 	int pagesz = PAGE_SIZE;
    589  1.39       pk 	pmap_t pmap;
    590  1.39       pk 	int error;
    591  1.39       pk 
    592  1.39       pk 	/*
    593  1.39       pk 	 * Make sure that on error condition we return "no valid mappings".
    594  1.39       pk 	 */
    595  1.39       pk 	map->dm_nsegs = 0;
    596  1.39       pk 
    597  1.39       pk 	/* Allocate IOMMU resources */
    598  1.67  thorpej 	if ((error = iommu_dvma_alloc(sc, map, va, buflen, flags,
    599  1.39       pk 					&dva, &sgsize)) != 0)
    600  1.33       pk 		return (error);
    601  1.18       pk 
    602  1.73       pk 	cache_flush(buf, buflen); /* XXX - move to bus_dma_sync? */
    603  1.18       pk 
    604  1.18       pk 	/*
    605  1.18       pk 	 * We always use just one segment.
    606  1.18       pk 	 */
    607  1.18       pk 	map->dm_mapsize = buflen;
    608  1.18       pk 	map->dm_nsegs = 1;
    609  1.41       pk 	map->dm_segs[0].ds_addr = dva + (va & (pagesz - 1));
    610  1.26       pk 	map->dm_segs[0].ds_len = buflen;
    611  1.41       pk 	map->dm_segs[0]._ds_sgsize = sgsize;
    612  1.18       pk 
    613  1.18       pk 	if (p != NULL)
    614  1.18       pk 		pmap = p->p_vmspace->vm_map.pmap;
    615  1.18       pk 	else
    616  1.18       pk 		pmap = pmap_kernel();
    617  1.18       pk 
    618  1.24       pk 	for (; sgsize != 0; ) {
    619  1.35  thorpej 		paddr_t pa;
    620  1.18       pk 		/*
    621  1.18       pk 		 * Get the physical address for this page.
    622  1.18       pk 		 */
    623  1.35  thorpej 		(void) pmap_extract(pmap, va, &pa);
    624  1.18       pk 
    625  1.67  thorpej 		iommu_enter(sc, dva, pa);
    626  1.24       pk 
    627  1.41       pk 		dva += pagesz;
    628  1.41       pk 		va += pagesz;
    629  1.41       pk 		sgsize -= pagesz;
    630  1.18       pk 	}
    631  1.24       pk 
    632  1.18       pk 	return (0);
    633  1.18       pk }
    634  1.18       pk 
    635  1.18       pk /*
    636  1.18       pk  * Like _bus_dmamap_load(), but for mbufs.
    637  1.18       pk  */
    638  1.18       pk int
    639  1.18       pk iommu_dmamap_load_mbuf(t, map, m, flags)
    640  1.18       pk 	bus_dma_tag_t t;
    641  1.18       pk 	bus_dmamap_t map;
    642  1.18       pk 	struct mbuf *m;
    643  1.18       pk 	int flags;
    644  1.18       pk {
    645  1.18       pk 
    646  1.41       pk 	panic("_bus_dmamap_load_mbuf: not implemented");
    647  1.18       pk }
    648  1.18       pk 
    649  1.18       pk /*
    650  1.18       pk  * Like _bus_dmamap_load(), but for uios.
    651  1.18       pk  */
    652  1.18       pk int
    653  1.18       pk iommu_dmamap_load_uio(t, map, uio, flags)
    654  1.18       pk 	bus_dma_tag_t t;
    655  1.18       pk 	bus_dmamap_t map;
    656  1.18       pk 	struct uio *uio;
    657  1.18       pk 	int flags;
    658  1.18       pk {
    659  1.18       pk 
    660  1.18       pk 	panic("_bus_dmamap_load_uio: not implemented");
    661  1.18       pk }
    662  1.18       pk 
    663  1.18       pk /*
    664  1.18       pk  * Like _bus_dmamap_load(), but for raw memory allocated with
    665  1.18       pk  * bus_dmamem_alloc().
    666  1.18       pk  */
    667  1.18       pk int
    668  1.18       pk iommu_dmamap_load_raw(t, map, segs, nsegs, size, flags)
    669  1.18       pk 	bus_dma_tag_t t;
    670  1.18       pk 	bus_dmamap_t map;
    671  1.18       pk 	bus_dma_segment_t *segs;
    672  1.18       pk 	int nsegs;
    673  1.18       pk 	bus_size_t size;
    674  1.18       pk 	int flags;
    675  1.18       pk {
    676  1.67  thorpej 	struct iommu_softc *sc = t->_cookie;
    677  1.54      chs 	struct vm_page *m;
    678  1.21       pk 	paddr_t pa;
    679  1.24       pk 	bus_addr_t dva;
    680  1.39       pk 	bus_size_t sgsize;
    681  1.18       pk 	struct pglist *mlist;
    682  1.40       pk 	int pagesz = PAGE_SIZE;
    683  1.39       pk 	int error;
    684  1.18       pk 
    685  1.39       pk 	map->dm_nsegs = 0;
    686  1.18       pk 
    687  1.39       pk 	/* Allocate IOMMU resources */
    688  1.67  thorpej 	if ((error = iommu_dvma_alloc(sc, map, segs[0]._ds_va, size,
    689  1.39       pk 				      flags, &dva, &sgsize)) != 0)
    690  1.33       pk 		return (error);
    691  1.18       pk 
    692  1.18       pk 	/*
    693  1.39       pk 	 * Note DVMA address in case bus_dmamem_map() is called later.
    694  1.39       pk 	 * It can then insure cache coherency by choosing a KVA that
    695  1.39       pk 	 * is aligned to `ds_addr'.
    696  1.18       pk 	 */
    697  1.24       pk 	segs[0].ds_addr = dva;
    698  1.18       pk 	segs[0].ds_len = size;
    699  1.18       pk 
    700  1.39       pk 	map->dm_segs[0].ds_addr = dva;
    701  1.39       pk 	map->dm_segs[0].ds_len = size;
    702  1.41       pk 	map->dm_segs[0]._ds_sgsize = sgsize;
    703  1.39       pk 
    704  1.39       pk 	/* Map physical pages into IOMMU */
    705  1.18       pk 	mlist = segs[0]._ds_mlist;
    706  1.18       pk 	for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq)) {
    707  1.39       pk 		if (sgsize == 0)
    708  1.39       pk 			panic("iommu_dmamap_load_raw: size botch");
    709  1.21       pk 		pa = VM_PAGE_TO_PHYS(m);
    710  1.67  thorpej 		iommu_enter(sc, dva, pa);
    711  1.40       pk 		dva += pagesz;
    712  1.40       pk 		sgsize -= pagesz;
    713  1.18       pk 	}
    714  1.18       pk 
    715  1.39       pk 	map->dm_nsegs = 1;
    716  1.39       pk 	map->dm_mapsize = size;
    717  1.39       pk 
    718  1.18       pk 	return (0);
    719  1.18       pk }
    720  1.18       pk 
    721  1.18       pk /*
    722  1.39       pk  * Unload an IOMMU DMA map.
    723  1.18       pk  */
    724  1.18       pk void
    725  1.39       pk iommu_dmamap_unload(t, map)
    726  1.18       pk 	bus_dma_tag_t t;
    727  1.39       pk 	bus_dmamap_t map;
    728  1.18       pk {
    729  1.67  thorpej 	struct iommu_softc *sc = t->_cookie;
    730  1.39       pk 	bus_dma_segment_t *segs = map->dm_segs;
    731  1.39       pk 	int nsegs = map->dm_nsegs;
    732  1.39       pk 	bus_addr_t dva;
    733  1.18       pk 	bus_size_t len;
    734  1.39       pk 	int i, s, error;
    735  1.39       pk 
    736  1.39       pk 	for (i = 0; i < nsegs; i++) {
    737  1.41       pk 		dva = segs[i].ds_addr & -PAGE_SIZE;
    738  1.41       pk 		len = segs[i]._ds_sgsize;
    739  1.39       pk 
    740  1.67  thorpej 		iommu_remove(sc, dva, len);
    741  1.39       pk 		s = splhigh();
    742  1.67  thorpej 		error = extent_free(sc->sc_dvmamap, dva, len, EX_NOWAIT);
    743  1.39       pk 		splx(s);
    744  1.39       pk 		if (error != 0)
    745  1.39       pk 			printf("warning: %ld of DVMA space lost\n", (long)len);
    746  1.39       pk 	}
    747  1.18       pk 
    748  1.39       pk 	/* Mark the mappings as invalid. */
    749  1.39       pk 	map->dm_mapsize = 0;
    750  1.39       pk 	map->dm_nsegs = 0;
    751  1.39       pk }
    752  1.18       pk 
    753  1.39       pk /*
    754  1.39       pk  * DMA map synchronization.
    755  1.39       pk  */
    756  1.39       pk void
    757  1.39       pk iommu_dmamap_sync(t, map, offset, len, ops)
    758  1.39       pk 	bus_dma_tag_t t;
    759  1.39       pk 	bus_dmamap_t map;
    760  1.39       pk 	bus_addr_t offset;
    761  1.39       pk 	bus_size_t len;
    762  1.39       pk 	int ops;
    763  1.39       pk {
    764  1.18       pk 
    765  1.18       pk 	/*
    766  1.39       pk 	 * XXX Should flush CPU write buffers.
    767  1.18       pk 	 */
    768  1.18       pk }
    769  1.18       pk 
    770  1.18       pk /*
    771  1.39       pk  * Map DMA-safe memory.
    772  1.18       pk  */
    773  1.18       pk int
    774  1.18       pk iommu_dmamem_map(t, segs, nsegs, size, kvap, flags)
    775  1.18       pk 	bus_dma_tag_t t;
    776  1.18       pk 	bus_dma_segment_t *segs;
    777  1.18       pk 	int nsegs;
    778  1.18       pk 	size_t size;
    779  1.18       pk 	caddr_t *kvap;
    780  1.18       pk 	int flags;
    781  1.18       pk {
    782  1.54      chs 	struct vm_page *m;
    783  1.39       pk 	vaddr_t va;
    784  1.18       pk 	bus_addr_t addr;
    785  1.18       pk 	struct pglist *mlist;
    786  1.18       pk 	int cbit;
    787  1.18       pk 	u_long align;
    788  1.40       pk 	int pagesz = PAGE_SIZE;
    789  1.18       pk 
    790  1.18       pk 	if (nsegs != 1)
    791  1.18       pk 		panic("iommu_dmamem_map: nsegs = %d", nsegs);
    792  1.18       pk 
    793  1.18       pk 	cbit = has_iocache ? 0 : PMAP_NC;
    794  1.40       pk 	align = dvma_cachealign ? dvma_cachealign : pagesz;
    795  1.18       pk 
    796  1.18       pk 	size = round_page(size);
    797  1.18       pk 
    798  1.18       pk 	/*
    799  1.39       pk 	 * In case the segment has already been loaded by
    800  1.39       pk 	 * iommu_dmamap_load_raw(), find a region of kernel virtual
    801  1.39       pk 	 * addresses that can accomodate our aligment requirements.
    802  1.18       pk 	 */
    803  1.40       pk 	va = _bus_dma_valloc_skewed(size, 0, align,
    804  1.40       pk 				    segs[0].ds_addr & (align - 1));
    805  1.39       pk 	if (va == 0)
    806  1.18       pk 		return (ENOMEM);
    807  1.18       pk 
    808  1.39       pk 	segs[0]._ds_va = va;
    809  1.39       pk 	*kvap = (caddr_t)va;
    810  1.18       pk 
    811  1.39       pk 	/*
    812  1.39       pk 	 * Map the pages allocated in _bus_dmamem_alloc() to the
    813  1.39       pk 	 * kernel virtual address space.
    814  1.39       pk 	 */
    815  1.18       pk 	mlist = segs[0]._ds_mlist;
    816  1.18       pk 	for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq)) {
    817  1.18       pk 
    818  1.18       pk 		if (size == 0)
    819  1.18       pk 			panic("iommu_dmamem_map: size botch");
    820  1.18       pk 
    821  1.18       pk 		addr = VM_PAGE_TO_PHYS(m);
    822  1.59      chs 		pmap_kenter_pa(va, addr | cbit, VM_PROT_READ | VM_PROT_WRITE);
    823  1.18       pk #if 0
    824  1.18       pk 			if (flags & BUS_DMA_COHERENT)
    825  1.18       pk 				/* XXX */;
    826  1.18       pk #endif
    827  1.40       pk 		va += pagesz;
    828  1.40       pk 		size -= pagesz;
    829  1.18       pk 	}
    830  1.55    chris 	pmap_update(pmap_kernel());
    831  1.18       pk 
    832  1.18       pk 	return (0);
    833  1.18       pk }
    834  1.18       pk 
    835  1.18       pk /*
    836  1.39       pk  * mmap(2)'ing DMA-safe memory.
    837  1.18       pk  */
    838  1.46   simonb paddr_t
    839  1.18       pk iommu_dmamem_mmap(t, segs, nsegs, off, prot, flags)
    840  1.18       pk 	bus_dma_tag_t t;
    841  1.18       pk 	bus_dma_segment_t *segs;
    842  1.46   simonb 	int nsegs;
    843  1.46   simonb 	off_t off;
    844  1.46   simonb 	int prot, flags;
    845  1.18       pk {
    846  1.18       pk 
    847  1.18       pk 	panic("_bus_dmamem_mmap: not implemented");
    848  1.18       pk }
    849