iommu.c revision 1.101 1 /* $NetBSD: iommu.c,v 1.101 2022/01/22 11:49:16 thorpej Exp $ */
2
3 /*
4 * Copyright (c) 1996
5 * The President and Fellows of Harvard College. All rights reserved.
6 * Copyright (c) 1995 Paul Kranenburg
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. All advertising materials mentioning features or use of this software
17 * must display the following acknowledgement:
18 * This product includes software developed by Aaron Brown and
19 * Harvard University.
20 * This product includes software developed by Paul Kranenburg.
21 * 4. Neither the name of the University nor the names of its contributors
22 * may be used to endorse or promote products derived from this software
23 * without specific prior written permission.
24 *
25 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
26 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
29 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
30 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
31 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 * SUCH DAMAGE.
36 *
37 */
38
39 #include <sys/cdefs.h>
40 __KERNEL_RCSID(0, "$NetBSD: iommu.c,v 1.101 2022/01/22 11:49:16 thorpej Exp $");
41
42 #include "opt_sparc_arch.h"
43
44 #include <sys/param.h>
45 #include <sys/extent.h>
46 #include <sys/malloc.h>
47 #include <sys/queue.h>
48 #include <sys/systm.h>
49 #include <sys/device.h>
50 #include <sys/proc.h>
51
52 #include <uvm/uvm.h>
53
54 #define _SPARC_BUS_DMA_PRIVATE
55 #include <sys/bus.h>
56 #include <machine/autoconf.h>
57 #include <machine/ctlreg.h>
58 #include <sparc/sparc/asm.h>
59 #include <sparc/sparc/vaddrs.h>
60 #include <sparc/sparc/cpuvar.h>
61 #include <sparc/sparc/iommureg.h>
62 #include <sparc/sparc/iommuvar.h>
63
64 struct iommu_softc {
65 struct iommureg *sc_reg;
66 u_int sc_pagesize;
67 u_int sc_range;
68 bus_addr_t sc_dvmabase;
69 iopte_t *sc_ptes;
70 int sc_cachecoherent;
71 /*
72 * Note: operations on the extent map are being protected with
73 * splhigh(), since we cannot predict at which interrupt priority
74 * our clients will run.
75 */
76 struct sparc_bus_dma_tag sc_dmatag;
77 struct extent *sc_dvmamap;
78 };
79
80 /* autoconfiguration driver */
81 int iommu_print(void *, const char *);
82 void iommu_attach(device_t, device_t, void *);
83 int iommu_match(device_t, cfdata_t, void *);
84
85 #if defined(SUN4M)
86 static void iommu_copy_prom_entries(struct iommu_softc *);
87 #endif
88
89 CFATTACH_DECL_NEW(iommu, sizeof(struct iommu_softc),
90 iommu_match, iommu_attach, NULL, NULL);
91
92 /* IOMMU DMA map functions */
93 int iommu_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
94 bus_size_t, int, bus_dmamap_t *);
95 int iommu_dmamap_load(bus_dma_tag_t, bus_dmamap_t, void *,
96 bus_size_t, struct proc *, int);
97 int iommu_dmamap_load_mbuf(bus_dma_tag_t, bus_dmamap_t,
98 struct mbuf *, int);
99 int iommu_dmamap_load_uio(bus_dma_tag_t, bus_dmamap_t,
100 struct uio *, int);
101 int iommu_dmamap_load_raw(bus_dma_tag_t, bus_dmamap_t,
102 bus_dma_segment_t *, int, bus_size_t, int);
103 void iommu_dmamap_unload(bus_dma_tag_t, bus_dmamap_t);
104 void iommu_dmamap_sync(bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
105 bus_size_t, int);
106
107 int iommu_dmamem_map(bus_dma_tag_t, bus_dma_segment_t *,
108 int, size_t, void **, int);
109 void iommu_dmamem_unmap(bus_dma_tag_t, void *, size_t);
110 paddr_t iommu_dmamem_mmap(bus_dma_tag_t, bus_dma_segment_t *,
111 int, off_t, int, int);
112 int iommu_dvma_alloc(struct iommu_softc *, bus_dmamap_t, vaddr_t,
113 bus_size_t, int, bus_addr_t *, bus_size_t *);
114
115 /*
116 * Print the location of some iommu-attached device (called just
117 * before attaching that device). If `iommu' is not NULL, the
118 * device was found but not configured; print the iommu as well.
119 * Return UNCONF (config_find ignores this if the device was configured).
120 */
121 int
122 iommu_print(void *args, const char *iommu)
123 {
124 struct iommu_attach_args *ia = args;
125
126 if (iommu)
127 aprint_normal("%s at %s", ia->iom_name, iommu);
128 return (UNCONF);
129 }
130
131 int
132 iommu_match(device_t parent, cfdata_t cf, void *aux)
133 {
134 struct mainbus_attach_args *ma = aux;
135
136 if (CPU_ISSUN4 || CPU_ISSUN4C)
137 return (0);
138 return (strcmp(cf->cf_name, ma->ma_name) == 0);
139 }
140
141 /*
142 * Attach the iommu.
143 */
144 void
145 iommu_attach(device_t parent, device_t self, void *aux)
146 {
147 #if defined(SUN4M)
148 struct iommu_softc *sc = device_private(self);
149 struct mainbus_attach_args *ma = aux;
150 struct sparc_bus_dma_tag *dmat = &sc->sc_dmatag;
151 bus_space_handle_t bh;
152 int node;
153 int js1_implicit_iommu;
154 int i, s;
155 u_int iopte_table_pa;
156 struct pglist mlist;
157 u_int size;
158 struct vm_page *m;
159 vaddr_t va;
160
161 dmat->_cookie = sc;
162 dmat->_dmamap_create = iommu_dmamap_create;
163 dmat->_dmamap_destroy = _bus_dmamap_destroy;
164 dmat->_dmamap_load = iommu_dmamap_load;
165 dmat->_dmamap_load_mbuf = iommu_dmamap_load_mbuf;
166 dmat->_dmamap_load_uio = iommu_dmamap_load_uio;
167 dmat->_dmamap_load_raw = iommu_dmamap_load_raw;
168 dmat->_dmamap_unload = iommu_dmamap_unload;
169 dmat->_dmamap_sync = iommu_dmamap_sync;
170
171 dmat->_dmamem_alloc = _bus_dmamem_alloc;
172 dmat->_dmamem_free = _bus_dmamem_free;
173 dmat->_dmamem_map = iommu_dmamem_map;
174 dmat->_dmamem_unmap = _bus_dmamem_unmap;
175 dmat->_dmamem_mmap = iommu_dmamem_mmap;
176
177 /*
178 * JS1/OF device tree does not have an iommu node and sbus
179 * node is directly under root. mainbus_attach detects this
180 * and calls us with sbus node instead so that we can attach
181 * implicit iommu and attach that sbus node under it.
182 */
183 node = ma->ma_node;
184 if (strcmp(prom_getpropstring(node, "name"), "sbus") == 0)
185 js1_implicit_iommu = 1;
186 else
187 js1_implicit_iommu = 0;
188
189 /*
190 * Map registers into our space. The PROM may have done this
191 * already, but I feel better if we have our own copy. Plus, the
192 * prom doesn't map the entire register set.
193 *
194 * XXX struct iommureg is bigger than ra->ra_len; what are the
195 * other fields for?
196 */
197 if (bus_space_map(ma->ma_bustag, ma->ma_paddr,
198 sizeof(struct iommureg), 0, &bh) != 0) {
199 printf("iommu_attach: cannot map registers\n");
200 return;
201 }
202 sc->sc_reg = (struct iommureg *)bh;
203
204 sc->sc_cachecoherent = js1_implicit_iommu ? 0
205 : node_has_property(node, "cache-coherence?");
206 if (CACHEINFO.c_enabled == 0) /* XXX - is this correct? */
207 sc->sc_cachecoherent = 0;
208
209 sc->sc_pagesize = js1_implicit_iommu ? PAGE_SIZE
210 : prom_getpropint(node, "page-size", PAGE_SIZE),
211
212 /*
213 * Allocate memory for I/O pagetables.
214 * This takes 64K of contiguous physical memory to map 64M of
215 * DVMA space (starting at IOMMU_DVMA_BASE).
216 * The table must be aligned on a (-IOMMU_DVMA_BASE/pagesize)
217 * boundary (i.e. 64K for 64M of DVMA space).
218 */
219
220 size = ((0 - IOMMU_DVMA_BASE) / sc->sc_pagesize) * sizeof(iopte_t);
221 if (uvm_pglistalloc(size, vm_first_phys, vm_first_phys+vm_num_phys,
222 size, 0, &mlist, 1, 0) != 0)
223 panic("iommu_attach: no memory");
224
225 va = uvm_km_alloc(kernel_map, size, 0, UVM_KMF_VAONLY);
226 if (va == 0)
227 panic("iommu_attach: no memory");
228
229 sc->sc_ptes = (iopte_t *)va;
230
231 m = TAILQ_FIRST(&mlist);
232 iopte_table_pa = VM_PAGE_TO_PHYS(m);
233
234 /* Map the pages */
235 for (; m != NULL; m = TAILQ_NEXT(m,pageq.queue)) {
236 paddr_t pa = VM_PAGE_TO_PHYS(m);
237 pmap_kenter_pa(va, pa | PMAP_NC,
238 VM_PROT_READ | VM_PROT_WRITE, 0);
239 va += PAGE_SIZE;
240 }
241 pmap_update(pmap_kernel());
242
243 /*
244 * Copy entries from current IOMMU table.
245 * XXX - Why do we need to do this?
246 */
247 iommu_copy_prom_entries(sc);
248
249 /*
250 * Now we can install our new pagetable into the IOMMU
251 */
252 sc->sc_range = 0 - IOMMU_DVMA_BASE;
253 sc->sc_dvmabase = IOMMU_DVMA_BASE;
254
255 /* calculate log2(sc->sc_range/16MB) */
256 i = ffs(sc->sc_range/(1 << 24)) - 1;
257 if ((1 << i) != (sc->sc_range/(1 << 24)))
258 panic("iommu: bad range: %d", i);
259
260 s = splhigh();
261 IOMMU_FLUSHALL(sc);
262
263 /* Load range and physical address of PTEs */
264 sc->sc_reg->io_cr = (sc->sc_reg->io_cr & ~IOMMU_CTL_RANGE) |
265 (i << IOMMU_CTL_RANGESHFT) | IOMMU_CTL_ME;
266 sc->sc_reg->io_bar = (iopte_table_pa >> 4) & IOMMU_BAR_IBA;
267
268 IOMMU_FLUSHALL(sc);
269 splx(s);
270
271 printf(": version 0x%x/0x%x, page-size %d, range %dMB\n",
272 (sc->sc_reg->io_cr & IOMMU_CTL_VER) >> 24,
273 (sc->sc_reg->io_cr & IOMMU_CTL_IMPL) >> 28,
274 sc->sc_pagesize,
275 sc->sc_range >> 20);
276
277 sc->sc_dvmamap = extent_create("iommudvma",
278 IOMMU_DVMA_BASE, IOMMU_DVMA_END,
279 0, 0, EX_WAITOK);
280
281 devhandle_t selfh = device_handle(self);
282
283 /*
284 * If we are attaching implicit iommu on JS1/OF we do not have
285 * an iommu node to traverse, instead mainbus_attach passed us
286 * sbus node in ma.ma_node. Attach it as the only iommu child.
287 */
288 if (js1_implicit_iommu) {
289 struct iommu_attach_args ia;
290 struct openprom_addr sbus_iommu_reg = { 0, 0x10001000, 0x28 };
291
292 memset(&ia, 0, sizeof ia);
293
294 /* Propagate BUS & DMA tags */
295 ia.iom_bustag = ma->ma_bustag;
296 ia.iom_dmatag = &sc->sc_dmatag;
297
298 ia.iom_name = "sbus";
299 ia.iom_node = node;
300 ia.iom_reg = &sbus_iommu_reg;
301 ia.iom_nreg = 1;
302
303 config_found(self, (void *)&ia, iommu_print,
304 CFARGS(.devhandle = prom_node_to_devhandle(selfh, node)));
305 return;
306 }
307
308 /*
309 * Loop through ROM children (expect Sbus among them).
310 */
311 for (node = firstchild(node); node; node = nextsibling(node)) {
312 struct iommu_attach_args ia;
313
314 memset(&ia, 0, sizeof ia);
315 ia.iom_name = prom_getpropstring(node, "name");
316
317 /* Propagate BUS & DMA tags */
318 ia.iom_bustag = ma->ma_bustag;
319 ia.iom_dmatag = &sc->sc_dmatag;
320
321 ia.iom_node = node;
322
323 ia.iom_reg = NULL;
324 prom_getprop(node, "reg", sizeof(struct openprom_addr),
325 &ia.iom_nreg, &ia.iom_reg);
326
327 config_found(self, (void *)&ia, iommu_print,
328 CFARGS(.devhandle = prom_node_to_devhandle(selfh, node)));
329 if (ia.iom_reg != NULL)
330 free(ia.iom_reg, M_DEVBUF);
331 }
332 #endif
333 }
334
335 #if defined(SUN4M)
336 static void
337 iommu_copy_prom_entries(struct iommu_softc *sc)
338 {
339 u_int pbase, pa;
340 u_int range;
341 iopte_t *tpte_p;
342 u_int pagesz = sc->sc_pagesize;
343 int use_ac = (cpuinfo.cpu_impl == 4 && cpuinfo.mxcc);
344 u_int mmupcr_save;
345
346 /*
347 * We read in the original table using MMU bypass and copy all
348 * of its entries to the appropriate place in our new table,
349 * even if the sizes are different.
350 * This is pretty easy since we know DVMA ends at 0xffffffff.
351 */
352
353 range = (1 << 24) <<
354 ((sc->sc_reg->io_cr & IOMMU_CTL_RANGE) >> IOMMU_CTL_RANGESHFT);
355
356 pbase = (sc->sc_reg->io_bar & IOMMU_BAR_IBA) <<
357 (14 - IOMMU_BAR_IBASHFT);
358
359 if (use_ac) {
360 /*
361 * Set MMU AC bit so we'll still read from the cache
362 * in by-pass mode.
363 */
364 mmupcr_save = lda(SRMMU_PCR, ASI_SRMMU);
365 sta(SRMMU_PCR, ASI_SRMMU, mmupcr_save | VIKING_PCR_AC);
366 } else
367 mmupcr_save = 0; /* XXX - avoid GCC `uninitialized' warning */
368
369 /* Flush entire IOMMU TLB before messing with the in-memory tables */
370 IOMMU_FLUSHALL(sc);
371
372 /*
373 * tpte_p = top of our PTE table
374 * pa = top of current PTE table
375 * Then work downwards and copy entries until we hit the bottom
376 * of either table.
377 */
378 for (tpte_p = &sc->sc_ptes[((0 - IOMMU_DVMA_BASE)/pagesz) - 1],
379 pa = (u_int)pbase + (range/pagesz - 1)*sizeof(iopte_t);
380 tpte_p >= &sc->sc_ptes[0] && pa >= (u_int)pbase;
381 tpte_p--, pa -= sizeof(iopte_t)) {
382
383 *tpte_p = lda(pa, ASI_BYPASS);
384 }
385
386 if (use_ac) {
387 /* restore mmu after bug-avoidance */
388 sta(SRMMU_PCR, ASI_SRMMU, mmupcr_save);
389 }
390 }
391 #endif
392
393 static void
394 iommu_enter(struct iommu_softc *sc, bus_addr_t dva, paddr_t pa)
395 {
396 int pte;
397
398 /* This routine relies on the fact that sc->sc_pagesize == PAGE_SIZE */
399
400 #ifdef DIAGNOSTIC
401 if (dva < sc->sc_dvmabase)
402 panic("iommu_enter: dva 0x%lx not in DVMA space", (long)dva);
403 #endif
404
405 pte = atop(pa) << IOPTE_PPNSHFT;
406 pte &= IOPTE_PPN;
407 pte |= IOPTE_V | IOPTE_W | (sc->sc_cachecoherent ? IOPTE_C : 0);
408 sc->sc_ptes[atop(dva - sc->sc_dvmabase)] = pte;
409 IOMMU_FLUSHPAGE(sc, dva);
410 }
411
412 /*
413 * iommu_remove: removes mappings created by iommu_enter
414 */
415 static void
416 iommu_remove(struct iommu_softc *sc, bus_addr_t dva, bus_size_t len)
417 {
418 u_int pagesz = sc->sc_pagesize;
419 bus_addr_t base = sc->sc_dvmabase;
420
421 #ifdef DEBUG
422 if (dva < base)
423 panic("iommu_remove: va 0x%lx not in DVMA space", (long)dva);
424 #endif
425
426 while ((long)len > 0) {
427 #ifdef notyet
428 #ifdef DEBUG
429 if ((sc->sc_ptes[atop(dva - base)] & IOPTE_V) == 0)
430 panic("iommu_remove: clearing invalid pte at dva 0x%lx",
431 (long)dva);
432 #endif
433 #endif
434 sc->sc_ptes[atop(dva - base)] = 0;
435 IOMMU_FLUSHPAGE(sc, dva);
436 len -= pagesz;
437 dva += pagesz;
438 }
439 }
440
441 #if 0 /* These registers aren't there??? */
442 void
443 iommu_error(void)
444 {
445 struct iommu_softc *sc = X;
446 struct iommureg *iop = sc->sc_reg;
447
448 printf("iommu: afsr 0x%x, afar 0x%x\n", iop->io_afsr, iop->io_afar);
449 printf("iommu: mfsr 0x%x, mfar 0x%x\n", iop->io_mfsr, iop->io_mfar);
450 }
451
452 int
453 iommu_alloc(u_int va, u_int len)
454 {
455 struct iommu_softc *sc = X;
456 int off, tva, iovaddr, pte;
457 paddr_t pa;
458
459 off = (int)va & PGOFSET;
460 len = round_page(len + off);
461 va -= off;
462
463 if ((int)sc->sc_dvmacur + len > 0)
464 sc->sc_dvmacur = sc->sc_dvmabase;
465
466 iovaddr = tva = sc->sc_dvmacur;
467 sc->sc_dvmacur += len;
468 while (len) {
469 (void) pmap_extract(pmap_kernel(), va, &pa);
470
471 #define IOMMU_PPNSHIFT 8
472 #define IOMMU_V 0x00000002
473 #define IOMMU_W 0x00000004
474
475 pte = atop(pa) << IOMMU_PPNSHIFT;
476 pte |= IOMMU_V | IOMMU_W;
477 sta(sc->sc_ptes + atop(tva - sc->sc_dvmabase), ASI_BYPASS, pte);
478 sc->sc_reg->io_flushpage = tva;
479 len -= PAGE_SIZE;
480 va += PAGE_SIZE;
481 tva += PAGE_SIZE;
482 }
483 return iovaddr + off;
484 }
485 #endif
486
487
488 /*
489 * IOMMU DMA map functions.
490 */
491 int
492 iommu_dmamap_create(bus_dma_tag_t t, bus_size_t size, int nsegments,
493 bus_size_t maxsegsz, bus_size_t boundary, int flags,
494 bus_dmamap_t *dmamp)
495 {
496 struct iommu_softc *sc = t->_cookie;
497 bus_dmamap_t map;
498 int error;
499
500 if ((error = _bus_dmamap_create(t, size, nsegments, maxsegsz,
501 boundary, flags, &map)) != 0)
502 return (error);
503
504 if ((flags & BUS_DMA_24BIT) != 0) {
505 /* Limit this map to the range usable by `24-bit' devices */
506 map->_dm_ex_start = D24_DVMA_BASE;
507 map->_dm_ex_end = D24_DVMA_END;
508 } else {
509 /* Enable allocations from the entire map */
510 map->_dm_ex_start = sc->sc_dvmamap->ex_start;
511 map->_dm_ex_end = sc->sc_dvmamap->ex_end;
512 }
513
514 *dmamp = map;
515 return (0);
516 }
517
518 /*
519 * Internal routine to allocate space in the IOMMU map.
520 */
521 int
522 iommu_dvma_alloc(struct iommu_softc *sc, bus_dmamap_t map,
523 vaddr_t va, bus_size_t len, int flags,
524 bus_addr_t *dvap, bus_size_t *sgsizep)
525 {
526 bus_size_t sgsize;
527 u_long align, voff, dvaddr;
528 int s, error;
529 int pagesz = PAGE_SIZE;
530
531 /*
532 * Remember page offset, then truncate the buffer address to
533 * a page boundary.
534 */
535 voff = va & (pagesz - 1);
536 va &= -pagesz;
537
538 if (len > map->_dm_size)
539 return (EINVAL);
540
541 sgsize = (len + voff + pagesz - 1) & -pagesz;
542 align = dvma_cachealign ? dvma_cachealign : map->_dm_align;
543
544 s = splhigh();
545 error = extent_alloc_subregion1(sc->sc_dvmamap,
546 map->_dm_ex_start, map->_dm_ex_end,
547 sgsize, align, va & (align-1),
548 map->_dm_boundary,
549 (flags & BUS_DMA_NOWAIT) == 0
550 ? EX_WAITOK : EX_NOWAIT,
551 &dvaddr);
552 splx(s);
553 *dvap = (bus_addr_t)dvaddr;
554 *sgsizep = sgsize;
555 return (error);
556 }
557
558 /*
559 * Prepare buffer for DMA transfer.
560 */
561 int
562 iommu_dmamap_load(bus_dma_tag_t t, bus_dmamap_t map,
563 void *buf, bus_size_t buflen,
564 struct proc *p, int flags)
565 {
566 struct iommu_softc *sc = t->_cookie;
567 bus_size_t sgsize;
568 bus_addr_t dva;
569 vaddr_t va = (vaddr_t)buf;
570 int pagesz = PAGE_SIZE;
571 pmap_t pmap;
572 int error;
573
574 /*
575 * Make sure that on error condition we return "no valid mappings".
576 */
577 map->dm_nsegs = 0;
578
579 /* Allocate IOMMU resources */
580 if ((error = iommu_dvma_alloc(sc, map, va, buflen, flags,
581 &dva, &sgsize)) != 0)
582 return (error);
583
584 if ((sc->sc_cachecoherent == 0) ||
585 (curcpu()->cacheinfo.ec_totalsize == 0))
586 cache_flush(buf, buflen); /* XXX - move to bus_dma_sync? */
587
588 /*
589 * We always use just one segment.
590 */
591 map->dm_mapsize = buflen;
592 map->dm_nsegs = 1;
593 map->dm_segs[0].ds_addr = dva + (va & (pagesz - 1));
594 map->dm_segs[0].ds_len = buflen;
595 map->dm_segs[0]._ds_sgsize = sgsize;
596
597 if (p != NULL)
598 pmap = p->p_vmspace->vm_map.pmap;
599 else
600 pmap = pmap_kernel();
601
602 for (; sgsize != 0; ) {
603 paddr_t pa;
604 /*
605 * Get the physical address for this page.
606 */
607 if (!pmap_extract(pmap, va, &pa)) {
608 iommu_dmamap_unload(t, map);
609 return (EFAULT);
610 }
611
612 iommu_enter(sc, dva, pa);
613
614 dva += pagesz;
615 va += pagesz;
616 sgsize -= pagesz;
617 }
618
619 return (0);
620 }
621
622 /*
623 * Like _bus_dmamap_load(), but for mbufs.
624 */
625 int
626 iommu_dmamap_load_mbuf(bus_dma_tag_t t, bus_dmamap_t map,
627 struct mbuf *m, int flags)
628 {
629
630 panic("_bus_dmamap_load_mbuf: not implemented");
631 }
632
633 /*
634 * Like _bus_dmamap_load(), but for uios.
635 */
636 int
637 iommu_dmamap_load_uio(bus_dma_tag_t t, bus_dmamap_t map,
638 struct uio *uio, int flags)
639 {
640
641 panic("_bus_dmamap_load_uio: not implemented");
642 }
643
644 /*
645 * Like _bus_dmamap_load(), but for raw memory allocated with
646 * bus_dmamem_alloc().
647 */
648 int
649 iommu_dmamap_load_raw(bus_dma_tag_t t, bus_dmamap_t map,
650 bus_dma_segment_t *segs, int nsegs, bus_size_t size,
651 int flags)
652 {
653 struct iommu_softc *sc = t->_cookie;
654 struct vm_page *m;
655 paddr_t pa;
656 bus_addr_t dva;
657 bus_size_t sgsize;
658 struct pglist *mlist;
659 int pagesz = PAGE_SIZE;
660 int error;
661
662 map->dm_nsegs = 0;
663
664 /* Allocate IOMMU resources */
665 if ((error = iommu_dvma_alloc(sc, map, segs[0]._ds_va, size,
666 flags, &dva, &sgsize)) != 0)
667 return (error);
668
669 /*
670 * Note DVMA address in case bus_dmamem_map() is called later.
671 * It can then insure cache coherency by choosing a KVA that
672 * is aligned to `ds_addr'.
673 */
674 segs[0].ds_addr = dva;
675 segs[0].ds_len = size;
676
677 map->dm_segs[0].ds_addr = dva;
678 map->dm_segs[0].ds_len = size;
679 map->dm_segs[0]._ds_sgsize = sgsize;
680
681 /* Map physical pages into IOMMU */
682 mlist = segs[0]._ds_mlist;
683 for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq.queue)) {
684 if (sgsize == 0)
685 panic("iommu_dmamap_load_raw: size botch");
686 pa = VM_PAGE_TO_PHYS(m);
687 iommu_enter(sc, dva, pa);
688 dva += pagesz;
689 sgsize -= pagesz;
690 }
691
692 map->dm_nsegs = 1;
693 map->dm_mapsize = size;
694
695 return (0);
696 }
697
698 /*
699 * Unload an IOMMU DMA map.
700 */
701 void
702 iommu_dmamap_unload(bus_dma_tag_t t, bus_dmamap_t map)
703 {
704 struct iommu_softc *sc = t->_cookie;
705 bus_dma_segment_t *segs = map->dm_segs;
706 int nsegs = map->dm_nsegs;
707 bus_addr_t dva;
708 bus_size_t len;
709 int i, s, error;
710
711 for (i = 0; i < nsegs; i++) {
712 dva = segs[i].ds_addr & -PAGE_SIZE;
713 len = segs[i]._ds_sgsize;
714
715 iommu_remove(sc, dva, len);
716 s = splhigh();
717 error = extent_free(sc->sc_dvmamap, dva, len, EX_NOWAIT);
718 splx(s);
719 if (error != 0)
720 printf("warning: %ld of DVMA space lost\n", (long)len);
721 }
722
723 /* Mark the mappings as invalid. */
724 map->dm_mapsize = 0;
725 map->dm_nsegs = 0;
726 }
727
728 /*
729 * DMA map synchronization.
730 */
731 void
732 iommu_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map,
733 bus_addr_t offset, bus_size_t len, int ops)
734 {
735
736 /*
737 * XXX Should flush CPU write buffers.
738 */
739 }
740
741 /*
742 * Map DMA-safe memory.
743 */
744 int
745 iommu_dmamem_map(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
746 size_t size, void **kvap, int flags)
747 {
748 struct iommu_softc *sc = t->_cookie;
749 struct vm_page *m;
750 vaddr_t va;
751 bus_addr_t addr;
752 struct pglist *mlist;
753 int cbit;
754 u_long align;
755 int pagesz = PAGE_SIZE;
756
757 if (nsegs != 1)
758 panic("iommu_dmamem_map: nsegs = %d", nsegs);
759
760 cbit = sc->sc_cachecoherent ? 0 : PMAP_NC;
761 align = dvma_cachealign ? dvma_cachealign : pagesz;
762
763 size = round_page(size);
764
765 /*
766 * In case the segment has already been loaded by
767 * iommu_dmamap_load_raw(), find a region of kernel virtual
768 * addresses that can accommodate our alignment requirements.
769 */
770 va = _bus_dma_valloc_skewed(size, 0, align,
771 segs[0].ds_addr & (align - 1));
772 if (va == 0)
773 return (ENOMEM);
774
775 segs[0]._ds_va = va;
776 *kvap = (void *)va;
777
778 /*
779 * Map the pages allocated in _bus_dmamem_alloc() to the
780 * kernel virtual address space.
781 */
782 mlist = segs[0]._ds_mlist;
783 for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq.queue)) {
784
785 if (size == 0)
786 panic("iommu_dmamem_map: size botch");
787
788 addr = VM_PAGE_TO_PHYS(m);
789 pmap_kenter_pa(va, addr | cbit,
790 VM_PROT_READ | VM_PROT_WRITE, 0);
791 #if 0
792 if (flags & BUS_DMA_COHERENT)
793 /* XXX */;
794 #endif
795 va += pagesz;
796 size -= pagesz;
797 }
798 pmap_update(pmap_kernel());
799
800 return (0);
801 }
802
803 void
804 iommu_dmamem_unmap(bus_dma_tag_t t, void *kva, size_t size)
805 {
806
807 #ifdef DIAGNOSTIC
808 if ((u_long)kva & PAGE_MASK)
809 panic("iommu_dmamem_unmap");
810 #endif
811
812 size = round_page(size);
813 pmap_kremove((vaddr_t)kva, size);
814 pmap_update(pmap_kernel());
815 uvm_unmap(kernel_map, (vaddr_t)kva, (vaddr_t)kva + size);
816 }
817
818
819 /*
820 * mmap(2)'ing DMA-safe memory.
821 */
822 paddr_t
823 iommu_dmamem_mmap(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
824 off_t off, int prot, int flags)
825 {
826
827 panic("_bus_dmamem_mmap: not implemented");
828 }
829