iommu.c revision 1.23 1 1.23 eeh /* $NetBSD: iommu.c,v 1.23 2000/08/01 00:22:41 eeh Exp $ */
2 1.7 mrg
3 1.7 mrg /*
4 1.7 mrg * Copyright (c) 1999, 2000 Matthew R. Green
5 1.7 mrg * All rights reserved.
6 1.7 mrg *
7 1.7 mrg * Redistribution and use in source and binary forms, with or without
8 1.7 mrg * modification, are permitted provided that the following conditions
9 1.7 mrg * are met:
10 1.7 mrg * 1. Redistributions of source code must retain the above copyright
11 1.7 mrg * notice, this list of conditions and the following disclaimer.
12 1.7 mrg * 2. Redistributions in binary form must reproduce the above copyright
13 1.7 mrg * notice, this list of conditions and the following disclaimer in the
14 1.7 mrg * documentation and/or other materials provided with the distribution.
15 1.7 mrg * 3. The name of the author may not be used to endorse or promote products
16 1.7 mrg * derived from this software without specific prior written permission.
17 1.7 mrg *
18 1.7 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.7 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.7 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.7 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.7 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.7 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.7 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.7 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.7 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.7 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.7 mrg * SUCH DAMAGE.
29 1.7 mrg */
30 1.1 mrg
31 1.1 mrg /*-
32 1.1 mrg * Copyright (c) 1998 The NetBSD Foundation, Inc.
33 1.1 mrg * All rights reserved.
34 1.1 mrg *
35 1.1 mrg * This code is derived from software contributed to The NetBSD Foundation
36 1.1 mrg * by Paul Kranenburg.
37 1.1 mrg *
38 1.1 mrg * Redistribution and use in source and binary forms, with or without
39 1.1 mrg * modification, are permitted provided that the following conditions
40 1.1 mrg * are met:
41 1.1 mrg * 1. Redistributions of source code must retain the above copyright
42 1.1 mrg * notice, this list of conditions and the following disclaimer.
43 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
44 1.1 mrg * notice, this list of conditions and the following disclaimer in the
45 1.1 mrg * documentation and/or other materials provided with the distribution.
46 1.1 mrg * 3. All advertising materials mentioning features or use of this software
47 1.1 mrg * must display the following acknowledgement:
48 1.1 mrg * This product includes software developed by the NetBSD
49 1.1 mrg * Foundation, Inc. and its contributors.
50 1.1 mrg * 4. Neither the name of The NetBSD Foundation nor the names of its
51 1.1 mrg * contributors may be used to endorse or promote products derived
52 1.1 mrg * from this software without specific prior written permission.
53 1.1 mrg *
54 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
55 1.1 mrg * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
56 1.1 mrg * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
57 1.1 mrg * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
58 1.1 mrg * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
59 1.1 mrg * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
60 1.1 mrg * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
61 1.1 mrg * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
62 1.1 mrg * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
63 1.1 mrg * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
64 1.1 mrg * POSSIBILITY OF SUCH DAMAGE.
65 1.1 mrg */
66 1.1 mrg
67 1.1 mrg /*
68 1.1 mrg * Copyright (c) 1992, 1993
69 1.1 mrg * The Regents of the University of California. All rights reserved.
70 1.1 mrg *
71 1.1 mrg * This software was developed by the Computer Systems Engineering group
72 1.1 mrg * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
73 1.1 mrg * contributed to Berkeley.
74 1.1 mrg *
75 1.1 mrg * All advertising materials mentioning features or use of this software
76 1.1 mrg * must display the following acknowledgement:
77 1.1 mrg * This product includes software developed by the University of
78 1.1 mrg * California, Lawrence Berkeley Laboratory.
79 1.1 mrg *
80 1.1 mrg * Redistribution and use in source and binary forms, with or without
81 1.1 mrg * modification, are permitted provided that the following conditions
82 1.1 mrg * are met:
83 1.1 mrg * 1. Redistributions of source code must retain the above copyright
84 1.1 mrg * notice, this list of conditions and the following disclaimer.
85 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
86 1.1 mrg * notice, this list of conditions and the following disclaimer in the
87 1.1 mrg * documentation and/or other materials provided with the distribution.
88 1.1 mrg * 3. All advertising materials mentioning features or use of this software
89 1.1 mrg * must display the following acknowledgement:
90 1.1 mrg * This product includes software developed by the University of
91 1.1 mrg * California, Berkeley and its contributors.
92 1.1 mrg * 4. Neither the name of the University nor the names of its contributors
93 1.1 mrg * may be used to endorse or promote products derived from this software
94 1.1 mrg * without specific prior written permission.
95 1.1 mrg *
96 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
97 1.1 mrg * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
98 1.1 mrg * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
99 1.1 mrg * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
100 1.1 mrg * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
101 1.1 mrg * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
102 1.1 mrg * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
103 1.1 mrg * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
104 1.1 mrg * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
105 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
106 1.1 mrg * SUCH DAMAGE.
107 1.1 mrg *
108 1.1 mrg * from: NetBSD: sbus.c,v 1.13 1999/05/23 07:24:02 mrg Exp
109 1.1 mrg * from: @(#)sbus.c 8.1 (Berkeley) 6/11/93
110 1.1 mrg */
111 1.1 mrg
112 1.7 mrg /*
113 1.7 mrg * UltraSPARC IOMMU support; used by both the sbus and pci code.
114 1.7 mrg */
115 1.4 mrg #include "opt_ddb.h"
116 1.4 mrg
117 1.1 mrg #include <sys/param.h>
118 1.1 mrg #include <sys/extent.h>
119 1.1 mrg #include <sys/malloc.h>
120 1.1 mrg #include <sys/systm.h>
121 1.1 mrg #include <sys/device.h>
122 1.18 mrg
123 1.18 mrg #include <uvm/uvm_extern.h>
124 1.1 mrg
125 1.1 mrg #include <machine/bus.h>
126 1.7 mrg #include <sparc64/sparc64/cache.h>
127 1.1 mrg #include <sparc64/dev/iommureg.h>
128 1.1 mrg #include <sparc64/dev/iommuvar.h>
129 1.1 mrg
130 1.1 mrg #include <machine/autoconf.h>
131 1.1 mrg #include <machine/cpu.h>
132 1.1 mrg
133 1.1 mrg #ifdef DEBUG
134 1.22 mrg #define IDB_BUSDMA 0x1
135 1.22 mrg #define IDB_IOMMU 0x2
136 1.22 mrg #define IDB_INFO 0x4
137 1.10 mrg int iommudebug = 0x0;
138 1.4 mrg #define DPRINTF(l, s) do { if (iommudebug & l) printf s; } while (0)
139 1.4 mrg #else
140 1.4 mrg #define DPRINTF(l, s)
141 1.1 mrg #endif
142 1.1 mrg
143 1.14 mrg static int iommu_strbuf_flush __P((struct iommu_state *));
144 1.11 eeh
145 1.1 mrg /*
146 1.1 mrg * initialise the UltraSPARC IOMMU (SBUS or PCI):
147 1.1 mrg * - allocate and setup the iotsb.
148 1.1 mrg * - enable the IOMMU
149 1.7 mrg * - initialise the streaming buffers (if they exist)
150 1.1 mrg * - create a private DVMA map.
151 1.1 mrg */
152 1.1 mrg void
153 1.1 mrg iommu_init(name, is, tsbsize)
154 1.1 mrg char *name;
155 1.1 mrg struct iommu_state *is;
156 1.1 mrg int tsbsize;
157 1.1 mrg {
158 1.11 eeh psize_t size;
159 1.11 eeh vaddr_t va;
160 1.11 eeh paddr_t pa;
161 1.11 eeh vm_page_t m;
162 1.11 eeh struct pglist mlist;
163 1.1 mrg
164 1.1 mrg /*
165 1.1 mrg * Setup the iommu.
166 1.1 mrg *
167 1.7 mrg * The sun4u iommu is part of the SBUS or PCI controller so we
168 1.7 mrg * will deal with it here..
169 1.1 mrg *
170 1.2 eeh * The IOMMU address space always ends at 0xffffe000, but the starting
171 1.2 eeh * address depends on the size of the map. The map size is 1024 * 2 ^
172 1.2 eeh * is->is_tsbsize entries, where each entry is 8 bytes. The start of
173 1.2 eeh * the map can be calculated by (0xffffe000 << (8 + is->is_tsbsize)).
174 1.2 eeh *
175 1.2 eeh * Note: the stupid IOMMU ignores the high bits of an address, so a
176 1.2 eeh * NULL DMA pointer will be translated by the first page of the IOTSB.
177 1.2 eeh * To trap bugs we'll skip the first entry in the IOTSB.
178 1.2 eeh */
179 1.11 eeh is->is_cr = (tsbsize << 16) | IOMMUCR_EN;
180 1.11 eeh is->is_tsbsize = tsbsize;
181 1.2 eeh is->is_dvmabase = IOTSB_VSTART(is->is_tsbsize) + NBPG;
182 1.11 eeh
183 1.11 eeh /*
184 1.15 eeh * Allocate memory for I/O pagetables. They need to be physically
185 1.15 eeh * contiguous.
186 1.11 eeh */
187 1.11 eeh
188 1.11 eeh size = NBPG<<(is->is_tsbsize);
189 1.11 eeh TAILQ_INIT(&mlist);
190 1.11 eeh if (uvm_pglistalloc((psize_t)size, (paddr_t)0, (paddr_t)-1,
191 1.11 eeh (paddr_t)NBPG, (paddr_t)0, &mlist, 1, 0) != 0)
192 1.11 eeh panic("iommu_init: no memory");
193 1.11 eeh
194 1.11 eeh va = uvm_km_valloc(kernel_map, size);
195 1.11 eeh if (va == 0)
196 1.11 eeh panic("iommu_init: no memory");
197 1.11 eeh is->is_tsb = (int64_t *)va;
198 1.11 eeh
199 1.11 eeh m = TAILQ_FIRST(&mlist);
200 1.11 eeh is->is_ptsb = VM_PAGE_TO_PHYS(m);
201 1.11 eeh
202 1.11 eeh /* Map the pages */
203 1.11 eeh for (; m != NULL; m = TAILQ_NEXT(m,pageq)) {
204 1.11 eeh pa = VM_PAGE_TO_PHYS(m);
205 1.11 eeh pmap_enter(pmap_kernel(), va, pa | PMAP_NVC,
206 1.11 eeh VM_PROT_READ|VM_PROT_WRITE,
207 1.11 eeh VM_PROT_READ|VM_PROT_WRITE|PMAP_WIRED);
208 1.11 eeh va += NBPG;
209 1.11 eeh }
210 1.11 eeh bzero(is->is_tsb, size);
211 1.1 mrg
212 1.1 mrg #ifdef DEBUG
213 1.22 mrg if (iommudebug & IDB_INFO)
214 1.1 mrg {
215 1.1 mrg /* Probe the iommu */
216 1.1 mrg struct iommureg *regs = is->is_iommu;
217 1.1 mrg
218 1.1 mrg printf("iommu regs at: cr=%lx tsb=%lx flush=%lx\n", ®s->iommu_cr,
219 1.1 mrg ®s->iommu_tsb, ®s->iommu_flush);
220 1.14 mrg printf("iommu cr=%qx tsb=%qx\n", regs->iommu_cr, regs->iommu_tsb);
221 1.11 eeh printf("TSB base %p phys %qx\n", (void *)is->is_tsb, (u_int64_t)is->is_ptsb);
222 1.1 mrg delay(1000000); /* 1 s */
223 1.1 mrg }
224 1.1 mrg #endif
225 1.1 mrg
226 1.1 mrg /*
227 1.8 mrg * Initialize streaming buffer, if it is there.
228 1.1 mrg */
229 1.8 mrg if (is->is_sb)
230 1.8 mrg (void)pmap_extract(pmap_kernel(), (vaddr_t)&is->is_flush,
231 1.8 mrg (paddr_t *)&is->is_flushpa);
232 1.1 mrg
233 1.1 mrg /*
234 1.1 mrg * now actually start up the IOMMU
235 1.1 mrg */
236 1.1 mrg iommu_reset(is);
237 1.1 mrg
238 1.1 mrg /*
239 1.1 mrg * Now all the hardware's working we need to allocate a dvma map.
240 1.1 mrg */
241 1.11 eeh printf("DVMA map: %x to %x\n",
242 1.11 eeh (unsigned int)is->is_dvmabase,
243 1.11 eeh (unsigned int)IOTSB_VEND);
244 1.1 mrg is->is_dvmamap = extent_create(name,
245 1.21 eeh is->is_dvmabase, (u_long)IOTSB_VEND,
246 1.1 mrg M_DEVBUF, 0, 0, EX_NOWAIT);
247 1.1 mrg }
248 1.1 mrg
249 1.8 mrg /*
250 1.8 mrg * Streaming buffers don't exist on the UltraSPARC IIi; we should have
251 1.8 mrg * detected that already and disabled them. If not, we will notice that
252 1.8 mrg * they aren't there when the STRBUF_EN bit does not remain.
253 1.8 mrg */
254 1.1 mrg void
255 1.1 mrg iommu_reset(is)
256 1.1 mrg struct iommu_state *is;
257 1.1 mrg {
258 1.1 mrg
259 1.1 mrg /* Need to do 64-bit stores */
260 1.21 eeh bus_space_write_8(is->is_bustag,
261 1.21 eeh (bus_space_handle_t)(u_long)&is->is_iommu->iommu_tsb,
262 1.21 eeh 0, is->is_ptsb);
263 1.11 eeh /* Enable IOMMU in diagnostic mode */
264 1.21 eeh bus_space_write_8(is->is_bustag,
265 1.21 eeh (bus_space_handle_t)(u_long)&is->is_iommu->iommu_cr, 0,
266 1.21 eeh is->is_cr|IOMMUCR_DE);
267 1.11 eeh
268 1.5 mrg
269 1.7 mrg if (!is->is_sb)
270 1.7 mrg return;
271 1.7 mrg
272 1.1 mrg /* Enable diagnostics mode? */
273 1.21 eeh bus_space_write_8(is->is_bustag,
274 1.21 eeh (bus_space_handle_t)(u_long)&is->is_sb->strbuf_ctl,
275 1.21 eeh 0, STRBUF_EN);
276 1.5 mrg
277 1.5 mrg /* No streaming buffers? Disable them */
278 1.7 mrg if (bus_space_read_8(is->is_bustag,
279 1.21 eeh (bus_space_handle_t)(u_long)&is->is_sb->strbuf_ctl,
280 1.21 eeh 0) == 0)
281 1.5 mrg is->is_sb = 0;
282 1.2 eeh }
283 1.2 eeh
284 1.2 eeh /*
285 1.2 eeh * Here are the iommu control routines.
286 1.2 eeh */
287 1.2 eeh void
288 1.2 eeh iommu_enter(is, va, pa, flags)
289 1.2 eeh struct iommu_state *is;
290 1.2 eeh vaddr_t va;
291 1.2 eeh int64_t pa;
292 1.2 eeh int flags;
293 1.2 eeh {
294 1.2 eeh int64_t tte;
295 1.2 eeh
296 1.2 eeh #ifdef DIAGNOSTIC
297 1.2 eeh if (va < is->is_dvmabase)
298 1.13 mrg panic("iommu_enter: va %#lx not in DVMA space", va);
299 1.2 eeh #endif
300 1.2 eeh
301 1.2 eeh tte = MAKEIOTTE(pa, !(flags&BUS_DMA_NOWRITE), !(flags&BUS_DMA_NOCACHE),
302 1.2 eeh !(flags&BUS_DMA_COHERENT));
303 1.2 eeh
304 1.2 eeh /* Is the streamcache flush really needed? */
305 1.5 mrg if (is->is_sb) {
306 1.21 eeh bus_space_write_8(is->is_bustag, (bus_space_handle_t)(u_long)
307 1.21 eeh &is->is_sb->strbuf_pgflush, 0, va);
308 1.14 mrg iommu_strbuf_flush(is);
309 1.5 mrg }
310 1.22 mrg DPRINTF(IDB_IOMMU, ("Clearing TSB slot %d for va %p\n",
311 1.4 mrg (int)IOTSBSLOT(va,is->is_tsbsize), va));
312 1.2 eeh is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] = tte;
313 1.21 eeh bus_space_write_8(is->is_bustag, (bus_space_handle_t)(u_long)
314 1.21 eeh &is->is_iommu->iommu_flush, 0, va);
315 1.22 mrg DPRINTF(IDB_IOMMU, ("iommu_enter: va %lx pa %lx TSB[%lx]@%p=%lx\n",
316 1.2 eeh va, (long)pa, IOTSBSLOT(va,is->is_tsbsize),
317 1.2 eeh &is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)],
318 1.4 mrg (long)tte));
319 1.2 eeh }
320 1.2 eeh
321 1.2 eeh /*
322 1.2 eeh * iommu_remove: removes mappings created by iommu_enter
323 1.2 eeh *
324 1.2 eeh * Only demap from IOMMU if flag is set.
325 1.8 mrg *
326 1.8 mrg * XXX: this function needs better internal error checking.
327 1.2 eeh */
328 1.2 eeh void
329 1.2 eeh iommu_remove(is, va, len)
330 1.2 eeh struct iommu_state *is;
331 1.2 eeh vaddr_t va;
332 1.2 eeh size_t len;
333 1.2 eeh {
334 1.2 eeh
335 1.2 eeh #ifdef DIAGNOSTIC
336 1.2 eeh if (va < is->is_dvmabase)
337 1.4 mrg panic("iommu_remove: va 0x%lx not in DVMA space", (long)va);
338 1.2 eeh if ((long)(va + len) < (long)va)
339 1.4 mrg panic("iommu_remove: va 0x%lx + len 0x%lx wraps",
340 1.2 eeh (long) va, (long) len);
341 1.2 eeh if (len & ~0xfffffff)
342 1.4 mrg panic("iommu_remove: rediculous len 0x%lx", (long)len);
343 1.2 eeh #endif
344 1.2 eeh
345 1.2 eeh va = trunc_page(va);
346 1.22 mrg DPRINTF(IDB_IOMMU, ("iommu_remove: va %lx TSB[%lx]@%p\n",
347 1.8 mrg va, IOTSBSLOT(va,is->is_tsbsize),
348 1.8 mrg &is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)]));
349 1.2 eeh while (len > 0) {
350 1.22 mrg DPRINTF(IDB_IOMMU, ("iommu_remove: clearing TSB slot %d for va %p size %lx\n",
351 1.8 mrg (int)IOTSBSLOT(va,is->is_tsbsize), va, (u_long)len));
352 1.5 mrg if (is->is_sb) {
353 1.22 mrg DPRINTF(IDB_IOMMU, ("iommu_remove: flushing va %p TSB[%lx]@%p=%lx, %lu bytes left\n",
354 1.2 eeh (long)va, (long)IOTSBSLOT(va,is->is_tsbsize),
355 1.2 eeh (long)&is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)],
356 1.2 eeh (long)(is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)]),
357 1.4 mrg (u_long)len));
358 1.21 eeh bus_space_write_8(is->is_bustag, (bus_space_handle_t)(u_long)
359 1.21 eeh &is->is_sb->strbuf_pgflush, 0, va);
360 1.10 mrg if (len <= NBPG)
361 1.14 mrg iommu_strbuf_flush(is);
362 1.22 mrg DPRINTF(IDB_IOMMU, ("iommu_remove: flushed va %p TSB[%lx]@%p=%lx, %lu bytes left\n",
363 1.2 eeh (long)va, (long)IOTSBSLOT(va,is->is_tsbsize),
364 1.2 eeh (long)&is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)],
365 1.2 eeh (long)(is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)]),
366 1.4 mrg (u_long)len));
367 1.10 mrg } else
368 1.10 mrg membar_sync(); /* XXX */
369 1.10 mrg
370 1.10 mrg if (len <= NBPG)
371 1.10 mrg len = 0;
372 1.10 mrg else
373 1.8 mrg len -= NBPG;
374 1.8 mrg
375 1.2 eeh is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] = 0;
376 1.21 eeh bus_space_write_8(is->is_bustag, (bus_space_handle_t)(u_long)
377 1.21 eeh &is->is_iommu->iommu_flush, 0, va);
378 1.2 eeh va += NBPG;
379 1.2 eeh }
380 1.2 eeh }
381 1.2 eeh
382 1.14 mrg static int
383 1.14 mrg iommu_strbuf_flush(is)
384 1.2 eeh struct iommu_state *is;
385 1.2 eeh {
386 1.2 eeh struct timeval cur, flushtimeout;
387 1.2 eeh
388 1.2 eeh #define BUMPTIME(t, usec) { \
389 1.2 eeh register volatile struct timeval *tp = (t); \
390 1.2 eeh register long us; \
391 1.2 eeh \
392 1.2 eeh tp->tv_usec = us = tp->tv_usec + (usec); \
393 1.2 eeh if (us >= 1000000) { \
394 1.2 eeh tp->tv_usec = us - 1000000; \
395 1.2 eeh tp->tv_sec++; \
396 1.2 eeh } \
397 1.2 eeh }
398 1.5 mrg
399 1.5 mrg if (!is->is_sb)
400 1.5 mrg return (0);
401 1.7 mrg
402 1.7 mrg /*
403 1.7 mrg * Streaming buffer flushes:
404 1.7 mrg *
405 1.7 mrg * 1 Tell strbuf to flush by storing va to strbuf_pgflush. If
406 1.7 mrg * we're not on a cache line boundary (64-bits):
407 1.7 mrg * 2 Store 0 in flag
408 1.7 mrg * 3 Store pointer to flag in flushsync
409 1.7 mrg * 4 wait till flushsync becomes 0x1
410 1.7 mrg *
411 1.7 mrg * If it takes more than .5 sec, something
412 1.7 mrg * went wrong.
413 1.7 mrg */
414 1.2 eeh
415 1.2 eeh is->is_flush = 0;
416 1.2 eeh membar_sync();
417 1.21 eeh bus_space_write_8(is->is_bustag, (bus_space_handle_t)(u_long)
418 1.21 eeh &is->is_sb->strbuf_flushsync, 0, is->is_flushpa);
419 1.2 eeh membar_sync();
420 1.2 eeh
421 1.2 eeh microtime(&flushtimeout);
422 1.2 eeh cur = flushtimeout;
423 1.2 eeh BUMPTIME(&flushtimeout, 500000); /* 1/2 sec */
424 1.2 eeh
425 1.22 mrg DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush: flush = %lx at va = %lx pa = %lx now=%lx:%lx until = %lx:%lx\n",
426 1.2 eeh (long)is->is_flush, (long)&is->is_flush,
427 1.2 eeh (long)is->is_flushpa, cur.tv_sec, cur.tv_usec,
428 1.4 mrg flushtimeout.tv_sec, flushtimeout.tv_usec));
429 1.2 eeh /* Bypass non-coherent D$ */
430 1.2 eeh while (!ldxa(is->is_flushpa, ASI_PHYS_CACHED) &&
431 1.2 eeh ((cur.tv_sec <= flushtimeout.tv_sec) &&
432 1.2 eeh (cur.tv_usec <= flushtimeout.tv_usec)))
433 1.2 eeh microtime(&cur);
434 1.2 eeh
435 1.2 eeh #ifdef DIAGNOSTIC
436 1.2 eeh if (!is->is_flush) {
437 1.14 mrg printf("iommu_strbuf_flush: flush timeout %p at %p\n", (long)is->is_flush,
438 1.2 eeh (long)is->is_flushpa); /* panic? */
439 1.2 eeh #ifdef DDB
440 1.2 eeh Debugger();
441 1.2 eeh #endif
442 1.2 eeh }
443 1.2 eeh #endif
444 1.22 mrg DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush: flushed\n"));
445 1.2 eeh return (is->is_flush);
446 1.7 mrg }
447 1.7 mrg
448 1.7 mrg /*
449 1.7 mrg * IOMMU DVMA operations, common to SBUS and PCI.
450 1.7 mrg */
451 1.7 mrg int
452 1.7 mrg iommu_dvmamap_load(t, is, map, buf, buflen, p, flags)
453 1.7 mrg bus_dma_tag_t t;
454 1.7 mrg struct iommu_state *is;
455 1.7 mrg bus_dmamap_t map;
456 1.7 mrg void *buf;
457 1.7 mrg bus_size_t buflen;
458 1.7 mrg struct proc *p;
459 1.7 mrg int flags;
460 1.7 mrg {
461 1.7 mrg int s;
462 1.7 mrg int err;
463 1.7 mrg bus_size_t sgsize;
464 1.7 mrg paddr_t curaddr;
465 1.21 eeh u_long dvmaddr;
466 1.21 eeh bus_size_t align, boundary;
467 1.7 mrg vaddr_t vaddr = (vaddr_t)buf;
468 1.7 mrg pmap_t pmap;
469 1.7 mrg
470 1.7 mrg if (map->dm_nsegs) {
471 1.7 mrg /* Already in use?? */
472 1.7 mrg #ifdef DIAGNOSTIC
473 1.7 mrg printf("iommu_dvmamap_load: map still in use\n");
474 1.7 mrg #endif
475 1.7 mrg bus_dmamap_unload(t, map);
476 1.7 mrg }
477 1.7 mrg /*
478 1.7 mrg * Make sure that on error condition we return "no valid mappings".
479 1.7 mrg */
480 1.7 mrg map->dm_nsegs = 0;
481 1.7 mrg
482 1.7 mrg if (buflen > map->_dm_size) {
483 1.22 mrg DPRINTF(IDB_BUSDMA,
484 1.7 mrg ("iommu_dvmamap_load(): error %d > %d -- "
485 1.7 mrg "map size exceeded!\n", buflen, map->_dm_size));
486 1.7 mrg return (EINVAL);
487 1.7 mrg }
488 1.7 mrg
489 1.7 mrg sgsize = round_page(buflen + ((int)vaddr & PGOFSET));
490 1.20 mrg
491 1.7 mrg /*
492 1.21 eeh * A boundary presented to bus_dmamem_alloc() takes precedence
493 1.21 eeh * over boundary in the map.
494 1.7 mrg */
495 1.21 eeh if ((boundary = (map->dm_segs[0]._ds_boundary)) == 0)
496 1.21 eeh boundary = map->_dm_boundary;
497 1.21 eeh align = max(map->dm_segs[0]._ds_align, NBPG);
498 1.7 mrg s = splhigh();
499 1.20 mrg err = extent_alloc(is->is_dvmamap, sgsize, align,
500 1.21 eeh boundary, EX_NOWAIT|EX_BOUNDZERO, (u_long *)&dvmaddr);
501 1.7 mrg splx(s);
502 1.7 mrg
503 1.7 mrg #ifdef DEBUG
504 1.11 eeh if (err || (dvmaddr == (bus_addr_t)-1))
505 1.7 mrg {
506 1.7 mrg printf("iommu_dvmamap_load(): extent_alloc(%d, %x) failed!\n",
507 1.7 mrg sgsize, flags);
508 1.7 mrg Debugger();
509 1.7 mrg }
510 1.7 mrg #endif
511 1.11 eeh if (err != 0)
512 1.11 eeh return (err);
513 1.11 eeh
514 1.7 mrg if (dvmaddr == (bus_addr_t)-1)
515 1.7 mrg return (ENOMEM);
516 1.7 mrg
517 1.7 mrg /*
518 1.7 mrg * We always use just one segment.
519 1.7 mrg */
520 1.7 mrg map->dm_mapsize = buflen;
521 1.7 mrg map->dm_nsegs = 1;
522 1.7 mrg map->dm_segs[0].ds_addr = dvmaddr + (vaddr & PGOFSET);
523 1.16 eeh map->dm_segs[0].ds_len = buflen;
524 1.7 mrg
525 1.7 mrg if (p != NULL)
526 1.7 mrg pmap = p->p_vmspace->vm_map.pmap;
527 1.7 mrg else
528 1.7 mrg pmap = pmap_kernel();
529 1.7 mrg
530 1.7 mrg dvmaddr = trunc_page(map->dm_segs[0].ds_addr);
531 1.7 mrg for (; buflen > 0; ) {
532 1.7 mrg /*
533 1.7 mrg * Get the physical address for this page.
534 1.7 mrg */
535 1.7 mrg if (pmap_extract(pmap, (vaddr_t)vaddr, &curaddr) == FALSE) {
536 1.7 mrg bus_dmamap_unload(t, map);
537 1.7 mrg return (-1);
538 1.7 mrg }
539 1.7 mrg
540 1.7 mrg /*
541 1.7 mrg * Compute the segment size, and adjust counts.
542 1.7 mrg */
543 1.7 mrg sgsize = NBPG - ((u_long)vaddr & PGOFSET);
544 1.7 mrg if (buflen < sgsize)
545 1.7 mrg sgsize = buflen;
546 1.7 mrg
547 1.22 mrg DPRINTF(IDB_BUSDMA,
548 1.11 eeh ("iommu_dvmamap_load: map %p loading va %p dva %lx at pa %lx\n",
549 1.11 eeh map, (void *)vaddr, (long)dvmaddr, (long)(curaddr&~(NBPG-1))));
550 1.7 mrg iommu_enter(is, trunc_page(dvmaddr), trunc_page(curaddr),
551 1.7 mrg flags);
552 1.7 mrg
553 1.7 mrg dvmaddr += PAGE_SIZE;
554 1.7 mrg vaddr += sgsize;
555 1.7 mrg buflen -= sgsize;
556 1.7 mrg }
557 1.7 mrg return (0);
558 1.7 mrg }
559 1.7 mrg
560 1.7 mrg
561 1.7 mrg void
562 1.7 mrg iommu_dvmamap_unload(t, is, map)
563 1.7 mrg bus_dma_tag_t t;
564 1.7 mrg struct iommu_state *is;
565 1.7 mrg bus_dmamap_t map;
566 1.7 mrg {
567 1.7 mrg vaddr_t addr;
568 1.10 mrg size_t len;
569 1.7 mrg int error, s;
570 1.7 mrg bus_addr_t dvmaddr;
571 1.7 mrg bus_size_t sgsize;
572 1.7 mrg
573 1.7 mrg if (map->dm_nsegs != 1)
574 1.7 mrg panic("iommu_dvmamap_unload: nsegs = %d", map->dm_nsegs);
575 1.7 mrg
576 1.7 mrg addr = trunc_page(map->dm_segs[0].ds_addr);
577 1.7 mrg len = map->dm_segs[0].ds_len;
578 1.7 mrg
579 1.22 mrg DPRINTF(IDB_BUSDMA,
580 1.7 mrg ("iommu_dvmamap_unload: map %p removing va %lx size %lx\n",
581 1.7 mrg map, (long)addr, (long)len));
582 1.7 mrg iommu_remove(is, addr, len);
583 1.7 mrg dvmaddr = (map->dm_segs[0].ds_addr & ~PGOFSET);
584 1.16 eeh sgsize = round_page(map->dm_segs[0].ds_len +
585 1.16 eeh ((int)map->dm_segs[0].ds_addr & PGOFSET));
586 1.7 mrg
587 1.23 eeh /* Flush the caches */
588 1.23 eeh bus_dmamap_unload(t->_parent, map);
589 1.23 eeh
590 1.7 mrg /* Mark the mappings as invalid. */
591 1.7 mrg map->dm_mapsize = 0;
592 1.7 mrg map->dm_nsegs = 0;
593 1.7 mrg
594 1.7 mrg s = splhigh();
595 1.7 mrg error = extent_free(is->is_dvmamap, dvmaddr, sgsize, EX_NOWAIT);
596 1.7 mrg splx(s);
597 1.7 mrg if (error != 0)
598 1.7 mrg printf("warning: %qd of DVMA space lost\n", (long long)sgsize);
599 1.9 eeh }
600 1.9 eeh
601 1.9 eeh
602 1.9 eeh int
603 1.22 mrg iommu_dvmamap_load_raw(t, is, map, segs, nsegs, flags, size)
604 1.9 eeh bus_dma_tag_t t;
605 1.9 eeh struct iommu_state *is;
606 1.9 eeh bus_dmamap_t map;
607 1.9 eeh bus_dma_segment_t *segs;
608 1.9 eeh int nsegs;
609 1.22 mrg int flags;
610 1.9 eeh bus_size_t size;
611 1.9 eeh {
612 1.9 eeh vm_page_t m;
613 1.9 eeh int s;
614 1.9 eeh int err;
615 1.9 eeh bus_size_t sgsize;
616 1.9 eeh paddr_t pa;
617 1.21 eeh bus_size_t boundary, align;
618 1.9 eeh u_long dvmaddr;
619 1.9 eeh struct pglist *mlist;
620 1.9 eeh int pagesz = PAGE_SIZE;
621 1.9 eeh
622 1.9 eeh if (map->dm_nsegs) {
623 1.9 eeh /* Already in use?? */
624 1.9 eeh #ifdef DIAGNOSTIC
625 1.9 eeh printf("iommu_dvmamap_load_raw: map still in use\n");
626 1.9 eeh #endif
627 1.9 eeh bus_dmamap_unload(t, map);
628 1.9 eeh }
629 1.9 eeh /*
630 1.9 eeh * Make sure that on error condition we return "no valid mappings".
631 1.9 eeh */
632 1.9 eeh map->dm_nsegs = 0;
633 1.9 eeh #ifdef DIAGNOSTIC
634 1.9 eeh /* XXX - unhelpful since we can't reset these in map_unload() */
635 1.10 mrg if (segs[0].ds_addr != 0)
636 1.10 mrg panic("iommu_dvmamap_load_raw: segment already loaded: "
637 1.10 mrg "addr %#llx, size %#llx",
638 1.10 mrg (u_int64_t)segs[0].ds_addr, (u_int64_t)segs[0].ds_len);
639 1.10 mrg if (segs[0].ds_len != size)
640 1.10 mrg panic("iommu_dvmamap_load_raw: segment size changed: "
641 1.10 mrg "ds_len %#llx size %#llx", segs[0].ds_len, size);
642 1.9 eeh #endif
643 1.9 eeh sgsize = round_page(size);
644 1.9 eeh
645 1.9 eeh /*
646 1.9 eeh * A boundary presented to bus_dmamem_alloc() takes precedence
647 1.9 eeh * over boundary in the map.
648 1.9 eeh */
649 1.9 eeh if ((boundary = segs[0]._ds_boundary) == 0)
650 1.9 eeh boundary = map->_dm_boundary;
651 1.22 mrg
652 1.21 eeh align = max(segs[0]._ds_align, NBPG);
653 1.9 eeh s = splhigh();
654 1.20 mrg err = extent_alloc(is->is_dvmamap, sgsize, align, boundary,
655 1.20 mrg ((flags & BUS_DMA_NOWAIT) == 0 ? EX_WAITOK : EX_NOWAIT)|EX_BOUNDZERO,
656 1.20 mrg (u_long *)&dvmaddr);
657 1.9 eeh splx(s);
658 1.9 eeh
659 1.9 eeh if (err != 0)
660 1.9 eeh return (err);
661 1.9 eeh
662 1.9 eeh #ifdef DEBUG
663 1.9 eeh if (dvmaddr == (bus_addr_t)-1)
664 1.9 eeh {
665 1.9 eeh printf("iommu_dvmamap_load_raw(): extent_alloc(%d, %x) failed!\n",
666 1.9 eeh sgsize, flags);
667 1.9 eeh Debugger();
668 1.9 eeh }
669 1.9 eeh #endif
670 1.9 eeh if (dvmaddr == (bus_addr_t)-1)
671 1.9 eeh return (ENOMEM);
672 1.9 eeh
673 1.9 eeh /*
674 1.9 eeh * We always use just one segment.
675 1.9 eeh */
676 1.9 eeh map->dm_mapsize = size;
677 1.9 eeh map->dm_nsegs = 1;
678 1.9 eeh map->dm_segs[0].ds_addr = dvmaddr;
679 1.9 eeh map->dm_segs[0].ds_len = size;
680 1.9 eeh
681 1.9 eeh mlist = segs[0]._ds_mlist;
682 1.9 eeh for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq)) {
683 1.9 eeh if (sgsize == 0)
684 1.9 eeh panic("iommu_dmamap_load_raw: size botch");
685 1.9 eeh pa = VM_PAGE_TO_PHYS(m);
686 1.9 eeh
687 1.22 mrg DPRINTF(IDB_BUSDMA,
688 1.9 eeh ("iommu_dvmamap_load_raw: map %p loading va %lx at pa %lx\n",
689 1.9 eeh map, (long)dvmaddr, (long)(pa)));
690 1.9 eeh iommu_enter(is, dvmaddr, pa, flags);
691 1.9 eeh
692 1.9 eeh dvmaddr += pagesz;
693 1.9 eeh sgsize -= pagesz;
694 1.9 eeh }
695 1.9 eeh return (0);
696 1.7 mrg }
697 1.7 mrg
698 1.7 mrg void
699 1.7 mrg iommu_dvmamap_sync(t, is, map, offset, len, ops)
700 1.7 mrg bus_dma_tag_t t;
701 1.7 mrg struct iommu_state *is;
702 1.7 mrg bus_dmamap_t map;
703 1.7 mrg bus_addr_t offset;
704 1.7 mrg bus_size_t len;
705 1.7 mrg int ops;
706 1.7 mrg {
707 1.7 mrg vaddr_t va = map->dm_segs[0].ds_addr + offset;
708 1.7 mrg
709 1.7 mrg /*
710 1.7 mrg * We only support one DMA segment; supporting more makes this code
711 1.7 mrg * too unweildy.
712 1.7 mrg */
713 1.7 mrg
714 1.7 mrg if (ops & BUS_DMASYNC_PREREAD) {
715 1.22 mrg DPRINTF(IDB_BUSDMA,
716 1.7 mrg ("iommu_dvmamap_sync: syncing va %p len %lu "
717 1.7 mrg "BUS_DMASYNC_PREREAD\n", (long)va, (u_long)len));
718 1.7 mrg
719 1.7 mrg /* Nothing to do */;
720 1.7 mrg }
721 1.7 mrg if (ops & BUS_DMASYNC_POSTREAD) {
722 1.22 mrg DPRINTF(IDB_BUSDMA,
723 1.7 mrg ("iommu_dvmamap_sync: syncing va %p len %lu "
724 1.7 mrg "BUS_DMASYNC_POSTREAD\n", (long)va, (u_long)len));
725 1.7 mrg /* if we have a streaming buffer, flush it here first */
726 1.7 mrg if (is->is_sb)
727 1.7 mrg while (len > 0) {
728 1.22 mrg DPRINTF(IDB_BUSDMA,
729 1.7 mrg ("iommu_dvmamap_sync: flushing va %p, %lu "
730 1.7 mrg "bytes left\n", (long)va, (u_long)len));
731 1.21 eeh bus_space_write_8(is->is_bustag,
732 1.21 eeh (bus_space_handle_t)(u_long)
733 1.21 eeh &is->is_sb->strbuf_pgflush, 0, va);
734 1.7 mrg if (len <= NBPG) {
735 1.14 mrg iommu_strbuf_flush(is);
736 1.7 mrg len = 0;
737 1.7 mrg } else
738 1.7 mrg len -= NBPG;
739 1.7 mrg va += NBPG;
740 1.7 mrg }
741 1.7 mrg }
742 1.7 mrg if (ops & BUS_DMASYNC_PREWRITE) {
743 1.22 mrg DPRINTF(IDB_BUSDMA,
744 1.7 mrg ("iommu_dvmamap_sync: syncing va %p len %lu "
745 1.7 mrg "BUS_DMASYNC_PREWRITE\n", (long)va, (u_long)len));
746 1.7 mrg /* Nothing to do */;
747 1.7 mrg }
748 1.7 mrg if (ops & BUS_DMASYNC_POSTWRITE) {
749 1.22 mrg DPRINTF(IDB_BUSDMA,
750 1.7 mrg ("iommu_dvmamap_sync: syncing va %p len %lu "
751 1.7 mrg "BUS_DMASYNC_POSTWRITE\n", (long)va, (u_long)len));
752 1.7 mrg /* Nothing to do */;
753 1.7 mrg }
754 1.7 mrg }
755 1.7 mrg
756 1.7 mrg int
757 1.7 mrg iommu_dvmamem_alloc(t, is, size, alignment, boundary, segs, nsegs, rsegs, flags)
758 1.7 mrg bus_dma_tag_t t;
759 1.7 mrg struct iommu_state *is;
760 1.7 mrg bus_size_t size, alignment, boundary;
761 1.7 mrg bus_dma_segment_t *segs;
762 1.7 mrg int nsegs;
763 1.7 mrg int *rsegs;
764 1.7 mrg int flags;
765 1.7 mrg {
766 1.7 mrg
767 1.22 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_alloc: sz %qx align %qx bound %qx "
768 1.8 mrg "segp %p flags %d\n", size, alignment, boundary, segs, flags));
769 1.7 mrg return (bus_dmamem_alloc(t->_parent, size, alignment, boundary,
770 1.21 eeh segs, nsegs, rsegs, flags|BUS_DMA_DVMA));
771 1.7 mrg }
772 1.7 mrg
773 1.7 mrg void
774 1.7 mrg iommu_dvmamem_free(t, is, segs, nsegs)
775 1.7 mrg bus_dma_tag_t t;
776 1.7 mrg struct iommu_state *is;
777 1.7 mrg bus_dma_segment_t *segs;
778 1.7 mrg int nsegs;
779 1.7 mrg {
780 1.7 mrg
781 1.22 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_free: segp %p nsegs %d\n",
782 1.7 mrg segs, nsegs));
783 1.7 mrg bus_dmamem_free(t->_parent, segs, nsegs);
784 1.7 mrg }
785 1.7 mrg
786 1.7 mrg /*
787 1.7 mrg * Map the DVMA mappings into the kernel pmap.
788 1.7 mrg * Check the flags to see whether we're streaming or coherent.
789 1.7 mrg */
790 1.7 mrg int
791 1.7 mrg iommu_dvmamem_map(t, is, segs, nsegs, size, kvap, flags)
792 1.7 mrg bus_dma_tag_t t;
793 1.7 mrg struct iommu_state *is;
794 1.7 mrg bus_dma_segment_t *segs;
795 1.7 mrg int nsegs;
796 1.7 mrg size_t size;
797 1.7 mrg caddr_t *kvap;
798 1.7 mrg int flags;
799 1.7 mrg {
800 1.7 mrg vm_page_t m;
801 1.7 mrg vaddr_t va;
802 1.7 mrg bus_addr_t addr;
803 1.7 mrg struct pglist *mlist;
804 1.8 mrg int cbit;
805 1.7 mrg
806 1.22 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: segp %p nsegs %d size %lx\n",
807 1.7 mrg segs, nsegs, size));
808 1.7 mrg
809 1.7 mrg /*
810 1.8 mrg * Allocate some space in the kernel map, and then map these pages
811 1.8 mrg * into this space.
812 1.7 mrg */
813 1.8 mrg size = round_page(size);
814 1.8 mrg va = uvm_km_valloc(kernel_map, size);
815 1.8 mrg if (va == 0)
816 1.8 mrg return (ENOMEM);
817 1.7 mrg
818 1.8 mrg *kvap = (caddr_t)va;
819 1.7 mrg
820 1.7 mrg /*
821 1.7 mrg * digest flags:
822 1.7 mrg */
823 1.7 mrg cbit = 0;
824 1.7 mrg if (flags & BUS_DMA_COHERENT) /* Disable vcache */
825 1.7 mrg cbit |= PMAP_NVC;
826 1.7 mrg if (flags & BUS_DMA_NOCACHE) /* sideffects */
827 1.7 mrg cbit |= PMAP_NC;
828 1.7 mrg
829 1.7 mrg /*
830 1.8 mrg * Now take this and map it into the CPU.
831 1.7 mrg */
832 1.7 mrg mlist = segs[0]._ds_mlist;
833 1.7 mrg for (m = mlist->tqh_first; m != NULL; m = m->pageq.tqe_next) {
834 1.8 mrg #ifdef DIAGNOSTIC
835 1.7 mrg if (size == 0)
836 1.7 mrg panic("iommu_dvmamem_map: size botch");
837 1.8 mrg #endif
838 1.7 mrg addr = VM_PAGE_TO_PHYS(m);
839 1.22 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: "
840 1.7 mrg "mapping va %lx at %qx\n", va, addr | cbit));
841 1.7 mrg pmap_enter(pmap_kernel(), va, addr | cbit,
842 1.7 mrg VM_PROT_READ | VM_PROT_WRITE, PMAP_WIRED);
843 1.7 mrg va += PAGE_SIZE;
844 1.7 mrg size -= PAGE_SIZE;
845 1.7 mrg }
846 1.7 mrg
847 1.7 mrg return (0);
848 1.7 mrg }
849 1.7 mrg
850 1.7 mrg /*
851 1.7 mrg * Unmap DVMA mappings from kernel
852 1.7 mrg */
853 1.7 mrg void
854 1.7 mrg iommu_dvmamem_unmap(t, is, kva, size)
855 1.7 mrg bus_dma_tag_t t;
856 1.7 mrg struct iommu_state *is;
857 1.7 mrg caddr_t kva;
858 1.7 mrg size_t size;
859 1.7 mrg {
860 1.7 mrg
861 1.22 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_unmap: kvm %p size %lx\n",
862 1.7 mrg kva, size));
863 1.7 mrg
864 1.7 mrg #ifdef DIAGNOSTIC
865 1.7 mrg if ((u_long)kva & PGOFSET)
866 1.7 mrg panic("iommu_dvmamem_unmap");
867 1.7 mrg #endif
868 1.7 mrg
869 1.7 mrg size = round_page(size);
870 1.7 mrg pmap_remove(pmap_kernel(), (vaddr_t)kva, size);
871 1.8 mrg #if 0
872 1.8 mrg /*
873 1.8 mrg * XXX ? is this necessary? i think so and i think other
874 1.8 mrg * implementations are missing it.
875 1.8 mrg */
876 1.8 mrg uvm_km_free(kernel_map, (vaddr_t)kva, size);
877 1.8 mrg #endif
878 1.1 mrg }
879