iommu.c revision 1.44.4.8 1 1.44.4.8 nathanw /* $NetBSD: iommu.c,v 1.44.4.8 2002/11/11 22:04:43 nathanw Exp $ */
2 1.44.4.2 nathanw
3 1.44.4.2 nathanw /*
4 1.44.4.2 nathanw * Copyright (c) 2001, 2002 Eduardo Horvath
5 1.44.4.2 nathanw * Copyright (c) 1999, 2000 Matthew R. Green
6 1.44.4.2 nathanw * All rights reserved.
7 1.44.4.2 nathanw *
8 1.44.4.2 nathanw * Redistribution and use in source and binary forms, with or without
9 1.44.4.2 nathanw * modification, are permitted provided that the following conditions
10 1.44.4.2 nathanw * are met:
11 1.44.4.2 nathanw * 1. Redistributions of source code must retain the above copyright
12 1.44.4.2 nathanw * notice, this list of conditions and the following disclaimer.
13 1.44.4.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
14 1.44.4.2 nathanw * notice, this list of conditions and the following disclaimer in the
15 1.44.4.2 nathanw * documentation and/or other materials provided with the distribution.
16 1.44.4.2 nathanw * 3. The name of the author may not be used to endorse or promote products
17 1.44.4.2 nathanw * derived from this software without specific prior written permission.
18 1.44.4.2 nathanw *
19 1.44.4.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.44.4.2 nathanw * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
21 1.44.4.2 nathanw * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.44.4.2 nathanw * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23 1.44.4.2 nathanw * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
24 1.44.4.2 nathanw * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 1.44.4.2 nathanw * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
26 1.44.4.2 nathanw * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
27 1.44.4.2 nathanw * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.44.4.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.44.4.2 nathanw * SUCH DAMAGE.
30 1.44.4.2 nathanw */
31 1.44.4.2 nathanw
32 1.44.4.2 nathanw /*
33 1.44.4.2 nathanw * UltraSPARC IOMMU support; used by both the sbus and pci code.
34 1.44.4.2 nathanw */
35 1.44.4.2 nathanw #include "opt_ddb.h"
36 1.44.4.2 nathanw
37 1.44.4.2 nathanw #include <sys/param.h>
38 1.44.4.2 nathanw #include <sys/extent.h>
39 1.44.4.2 nathanw #include <sys/malloc.h>
40 1.44.4.2 nathanw #include <sys/systm.h>
41 1.44.4.2 nathanw #include <sys/device.h>
42 1.44.4.2 nathanw #include <sys/proc.h>
43 1.44.4.2 nathanw
44 1.44.4.2 nathanw #include <uvm/uvm_extern.h>
45 1.44.4.2 nathanw
46 1.44.4.2 nathanw #include <machine/bus.h>
47 1.44.4.2 nathanw #include <sparc64/sparc64/cache.h>
48 1.44.4.2 nathanw #include <sparc64/dev/iommureg.h>
49 1.44.4.2 nathanw #include <sparc64/dev/iommuvar.h>
50 1.44.4.2 nathanw
51 1.44.4.2 nathanw #include <machine/autoconf.h>
52 1.44.4.2 nathanw #include <machine/cpu.h>
53 1.44.4.2 nathanw
54 1.44.4.2 nathanw #ifdef DEBUG
55 1.44.4.2 nathanw #define IDB_BUSDMA 0x1
56 1.44.4.2 nathanw #define IDB_IOMMU 0x2
57 1.44.4.2 nathanw #define IDB_INFO 0x4
58 1.44.4.2 nathanw #define IDB_SYNC 0x8
59 1.44.4.2 nathanw int iommudebug = 0x0;
60 1.44.4.2 nathanw #define DPRINTF(l, s) do { if (iommudebug & l) printf s; } while (0)
61 1.44.4.2 nathanw #else
62 1.44.4.2 nathanw #define DPRINTF(l, s)
63 1.44.4.2 nathanw #endif
64 1.44.4.2 nathanw
65 1.44.4.5 nathanw #define iommu_strbuf_flush(i, v) do { \
66 1.44.4.5 nathanw if ((i)->sb_flush) \
67 1.44.4.5 nathanw bus_space_write_8((i)->sb_is->is_bustag, (i)->sb_sb, \
68 1.44.4.3 nathanw STRBUFREG(strbuf_pgflush), (v)); \
69 1.44.4.2 nathanw } while (0)
70 1.44.4.2 nathanw
71 1.44.4.5 nathanw static int iommu_strbuf_flush_done __P((struct strbuf_ctl *));
72 1.44.4.2 nathanw
73 1.44.4.2 nathanw /*
74 1.44.4.2 nathanw * initialise the UltraSPARC IOMMU (SBUS or PCI):
75 1.44.4.2 nathanw * - allocate and setup the iotsb.
76 1.44.4.2 nathanw * - enable the IOMMU
77 1.44.4.2 nathanw * - initialise the streaming buffers (if they exist)
78 1.44.4.2 nathanw * - create a private DVMA map.
79 1.44.4.2 nathanw */
80 1.44.4.2 nathanw void
81 1.44.4.2 nathanw iommu_init(name, is, tsbsize, iovabase)
82 1.44.4.2 nathanw char *name;
83 1.44.4.2 nathanw struct iommu_state *is;
84 1.44.4.2 nathanw int tsbsize;
85 1.44.4.2 nathanw u_int32_t iovabase;
86 1.44.4.2 nathanw {
87 1.44.4.2 nathanw psize_t size;
88 1.44.4.2 nathanw vaddr_t va;
89 1.44.4.2 nathanw paddr_t pa;
90 1.44.4.7 nathanw struct vm_page *pg;
91 1.44.4.7 nathanw struct pglist pglist;
92 1.44.4.2 nathanw
93 1.44.4.2 nathanw /*
94 1.44.4.2 nathanw * Setup the iommu.
95 1.44.4.2 nathanw *
96 1.44.4.2 nathanw * The sun4u iommu is part of the SBUS or PCI controller so we will
97 1.44.4.2 nathanw * deal with it here..
98 1.44.4.2 nathanw *
99 1.44.4.2 nathanw * For sysio and psycho/psycho+ the IOMMU address space always ends at
100 1.44.4.2 nathanw * 0xffffe000, but the starting address depends on the size of the
101 1.44.4.2 nathanw * map. The map size is 1024 * 2 ^ is->is_tsbsize entries, where each
102 1.44.4.2 nathanw * entry is 8 bytes. The start of the map can be calculated by
103 1.44.4.2 nathanw * (0xffffe000 << (8 + is->is_tsbsize)).
104 1.44.4.2 nathanw *
105 1.44.4.2 nathanw * But sabre and hummingbird use a different scheme that seems to
106 1.44.4.2 nathanw * be hard-wired, so we read the start and size from the PROM and
107 1.44.4.2 nathanw * just use those values.
108 1.44.4.2 nathanw */
109 1.44.4.2 nathanw is->is_cr = (tsbsize << 16) | IOMMUCR_EN;
110 1.44.4.2 nathanw is->is_tsbsize = tsbsize;
111 1.44.4.2 nathanw if (iovabase == -1) {
112 1.44.4.2 nathanw is->is_dvmabase = IOTSB_VSTART(is->is_tsbsize);
113 1.44.4.2 nathanw is->is_dvmaend = IOTSB_VEND;
114 1.44.4.2 nathanw } else {
115 1.44.4.2 nathanw is->is_dvmabase = iovabase;
116 1.44.4.2 nathanw is->is_dvmaend = iovabase + IOTSB_VSIZE(tsbsize);
117 1.44.4.2 nathanw }
118 1.44.4.2 nathanw
119 1.44.4.2 nathanw /*
120 1.44.4.2 nathanw * Allocate memory for I/O pagetables. They need to be physically
121 1.44.4.2 nathanw * contiguous.
122 1.44.4.2 nathanw */
123 1.44.4.2 nathanw
124 1.44.4.7 nathanw size = NBPG << is->is_tsbsize;
125 1.44.4.2 nathanw if (uvm_pglistalloc((psize_t)size, (paddr_t)0, (paddr_t)-1,
126 1.44.4.7 nathanw (paddr_t)NBPG, (paddr_t)0, &pglist, 1, 0) != 0)
127 1.44.4.2 nathanw panic("iommu_init: no memory");
128 1.44.4.2 nathanw
129 1.44.4.2 nathanw va = uvm_km_valloc(kernel_map, size);
130 1.44.4.2 nathanw if (va == 0)
131 1.44.4.2 nathanw panic("iommu_init: no memory");
132 1.44.4.2 nathanw is->is_tsb = (int64_t *)va;
133 1.44.4.2 nathanw
134 1.44.4.7 nathanw is->is_ptsb = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
135 1.44.4.2 nathanw
136 1.44.4.2 nathanw /* Map the pages */
137 1.44.4.7 nathanw TAILQ_FOREACH(pg, &pglist, pageq) {
138 1.44.4.7 nathanw pa = VM_PAGE_TO_PHYS(pg);
139 1.44.4.7 nathanw pmap_kenter_pa(va, pa | PMAP_NVC, VM_PROT_READ | VM_PROT_WRITE);
140 1.44.4.2 nathanw va += NBPG;
141 1.44.4.2 nathanw }
142 1.44.4.2 nathanw pmap_update(pmap_kernel());
143 1.44.4.7 nathanw memset(is->is_tsb, 0, size);
144 1.44.4.2 nathanw
145 1.44.4.2 nathanw #ifdef DEBUG
146 1.44.4.2 nathanw if (iommudebug & IDB_INFO)
147 1.44.4.2 nathanw {
148 1.44.4.2 nathanw /* Probe the iommu */
149 1.44.4.2 nathanw
150 1.44.4.2 nathanw printf("iommu regs at: cr=%lx tsb=%lx flush=%lx\n",
151 1.44.4.3 nathanw (u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
152 1.44.4.3 nathanw offsetof (struct iommureg, iommu_cr)),
153 1.44.4.3 nathanw (u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
154 1.44.4.3 nathanw offsetof (struct iommureg, iommu_tsb)),
155 1.44.4.3 nathanw (u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
156 1.44.4.3 nathanw offsetof (struct iommureg, iommu_flush)));
157 1.44.4.3 nathanw printf("iommu cr=%llx tsb=%llx\n",
158 1.44.4.3 nathanw (unsigned long long)bus_space_read_8(is->is_bustag,
159 1.44.4.3 nathanw is->is_iommu,
160 1.44.4.3 nathanw offsetof (struct iommureg, iommu_cr)),
161 1.44.4.3 nathanw (unsigned long long)bus_space_read_8(is->is_bustag,
162 1.44.4.3 nathanw is->is_iommu,
163 1.44.4.3 nathanw offsetof (struct iommureg, iommu_tsb)));
164 1.44.4.7 nathanw printf("TSB base %p phys %llx\n", (void *)is->is_tsb,
165 1.44.4.3 nathanw (unsigned long long)is->is_ptsb);
166 1.44.4.2 nathanw delay(1000000); /* 1 s */
167 1.44.4.2 nathanw }
168 1.44.4.2 nathanw #endif
169 1.44.4.2 nathanw
170 1.44.4.2 nathanw /*
171 1.44.4.2 nathanw * now actually start up the IOMMU
172 1.44.4.2 nathanw */
173 1.44.4.2 nathanw iommu_reset(is);
174 1.44.4.2 nathanw
175 1.44.4.2 nathanw /*
176 1.44.4.2 nathanw * Now all the hardware's working we need to allocate a dvma map.
177 1.44.4.2 nathanw */
178 1.44.4.7 nathanw printf("DVMA map: %x to %x\n",
179 1.44.4.2 nathanw (unsigned int)is->is_dvmabase,
180 1.44.4.2 nathanw (unsigned int)is->is_dvmaend);
181 1.44.4.7 nathanw printf("IOTSB: %llx to %llx\n",
182 1.44.4.2 nathanw (unsigned long long)is->is_ptsb,
183 1.44.4.2 nathanw (unsigned long long)(is->is_ptsb + size));
184 1.44.4.2 nathanw is->is_dvmamap = extent_create(name,
185 1.44.4.2 nathanw is->is_dvmabase, is->is_dvmaend - NBPG,
186 1.44.4.2 nathanw M_DEVBUF, 0, 0, EX_NOWAIT);
187 1.44.4.2 nathanw }
188 1.44.4.2 nathanw
189 1.44.4.2 nathanw /*
190 1.44.4.2 nathanw * Streaming buffers don't exist on the UltraSPARC IIi; we should have
191 1.44.4.2 nathanw * detected that already and disabled them. If not, we will notice that
192 1.44.4.2 nathanw * they aren't there when the STRBUF_EN bit does not remain.
193 1.44.4.2 nathanw */
194 1.44.4.2 nathanw void
195 1.44.4.2 nathanw iommu_reset(is)
196 1.44.4.2 nathanw struct iommu_state *is;
197 1.44.4.2 nathanw {
198 1.44.4.2 nathanw int i;
199 1.44.4.5 nathanw struct strbuf_ctl *sb;
200 1.44.4.2 nathanw
201 1.44.4.2 nathanw /* Need to do 64-bit stores */
202 1.44.4.7 nathanw bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_tsb),
203 1.44.4.3 nathanw is->is_ptsb);
204 1.44.4.3 nathanw
205 1.44.4.2 nathanw /* Enable IOMMU in diagnostic mode */
206 1.44.4.3 nathanw bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_cr),
207 1.44.4.3 nathanw is->is_cr|IOMMUCR_DE);
208 1.44.4.2 nathanw
209 1.44.4.7 nathanw for (i = 0; i < 2; i++) {
210 1.44.4.5 nathanw if ((sb = is->is_sb[i])) {
211 1.44.4.2 nathanw
212 1.44.4.2 nathanw /* Enable diagnostics mode? */
213 1.44.4.7 nathanw bus_space_write_8(is->is_bustag, is->is_sb[i]->sb_sb,
214 1.44.4.3 nathanw STRBUFREG(strbuf_ctl), STRBUF_EN);
215 1.44.4.2 nathanw
216 1.44.4.2 nathanw /* No streaming buffers? Disable them */
217 1.44.4.7 nathanw if (bus_space_read_8(is->is_bustag,
218 1.44.4.7 nathanw is->is_sb[i]->sb_sb,
219 1.44.4.5 nathanw STRBUFREG(strbuf_ctl)) == 0) {
220 1.44.4.5 nathanw is->is_sb[i]->sb_flush = NULL;
221 1.44.4.5 nathanw } else {
222 1.44.4.7 nathanw
223 1.44.4.5 nathanw /*
224 1.44.4.5 nathanw * locate the pa of the flush buffer.
225 1.44.4.5 nathanw */
226 1.44.4.5 nathanw (void)pmap_extract(pmap_kernel(),
227 1.44.4.5 nathanw (vaddr_t)is->is_sb[i]->sb_flush,
228 1.44.4.5 nathanw &is->is_sb[i]->sb_flushpa);
229 1.44.4.5 nathanw }
230 1.44.4.2 nathanw }
231 1.44.4.2 nathanw }
232 1.44.4.2 nathanw }
233 1.44.4.2 nathanw
234 1.44.4.2 nathanw /*
235 1.44.4.7 nathanw * Here are the iommu control routines.
236 1.44.4.2 nathanw */
237 1.44.4.2 nathanw void
238 1.44.4.5 nathanw iommu_enter(sb, va, pa, flags)
239 1.44.4.5 nathanw struct strbuf_ctl *sb;
240 1.44.4.2 nathanw vaddr_t va;
241 1.44.4.2 nathanw int64_t pa;
242 1.44.4.2 nathanw int flags;
243 1.44.4.2 nathanw {
244 1.44.4.5 nathanw struct iommu_state *is = sb->sb_is;
245 1.44.4.5 nathanw int strbuf = (flags & BUS_DMA_STREAMING);
246 1.44.4.2 nathanw int64_t tte;
247 1.44.4.2 nathanw
248 1.44.4.2 nathanw #ifdef DIAGNOSTIC
249 1.44.4.2 nathanw if (va < is->is_dvmabase || va > is->is_dvmaend)
250 1.44.4.2 nathanw panic("iommu_enter: va %#lx not in DVMA space", va);
251 1.44.4.2 nathanw #endif
252 1.44.4.2 nathanw
253 1.44.4.5 nathanw /* Is the streamcache flush really needed? */
254 1.44.4.5 nathanw if (sb->sb_flush) {
255 1.44.4.5 nathanw iommu_strbuf_flush(sb, va);
256 1.44.4.5 nathanw iommu_strbuf_flush_done(sb);
257 1.44.4.5 nathanw } else
258 1.44.4.5 nathanw /* If we can't flush the strbuf don't enable it. */
259 1.44.4.5 nathanw strbuf = 0;
260 1.44.4.5 nathanw
261 1.44.4.7 nathanw tte = MAKEIOTTE(pa, !(flags & BUS_DMA_NOWRITE),
262 1.44.4.5 nathanw !(flags & BUS_DMA_NOCACHE), (strbuf));
263 1.44.4.3 nathanw #ifdef DEBUG
264 1.44.4.3 nathanw tte |= (flags & 0xff000LL)<<(4*8);
265 1.44.4.3 nathanw #endif
266 1.44.4.7 nathanw
267 1.44.4.7 nathanw DPRINTF(IDB_IOMMU, ("Clearing TSB slot %d for va %p\n",
268 1.44.4.2 nathanw (int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va));
269 1.44.4.2 nathanw is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] = tte;
270 1.44.4.7 nathanw bus_space_write_8(is->is_bustag, is->is_iommu,
271 1.44.4.3 nathanw IOMMUREG(iommu_flush), va);
272 1.44.4.2 nathanw DPRINTF(IDB_IOMMU, ("iommu_enter: va %lx pa %lx TSB[%lx]@%p=%lx\n",
273 1.44.4.3 nathanw va, (long)pa, (u_long)IOTSBSLOT(va,is->is_tsbsize),
274 1.44.4.3 nathanw (void *)(u_long)&is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)],
275 1.44.4.3 nathanw (u_long)tte));
276 1.44.4.2 nathanw }
277 1.44.4.2 nathanw
278 1.44.4.2 nathanw /*
279 1.44.4.2 nathanw * Find the value of a DVMA address (debug routine).
280 1.44.4.2 nathanw */
281 1.44.4.2 nathanw paddr_t
282 1.44.4.2 nathanw iommu_extract(is, dva)
283 1.44.4.2 nathanw struct iommu_state *is;
284 1.44.4.2 nathanw vaddr_t dva;
285 1.44.4.2 nathanw {
286 1.44.4.2 nathanw int64_t tte = 0;
287 1.44.4.7 nathanw
288 1.44.4.2 nathanw if (dva >= is->is_dvmabase && dva < is->is_dvmaend)
289 1.44.4.5 nathanw tte = is->is_tsb[IOTSBSLOT(dva, is->is_tsbsize)];
290 1.44.4.2 nathanw
291 1.44.4.4 nathanw if ((tte & IOTTE_V) == 0)
292 1.44.4.2 nathanw return ((paddr_t)-1L);
293 1.44.4.4 nathanw return (tte & IOTTE_PAMASK);
294 1.44.4.2 nathanw }
295 1.44.4.2 nathanw
296 1.44.4.2 nathanw /*
297 1.44.4.2 nathanw * iommu_remove: removes mappings created by iommu_enter
298 1.44.4.2 nathanw *
299 1.44.4.2 nathanw * Only demap from IOMMU if flag is set.
300 1.44.4.2 nathanw *
301 1.44.4.2 nathanw * XXX: this function needs better internal error checking.
302 1.44.4.2 nathanw */
303 1.44.4.2 nathanw void
304 1.44.4.2 nathanw iommu_remove(is, va, len)
305 1.44.4.2 nathanw struct iommu_state *is;
306 1.44.4.2 nathanw vaddr_t va;
307 1.44.4.2 nathanw size_t len;
308 1.44.4.2 nathanw {
309 1.44.4.2 nathanw
310 1.44.4.2 nathanw #ifdef DIAGNOSTIC
311 1.44.4.2 nathanw if (va < is->is_dvmabase || va > is->is_dvmaend)
312 1.44.4.2 nathanw panic("iommu_remove: va 0x%lx not in DVMA space", (u_long)va);
313 1.44.4.2 nathanw if ((long)(va + len) < (long)va)
314 1.44.4.7 nathanw panic("iommu_remove: va 0x%lx + len 0x%lx wraps",
315 1.44.4.2 nathanw (long) va, (long) len);
316 1.44.4.7 nathanw if (len & ~0xfffffff)
317 1.44.4.2 nathanw panic("iommu_remove: rediculous len 0x%lx", (u_long)len);
318 1.44.4.2 nathanw #endif
319 1.44.4.2 nathanw
320 1.44.4.2 nathanw va = trunc_page(va);
321 1.44.4.2 nathanw DPRINTF(IDB_IOMMU, ("iommu_remove: va %lx TSB[%lx]@%p\n",
322 1.44.4.3 nathanw va, (u_long)IOTSBSLOT(va, is->is_tsbsize),
323 1.44.4.3 nathanw &is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)]));
324 1.44.4.2 nathanw while (len > 0) {
325 1.44.4.3 nathanw DPRINTF(IDB_IOMMU, ("iommu_remove: clearing TSB slot %d "
326 1.44.4.3 nathanw "for va %p size %lx\n",
327 1.44.4.3 nathanw (int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va,
328 1.44.4.3 nathanw (u_long)len));
329 1.44.4.2 nathanw if (len <= NBPG)
330 1.44.4.2 nathanw len = 0;
331 1.44.4.2 nathanw else
332 1.44.4.2 nathanw len -= NBPG;
333 1.44.4.2 nathanw
334 1.44.4.2 nathanw /* XXX Zero-ing the entry would not require RMW */
335 1.44.4.2 nathanw is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] &= ~IOTTE_V;
336 1.44.4.7 nathanw bus_space_write_8(is->is_bustag, is->is_iommu,
337 1.44.4.3 nathanw IOMMUREG(iommu_flush), va);
338 1.44.4.2 nathanw va += NBPG;
339 1.44.4.2 nathanw }
340 1.44.4.2 nathanw }
341 1.44.4.2 nathanw
342 1.44.4.7 nathanw static int
343 1.44.4.5 nathanw iommu_strbuf_flush_done(sb)
344 1.44.4.5 nathanw struct strbuf_ctl *sb;
345 1.44.4.2 nathanw {
346 1.44.4.5 nathanw struct iommu_state *is = sb->sb_is;
347 1.44.4.2 nathanw struct timeval cur, flushtimeout;
348 1.44.4.2 nathanw
349 1.44.4.2 nathanw #define BUMPTIME(t, usec) { \
350 1.44.4.2 nathanw register volatile struct timeval *tp = (t); \
351 1.44.4.2 nathanw register long us; \
352 1.44.4.2 nathanw \
353 1.44.4.2 nathanw tp->tv_usec = us = tp->tv_usec + (usec); \
354 1.44.4.2 nathanw if (us >= 1000000) { \
355 1.44.4.2 nathanw tp->tv_usec = us - 1000000; \
356 1.44.4.2 nathanw tp->tv_sec++; \
357 1.44.4.2 nathanw } \
358 1.44.4.2 nathanw }
359 1.44.4.2 nathanw
360 1.44.4.5 nathanw if (!sb->sb_flush)
361 1.44.4.2 nathanw return (0);
362 1.44.4.7 nathanw
363 1.44.4.2 nathanw /*
364 1.44.4.2 nathanw * Streaming buffer flushes:
365 1.44.4.7 nathanw *
366 1.44.4.2 nathanw * 1 Tell strbuf to flush by storing va to strbuf_pgflush. If
367 1.44.4.2 nathanw * we're not on a cache line boundary (64-bits):
368 1.44.4.2 nathanw * 2 Store 0 in flag
369 1.44.4.2 nathanw * 3 Store pointer to flag in flushsync
370 1.44.4.2 nathanw * 4 wait till flushsync becomes 0x1
371 1.44.4.2 nathanw *
372 1.44.4.2 nathanw * If it takes more than .5 sec, something
373 1.44.4.2 nathanw * went wrong.
374 1.44.4.2 nathanw */
375 1.44.4.2 nathanw
376 1.44.4.5 nathanw *sb->sb_flush = 0;
377 1.44.4.7 nathanw bus_space_write_8(is->is_bustag, sb->sb_sb,
378 1.44.4.5 nathanw STRBUFREG(strbuf_flushsync), sb->sb_flushpa);
379 1.44.4.2 nathanw
380 1.44.4.7 nathanw microtime(&flushtimeout);
381 1.44.4.2 nathanw cur = flushtimeout;
382 1.44.4.2 nathanw BUMPTIME(&flushtimeout, 500000); /* 1/2 sec */
383 1.44.4.7 nathanw
384 1.44.4.5 nathanw DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flush = %lx "
385 1.44.4.2 nathanw "at va = %lx pa = %lx now=%lx:%lx until = %lx:%lx\n",
386 1.44.4.7 nathanw (long)*sb->sb_flush, (long)sb->sb_flush, (long)sb->sb_flushpa,
387 1.44.4.2 nathanw cur.tv_sec, cur.tv_usec,
388 1.44.4.2 nathanw flushtimeout.tv_sec, flushtimeout.tv_usec));
389 1.44.4.2 nathanw
390 1.44.4.2 nathanw /* Bypass non-coherent D$ */
391 1.44.4.5 nathanw while ((!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) &&
392 1.44.4.7 nathanw timercmp(&cur, &flushtimeout, <=))
393 1.44.4.2 nathanw microtime(&cur);
394 1.44.4.2 nathanw
395 1.44.4.2 nathanw #ifdef DIAGNOSTIC
396 1.44.4.5 nathanw if (!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) {
397 1.44.4.5 nathanw printf("iommu_strbuf_flush_done: flush timeout %p, at %p\n",
398 1.44.4.5 nathanw (void *)(u_long)*sb->sb_flush,
399 1.44.4.5 nathanw (void *)(u_long)sb->sb_flushpa); /* panic? */
400 1.44.4.2 nathanw #ifdef DDB
401 1.44.4.2 nathanw Debugger();
402 1.44.4.2 nathanw #endif
403 1.44.4.2 nathanw }
404 1.44.4.2 nathanw #endif
405 1.44.4.2 nathanw DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flushed\n"));
406 1.44.4.5 nathanw return (*sb->sb_flush);
407 1.44.4.2 nathanw }
408 1.44.4.2 nathanw
409 1.44.4.2 nathanw /*
410 1.44.4.2 nathanw * IOMMU DVMA operations, common to SBUS and PCI.
411 1.44.4.2 nathanw */
412 1.44.4.2 nathanw int
413 1.44.4.5 nathanw iommu_dvmamap_load(t, sb, map, buf, buflen, p, flags)
414 1.44.4.2 nathanw bus_dma_tag_t t;
415 1.44.4.5 nathanw struct strbuf_ctl *sb;
416 1.44.4.2 nathanw bus_dmamap_t map;
417 1.44.4.2 nathanw void *buf;
418 1.44.4.2 nathanw bus_size_t buflen;
419 1.44.4.2 nathanw struct proc *p;
420 1.44.4.2 nathanw int flags;
421 1.44.4.2 nathanw {
422 1.44.4.5 nathanw struct iommu_state *is = sb->sb_is;
423 1.44.4.2 nathanw int s;
424 1.44.4.2 nathanw int err;
425 1.44.4.2 nathanw bus_size_t sgsize;
426 1.44.4.2 nathanw paddr_t curaddr;
427 1.44.4.2 nathanw u_long dvmaddr, sgstart, sgend;
428 1.44.4.2 nathanw bus_size_t align, boundary;
429 1.44.4.2 nathanw vaddr_t vaddr = (vaddr_t)buf;
430 1.44.4.2 nathanw int seg;
431 1.44.4.7 nathanw struct pmap *pmap;
432 1.44.4.2 nathanw
433 1.44.4.2 nathanw if (map->dm_nsegs) {
434 1.44.4.2 nathanw /* Already in use?? */
435 1.44.4.2 nathanw #ifdef DIAGNOSTIC
436 1.44.4.2 nathanw printf("iommu_dvmamap_load: map still in use\n");
437 1.44.4.2 nathanw #endif
438 1.44.4.2 nathanw bus_dmamap_unload(t, map);
439 1.44.4.2 nathanw }
440 1.44.4.7 nathanw
441 1.44.4.2 nathanw /*
442 1.44.4.2 nathanw * Make sure that on error condition we return "no valid mappings".
443 1.44.4.2 nathanw */
444 1.44.4.2 nathanw map->dm_nsegs = 0;
445 1.44.4.2 nathanw if (buflen > map->_dm_size) {
446 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA,
447 1.44.4.2 nathanw ("iommu_dvmamap_load(): error %d > %d -- "
448 1.44.4.2 nathanw "map size exceeded!\n", (int)buflen, (int)map->_dm_size));
449 1.44.4.2 nathanw return (EINVAL);
450 1.44.4.2 nathanw }
451 1.44.4.2 nathanw
452 1.44.4.2 nathanw sgsize = round_page(buflen + ((int)vaddr & PGOFSET));
453 1.44.4.2 nathanw
454 1.44.4.2 nathanw /*
455 1.44.4.2 nathanw * A boundary presented to bus_dmamem_alloc() takes precedence
456 1.44.4.2 nathanw * over boundary in the map.
457 1.44.4.2 nathanw */
458 1.44.4.2 nathanw if ((boundary = (map->dm_segs[0]._ds_boundary)) == 0)
459 1.44.4.2 nathanw boundary = map->_dm_boundary;
460 1.44.4.2 nathanw align = max(map->dm_segs[0]._ds_align, NBPG);
461 1.44.4.7 nathanw
462 1.44.4.7 nathanw /*
463 1.44.4.7 nathanw * If our segment size is larger than the boundary we need to
464 1.44.4.2 nathanw * split the transfer up int little pieces ourselves.
465 1.44.4.2 nathanw */
466 1.44.4.7 nathanw s = splhigh();
467 1.44.4.7 nathanw err = extent_alloc(is->is_dvmamap, sgsize, align,
468 1.44.4.7 nathanw (sgsize > boundary) ? 0 : boundary,
469 1.44.4.4 nathanw EX_NOWAIT|EX_BOUNDZERO, &dvmaddr);
470 1.44.4.2 nathanw splx(s);
471 1.44.4.2 nathanw
472 1.44.4.2 nathanw #ifdef DEBUG
473 1.44.4.7 nathanw if (err || (dvmaddr == (bus_addr_t)-1))
474 1.44.4.7 nathanw {
475 1.44.4.2 nathanw printf("iommu_dvmamap_load(): extent_alloc(%d, %x) failed!\n",
476 1.44.4.2 nathanw (int)sgsize, flags);
477 1.44.4.2 nathanw #ifdef DDB
478 1.44.4.2 nathanw Debugger();
479 1.44.4.2 nathanw #endif
480 1.44.4.7 nathanw }
481 1.44.4.7 nathanw #endif
482 1.44.4.2 nathanw if (err != 0)
483 1.44.4.2 nathanw return (err);
484 1.44.4.2 nathanw
485 1.44.4.2 nathanw if (dvmaddr == (bus_addr_t)-1)
486 1.44.4.2 nathanw return (ENOMEM);
487 1.44.4.2 nathanw
488 1.44.4.2 nathanw /* Set the active DVMA map */
489 1.44.4.2 nathanw map->_dm_dvmastart = dvmaddr;
490 1.44.4.2 nathanw map->_dm_dvmasize = sgsize;
491 1.44.4.2 nathanw
492 1.44.4.2 nathanw /*
493 1.44.4.2 nathanw * Now split the DVMA range into segments, not crossing
494 1.44.4.2 nathanw * the boundary.
495 1.44.4.2 nathanw */
496 1.44.4.2 nathanw seg = 0;
497 1.44.4.2 nathanw sgstart = dvmaddr + (vaddr & PGOFSET);
498 1.44.4.2 nathanw sgend = sgstart + buflen - 1;
499 1.44.4.2 nathanw map->dm_segs[seg].ds_addr = sgstart;
500 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load: boundary %lx boundary-1 %lx "
501 1.44.4.7 nathanw "~(boundary-1) %lx\n", (long)boundary, (long)(boundary-1), (long)~(boundary-1)));
502 1.44.4.2 nathanw while ((sgstart & ~(boundary - 1)) != (sgend & ~(boundary - 1))) {
503 1.44.4.2 nathanw /* Oops. We crossed a boundary. Split the xfer. */
504 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
505 1.44.4.2 nathanw "seg %d start %lx size %lx\n", seg,
506 1.44.4.7 nathanw (long)map->dm_segs[seg].ds_addr,
507 1.44.4.7 nathanw (long)map->dm_segs[seg].ds_len));
508 1.44.4.3 nathanw map->dm_segs[seg].ds_len =
509 1.44.4.3 nathanw boundary - (sgstart & (boundary - 1));
510 1.44.4.4 nathanw if (++seg >= map->_dm_segcnt) {
511 1.44.4.2 nathanw /* Too many segments. Fail the operation. */
512 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
513 1.44.4.2 nathanw "too many segments %d\n", seg));
514 1.44.4.2 nathanw s = splhigh();
515 1.44.4.2 nathanw /* How can this fail? And if it does what can we do? */
516 1.44.4.2 nathanw err = extent_free(is->is_dvmamap,
517 1.44.4.2 nathanw dvmaddr, sgsize, EX_NOWAIT);
518 1.44.4.2 nathanw map->_dm_dvmastart = 0;
519 1.44.4.2 nathanw map->_dm_dvmasize = 0;
520 1.44.4.2 nathanw splx(s);
521 1.44.4.2 nathanw return (E2BIG);
522 1.44.4.2 nathanw }
523 1.44.4.2 nathanw sgstart = roundup(sgstart, boundary);
524 1.44.4.2 nathanw map->dm_segs[seg].ds_addr = sgstart;
525 1.44.4.2 nathanw }
526 1.44.4.2 nathanw map->dm_segs[seg].ds_len = sgend - sgstart + 1;
527 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
528 1.44.4.2 nathanw "seg %d start %lx size %lx\n", seg,
529 1.44.4.7 nathanw (long)map->dm_segs[seg].ds_addr, (long)map->dm_segs[seg].ds_len));
530 1.44.4.2 nathanw map->dm_nsegs = seg+1;
531 1.44.4.2 nathanw map->dm_mapsize = buflen;
532 1.44.4.2 nathanw
533 1.44.4.2 nathanw if (p != NULL)
534 1.44.4.2 nathanw pmap = p->p_vmspace->vm_map.pmap;
535 1.44.4.2 nathanw else
536 1.44.4.2 nathanw pmap = pmap_kernel();
537 1.44.4.2 nathanw
538 1.44.4.2 nathanw for (; buflen > 0; ) {
539 1.44.4.7 nathanw
540 1.44.4.2 nathanw /*
541 1.44.4.2 nathanw * Get the physical address for this page.
542 1.44.4.2 nathanw */
543 1.44.4.2 nathanw if (pmap_extract(pmap, (vaddr_t)vaddr, &curaddr) == FALSE) {
544 1.44.4.2 nathanw bus_dmamap_unload(t, map);
545 1.44.4.2 nathanw return (-1);
546 1.44.4.2 nathanw }
547 1.44.4.2 nathanw
548 1.44.4.2 nathanw /*
549 1.44.4.2 nathanw * Compute the segment size, and adjust counts.
550 1.44.4.2 nathanw */
551 1.44.4.2 nathanw sgsize = NBPG - ((u_long)vaddr & PGOFSET);
552 1.44.4.2 nathanw if (buflen < sgsize)
553 1.44.4.2 nathanw sgsize = buflen;
554 1.44.4.2 nathanw
555 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA,
556 1.44.4.2 nathanw ("iommu_dvmamap_load: map %p loading va %p "
557 1.44.4.2 nathanw "dva %lx at pa %lx\n",
558 1.44.4.2 nathanw map, (void *)vaddr, (long)dvmaddr,
559 1.44.4.4 nathanw (long)(curaddr & ~(NBPG-1))));
560 1.44.4.5 nathanw iommu_enter(sb, trunc_page(dvmaddr), trunc_page(curaddr),
561 1.44.4.2 nathanw flags|0x4000);
562 1.44.4.7 nathanw
563 1.44.4.2 nathanw dvmaddr += PAGE_SIZE;
564 1.44.4.2 nathanw vaddr += sgsize;
565 1.44.4.2 nathanw buflen -= sgsize;
566 1.44.4.2 nathanw }
567 1.44.4.2 nathanw #ifdef DIAGNOSTIC
568 1.44.4.2 nathanw for (seg = 0; seg < map->dm_nsegs; seg++) {
569 1.44.4.2 nathanw if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
570 1.44.4.2 nathanw map->dm_segs[seg].ds_addr > is->is_dvmaend) {
571 1.44.4.2 nathanw printf("seg %d dvmaddr %lx out of range %x - %x\n",
572 1.44.4.7 nathanw seg, (long)map->dm_segs[seg].ds_addr,
573 1.44.4.2 nathanw is->is_dvmabase, is->is_dvmaend);
574 1.44.4.6 nathanw #ifdef DDB
575 1.44.4.2 nathanw Debugger();
576 1.44.4.6 nathanw #endif
577 1.44.4.2 nathanw }
578 1.44.4.2 nathanw }
579 1.44.4.2 nathanw #endif
580 1.44.4.2 nathanw return (0);
581 1.44.4.2 nathanw }
582 1.44.4.2 nathanw
583 1.44.4.2 nathanw
584 1.44.4.2 nathanw void
585 1.44.4.5 nathanw iommu_dvmamap_unload(t, sb, map)
586 1.44.4.2 nathanw bus_dma_tag_t t;
587 1.44.4.5 nathanw struct strbuf_ctl *sb;
588 1.44.4.2 nathanw bus_dmamap_t map;
589 1.44.4.2 nathanw {
590 1.44.4.5 nathanw struct iommu_state *is = sb->sb_is;
591 1.44.4.2 nathanw int error, s;
592 1.44.4.2 nathanw bus_size_t sgsize;
593 1.44.4.2 nathanw
594 1.44.4.2 nathanw /* Flush the iommu */
595 1.44.4.2 nathanw #ifdef DEBUG
596 1.44.4.2 nathanw if (!map->_dm_dvmastart) {
597 1.44.4.2 nathanw printf("iommu_dvmamap_unload: No dvmastart is zero\n");
598 1.44.4.2 nathanw #ifdef DDB
599 1.44.4.2 nathanw Debugger();
600 1.44.4.2 nathanw #endif
601 1.44.4.2 nathanw }
602 1.44.4.2 nathanw #endif
603 1.44.4.2 nathanw iommu_remove(is, map->_dm_dvmastart, map->_dm_dvmasize);
604 1.44.4.2 nathanw
605 1.44.4.2 nathanw /* Flush the caches */
606 1.44.4.2 nathanw bus_dmamap_unload(t->_parent, map);
607 1.44.4.2 nathanw
608 1.44.4.2 nathanw /* Mark the mappings as invalid. */
609 1.44.4.2 nathanw map->dm_mapsize = 0;
610 1.44.4.2 nathanw map->dm_nsegs = 0;
611 1.44.4.7 nathanw
612 1.44.4.2 nathanw s = splhigh();
613 1.44.4.7 nathanw error = extent_free(is->is_dvmamap, map->_dm_dvmastart,
614 1.44.4.2 nathanw map->_dm_dvmasize, EX_NOWAIT);
615 1.44.4.2 nathanw map->_dm_dvmastart = 0;
616 1.44.4.2 nathanw map->_dm_dvmasize = 0;
617 1.44.4.2 nathanw splx(s);
618 1.44.4.2 nathanw if (error != 0)
619 1.44.4.2 nathanw printf("warning: %qd of DVMA space lost\n", (long long)sgsize);
620 1.44.4.2 nathanw
621 1.44.4.2 nathanw /* Clear the map */
622 1.44.4.2 nathanw }
623 1.44.4.2 nathanw
624 1.44.4.2 nathanw
625 1.44.4.2 nathanw int
626 1.44.4.5 nathanw iommu_dvmamap_load_raw(t, sb, map, segs, nsegs, flags, size)
627 1.44.4.2 nathanw bus_dma_tag_t t;
628 1.44.4.5 nathanw struct strbuf_ctl *sb;
629 1.44.4.2 nathanw bus_dmamap_t map;
630 1.44.4.2 nathanw bus_dma_segment_t *segs;
631 1.44.4.2 nathanw int nsegs;
632 1.44.4.2 nathanw int flags;
633 1.44.4.2 nathanw bus_size_t size;
634 1.44.4.2 nathanw {
635 1.44.4.5 nathanw struct iommu_state *is = sb->sb_is;
636 1.44.4.7 nathanw struct vm_page *pg;
637 1.44.4.2 nathanw int i, j, s;
638 1.44.4.2 nathanw int left;
639 1.44.4.2 nathanw int err;
640 1.44.4.2 nathanw bus_size_t sgsize;
641 1.44.4.2 nathanw paddr_t pa;
642 1.44.4.2 nathanw bus_size_t boundary, align;
643 1.44.4.2 nathanw u_long dvmaddr, sgstart, sgend;
644 1.44.4.7 nathanw struct pglist *pglist;
645 1.44.4.2 nathanw int pagesz = PAGE_SIZE;
646 1.44.4.2 nathanw int npg = 0; /* DEBUG */
647 1.44.4.2 nathanw
648 1.44.4.2 nathanw if (map->dm_nsegs) {
649 1.44.4.2 nathanw /* Already in use?? */
650 1.44.4.2 nathanw #ifdef DIAGNOSTIC
651 1.44.4.2 nathanw printf("iommu_dvmamap_load_raw: map still in use\n");
652 1.44.4.2 nathanw #endif
653 1.44.4.2 nathanw bus_dmamap_unload(t, map);
654 1.44.4.2 nathanw }
655 1.44.4.2 nathanw
656 1.44.4.2 nathanw /*
657 1.44.4.2 nathanw * A boundary presented to bus_dmamem_alloc() takes precedence
658 1.44.4.2 nathanw * over boundary in the map.
659 1.44.4.2 nathanw */
660 1.44.4.2 nathanw if ((boundary = segs[0]._ds_boundary) == 0)
661 1.44.4.2 nathanw boundary = map->_dm_boundary;
662 1.44.4.2 nathanw
663 1.44.4.2 nathanw align = max(segs[0]._ds_align, pagesz);
664 1.44.4.2 nathanw
665 1.44.4.2 nathanw /*
666 1.44.4.2 nathanw * Make sure that on error condition we return "no valid mappings".
667 1.44.4.2 nathanw */
668 1.44.4.2 nathanw map->dm_nsegs = 0;
669 1.44.4.2 nathanw /* Count up the total number of pages we need */
670 1.44.4.2 nathanw pa = segs[0].ds_addr;
671 1.44.4.2 nathanw sgsize = 0;
672 1.44.4.2 nathanw left = size;
673 1.44.4.7 nathanw for (i = 0; left && i < nsegs; i++) {
674 1.44.4.2 nathanw if (round_page(pa) != round_page(segs[i].ds_addr))
675 1.44.4.2 nathanw sgsize = round_page(sgsize);
676 1.44.4.2 nathanw sgsize += min(left, segs[i].ds_len);
677 1.44.4.2 nathanw left -= segs[i].ds_len;
678 1.44.4.2 nathanw pa = segs[i].ds_addr + segs[i].ds_len;
679 1.44.4.2 nathanw }
680 1.44.4.2 nathanw sgsize = round_page(sgsize);
681 1.44.4.2 nathanw
682 1.44.4.2 nathanw s = splhigh();
683 1.44.4.7 nathanw /*
684 1.44.4.7 nathanw * If our segment size is larger than the boundary we need to
685 1.44.4.2 nathanw * split the transfer up into little pieces ourselves.
686 1.44.4.2 nathanw */
687 1.44.4.2 nathanw err = extent_alloc(is->is_dvmamap, sgsize, align,
688 1.44.4.2 nathanw (sgsize > boundary) ? 0 : boundary,
689 1.44.4.2 nathanw ((flags & BUS_DMA_NOWAIT) == 0 ? EX_WAITOK : EX_NOWAIT) |
690 1.44.4.4 nathanw EX_BOUNDZERO, &dvmaddr);
691 1.44.4.2 nathanw splx(s);
692 1.44.4.2 nathanw
693 1.44.4.2 nathanw if (err != 0)
694 1.44.4.2 nathanw return (err);
695 1.44.4.2 nathanw
696 1.44.4.2 nathanw #ifdef DEBUG
697 1.44.4.7 nathanw if (dvmaddr == (bus_addr_t)-1)
698 1.44.4.7 nathanw {
699 1.44.4.2 nathanw printf("iommu_dvmamap_load_raw(): extent_alloc(%d, %x) failed!\n",
700 1.44.4.2 nathanw (int)sgsize, flags);
701 1.44.4.6 nathanw #ifdef DDB
702 1.44.4.2 nathanw Debugger();
703 1.44.4.6 nathanw #endif
704 1.44.4.7 nathanw }
705 1.44.4.7 nathanw #endif
706 1.44.4.2 nathanw if (dvmaddr == (bus_addr_t)-1)
707 1.44.4.2 nathanw return (ENOMEM);
708 1.44.4.2 nathanw
709 1.44.4.2 nathanw /* Set the active DVMA map */
710 1.44.4.2 nathanw map->_dm_dvmastart = dvmaddr;
711 1.44.4.2 nathanw map->_dm_dvmasize = sgsize;
712 1.44.4.2 nathanw
713 1.44.4.7 nathanw if ((pglist = segs[0]._ds_mlist) == NULL) {
714 1.44.4.2 nathanw u_long prev_va = NULL;
715 1.44.4.2 nathanw paddr_t prev_pa = 0;
716 1.44.4.2 nathanw int end = 0, offset;
717 1.44.4.2 nathanw
718 1.44.4.2 nathanw /*
719 1.44.4.2 nathanw * This segs is made up of individual physical
720 1.44.4.7 nathanw * segments, probably by _bus_dmamap_load_uio() or
721 1.44.4.2 nathanw * _bus_dmamap_load_mbuf(). Ignore the mlist and
722 1.44.4.2 nathanw * load each one individually.
723 1.44.4.2 nathanw */
724 1.44.4.2 nathanw map->dm_mapsize = size;
725 1.44.4.2 nathanw
726 1.44.4.2 nathanw j = 0;
727 1.44.4.2 nathanw for (i = 0; i < nsegs ; i++) {
728 1.44.4.2 nathanw
729 1.44.4.2 nathanw pa = segs[i].ds_addr;
730 1.44.4.2 nathanw offset = (pa & PGOFSET);
731 1.44.4.2 nathanw pa = trunc_page(pa);
732 1.44.4.2 nathanw dvmaddr = trunc_page(dvmaddr);
733 1.44.4.2 nathanw left = min(size, segs[i].ds_len);
734 1.44.4.2 nathanw
735 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: converting "
736 1.44.4.7 nathanw "physseg %d start %lx size %lx\n", i,
737 1.44.4.7 nathanw (long)segs[i].ds_addr, (long)segs[i].ds_len));
738 1.44.4.2 nathanw
739 1.44.4.7 nathanw if ((pa == prev_pa) &&
740 1.44.4.2 nathanw ((offset != 0) || (end != offset))) {
741 1.44.4.2 nathanw /* We can re-use this mapping */
742 1.44.4.2 nathanw dvmaddr = prev_va;
743 1.44.4.2 nathanw }
744 1.44.4.2 nathanw
745 1.44.4.2 nathanw sgstart = dvmaddr + offset;
746 1.44.4.2 nathanw sgend = sgstart + left - 1;
747 1.44.4.2 nathanw
748 1.44.4.2 nathanw /* Are the segments virtually adjacent? */
749 1.44.4.7 nathanw if ((j > 0) && (end == offset) &&
750 1.44.4.2 nathanw ((offset == 0) || (pa == prev_pa))) {
751 1.44.4.2 nathanw /* Just append to the previous segment. */
752 1.44.4.2 nathanw map->dm_segs[--j].ds_len += left;
753 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
754 1.44.4.2 nathanw "appending seg %d start %lx size %lx\n", j,
755 1.44.4.7 nathanw (long)map->dm_segs[j].ds_addr,
756 1.44.4.7 nathanw (long)map->dm_segs[j].ds_len));
757 1.44.4.2 nathanw } else {
758 1.44.4.4 nathanw if (j >= map->_dm_segcnt) {
759 1.44.4.5 nathanw iommu_dvmamap_unload(t, sb, map);
760 1.44.4.4 nathanw return (E2BIG);
761 1.44.4.4 nathanw }
762 1.44.4.2 nathanw map->dm_segs[j].ds_addr = sgstart;
763 1.44.4.2 nathanw map->dm_segs[j].ds_len = left;
764 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
765 1.44.4.2 nathanw "seg %d start %lx size %lx\n", j,
766 1.44.4.2 nathanw (long)map->dm_segs[j].ds_addr,
767 1.44.4.7 nathanw (long)map->dm_segs[j].ds_len));
768 1.44.4.2 nathanw }
769 1.44.4.2 nathanw end = (offset + left) & PGOFSET;
770 1.44.4.2 nathanw
771 1.44.4.2 nathanw /* Check for boundary issues */
772 1.44.4.2 nathanw while ((sgstart & ~(boundary - 1)) !=
773 1.44.4.2 nathanw (sgend & ~(boundary - 1))) {
774 1.44.4.2 nathanw /* Need a new segment. */
775 1.44.4.2 nathanw map->dm_segs[j].ds_len =
776 1.44.4.4 nathanw boundary - (sgstart & (boundary - 1));
777 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
778 1.44.4.2 nathanw "seg %d start %lx size %lx\n", j,
779 1.44.4.7 nathanw (long)map->dm_segs[j].ds_addr,
780 1.44.4.7 nathanw (long)map->dm_segs[j].ds_len));
781 1.44.4.4 nathanw if (++j >= map->_dm_segcnt) {
782 1.44.4.5 nathanw iommu_dvmamap_unload(t, sb, map);
783 1.44.4.2 nathanw return (E2BIG);
784 1.44.4.2 nathanw }
785 1.44.4.2 nathanw sgstart = roundup(sgstart, boundary);
786 1.44.4.2 nathanw map->dm_segs[j].ds_addr = sgstart;
787 1.44.4.2 nathanw map->dm_segs[j].ds_len = sgend - sgstart + 1;
788 1.44.4.2 nathanw }
789 1.44.4.2 nathanw
790 1.44.4.2 nathanw if (sgsize == 0)
791 1.44.4.2 nathanw panic("iommu_dmamap_load_raw: size botch");
792 1.44.4.2 nathanw
793 1.44.4.2 nathanw /* Now map a series of pages. */
794 1.44.4.4 nathanw while (dvmaddr <= sgend) {
795 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA,
796 1.44.4.2 nathanw ("iommu_dvmamap_load_raw: map %p "
797 1.44.4.2 nathanw "loading va %lx at pa %lx\n",
798 1.44.4.2 nathanw map, (long)dvmaddr,
799 1.44.4.2 nathanw (long)(pa)));
800 1.44.4.2 nathanw /* Enter it if we haven't before. */
801 1.44.4.2 nathanw if (prev_va != dvmaddr)
802 1.44.4.5 nathanw iommu_enter(sb, prev_va = dvmaddr,
803 1.44.4.2 nathanw prev_pa = pa,
804 1.44.4.7 nathanw flags | (++npg << 12));
805 1.44.4.2 nathanw dvmaddr += pagesz;
806 1.44.4.2 nathanw pa += pagesz;
807 1.44.4.2 nathanw }
808 1.44.4.2 nathanw
809 1.44.4.2 nathanw size -= left;
810 1.44.4.2 nathanw ++j;
811 1.44.4.2 nathanw }
812 1.44.4.2 nathanw
813 1.44.4.2 nathanw map->dm_nsegs = j;
814 1.44.4.2 nathanw #ifdef DIAGNOSTIC
815 1.44.4.2 nathanw { int seg;
816 1.44.4.2 nathanw for (seg = 0; seg < map->dm_nsegs; seg++) {
817 1.44.4.2 nathanw if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
818 1.44.4.2 nathanw map->dm_segs[seg].ds_addr > is->is_dvmaend) {
819 1.44.4.2 nathanw printf("seg %d dvmaddr %lx out of range %x - %x\n",
820 1.44.4.7 nathanw seg, (long)map->dm_segs[seg].ds_addr,
821 1.44.4.2 nathanw is->is_dvmabase, is->is_dvmaend);
822 1.44.4.6 nathanw #ifdef DDB
823 1.44.4.2 nathanw Debugger();
824 1.44.4.6 nathanw #endif
825 1.44.4.2 nathanw }
826 1.44.4.2 nathanw }
827 1.44.4.2 nathanw }
828 1.44.4.2 nathanw #endif
829 1.44.4.2 nathanw return (0);
830 1.44.4.2 nathanw }
831 1.44.4.7 nathanw
832 1.44.4.2 nathanw /*
833 1.44.4.2 nathanw * This was allocated with bus_dmamem_alloc.
834 1.44.4.7 nathanw * The pages are on a `pglist'.
835 1.44.4.2 nathanw */
836 1.44.4.2 nathanw map->dm_mapsize = size;
837 1.44.4.2 nathanw i = 0;
838 1.44.4.2 nathanw sgstart = dvmaddr;
839 1.44.4.2 nathanw sgend = sgstart + size - 1;
840 1.44.4.2 nathanw map->dm_segs[i].ds_addr = sgstart;
841 1.44.4.2 nathanw while ((sgstart & ~(boundary - 1)) != (sgend & ~(boundary - 1))) {
842 1.44.4.2 nathanw /* Oops. We crossed a boundary. Split the xfer. */
843 1.44.4.4 nathanw map->dm_segs[i].ds_len = boundary - (sgstart & (boundary - 1));
844 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
845 1.44.4.2 nathanw "seg %d start %lx size %lx\n", i,
846 1.44.4.2 nathanw (long)map->dm_segs[i].ds_addr,
847 1.44.4.7 nathanw (long)map->dm_segs[i].ds_len));
848 1.44.4.4 nathanw if (++i >= map->_dm_segcnt) {
849 1.44.4.2 nathanw /* Too many segments. Fail the operation. */
850 1.44.4.2 nathanw s = splhigh();
851 1.44.4.2 nathanw /* How can this fail? And if it does what can we do? */
852 1.44.4.2 nathanw err = extent_free(is->is_dvmamap,
853 1.44.4.2 nathanw dvmaddr, sgsize, EX_NOWAIT);
854 1.44.4.2 nathanw map->_dm_dvmastart = 0;
855 1.44.4.2 nathanw map->_dm_dvmasize = 0;
856 1.44.4.2 nathanw splx(s);
857 1.44.4.2 nathanw return (E2BIG);
858 1.44.4.2 nathanw }
859 1.44.4.2 nathanw sgstart = roundup(sgstart, boundary);
860 1.44.4.2 nathanw map->dm_segs[i].ds_addr = sgstart;
861 1.44.4.2 nathanw }
862 1.44.4.2 nathanw DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
863 1.44.4.2 nathanw "seg %d start %lx size %lx\n", i,
864 1.44.4.7 nathanw (long)map->dm_segs[i].ds_addr, (long)map->dm_segs[i].ds_len));
865 1.44.4.2 nathanw map->dm_segs[i].ds_len = sgend - sgstart + 1;
866 1.44.4.2 nathanw
867 1.44.4.7 nathanw TAILQ_FOREACH(pg, pglist, pageq) {
868 1.44.4.2 nathanw if (sgsize == 0)
869 1.44.4.2 nathanw panic("iommu_dmamap_load_raw: size botch");
870 1.44.4.7 nathanw pa = VM_PAGE_TO_PHYS(pg);
871 1.44.4.2 nathanw
872 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA,
873 1.44.4.2 nathanw ("iommu_dvmamap_load_raw: map %p loading va %lx at pa %lx\n",
874 1.44.4.2 nathanw map, (long)dvmaddr, (long)(pa)));
875 1.44.4.5 nathanw iommu_enter(sb, dvmaddr, pa, flags|0x8000);
876 1.44.4.7 nathanw
877 1.44.4.2 nathanw dvmaddr += pagesz;
878 1.44.4.2 nathanw sgsize -= pagesz;
879 1.44.4.2 nathanw }
880 1.44.4.2 nathanw map->dm_mapsize = size;
881 1.44.4.2 nathanw map->dm_nsegs = i+1;
882 1.44.4.2 nathanw #ifdef DIAGNOSTIC
883 1.44.4.2 nathanw { int seg;
884 1.44.4.2 nathanw for (seg = 0; seg < map->dm_nsegs; seg++) {
885 1.44.4.2 nathanw if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
886 1.44.4.2 nathanw map->dm_segs[seg].ds_addr > is->is_dvmaend) {
887 1.44.4.2 nathanw printf("seg %d dvmaddr %lx out of range %x - %x\n",
888 1.44.4.7 nathanw seg, (long)map->dm_segs[seg].ds_addr,
889 1.44.4.2 nathanw is->is_dvmabase, is->is_dvmaend);
890 1.44.4.6 nathanw #ifdef DDB
891 1.44.4.2 nathanw Debugger();
892 1.44.4.6 nathanw #endif
893 1.44.4.2 nathanw }
894 1.44.4.2 nathanw }
895 1.44.4.2 nathanw }
896 1.44.4.2 nathanw #endif
897 1.44.4.2 nathanw return (0);
898 1.44.4.2 nathanw }
899 1.44.4.2 nathanw
900 1.44.4.2 nathanw void
901 1.44.4.5 nathanw iommu_dvmamap_sync(t, sb, map, offset, len, ops)
902 1.44.4.2 nathanw bus_dma_tag_t t;
903 1.44.4.5 nathanw struct strbuf_ctl *sb;
904 1.44.4.2 nathanw bus_dmamap_t map;
905 1.44.4.2 nathanw bus_addr_t offset;
906 1.44.4.2 nathanw bus_size_t len;
907 1.44.4.2 nathanw int ops;
908 1.44.4.2 nathanw {
909 1.44.4.5 nathanw struct iommu_state *is = sb->sb_is;
910 1.44.4.2 nathanw vaddr_t va = map->dm_segs[0].ds_addr + offset;
911 1.44.4.5 nathanw int64_t tte;
912 1.44.4.7 nathanw vaddr_t vaend;
913 1.44.4.2 nathanw
914 1.44.4.2 nathanw /*
915 1.44.4.2 nathanw * We only support one DMA segment; supporting more makes this code
916 1.44.4.7 nathanw * too unwieldy.
917 1.44.4.2 nathanw */
918 1.44.4.7 nathanw if (map->dm_nsegs > 1)
919 1.44.4.7 nathanw panic("iommu_dvmamap_sync: %d segments", map->dm_nsegs);
920 1.44.4.2 nathanw
921 1.44.4.8 nathanw DPRINTF(IDB_SYNC,
922 1.44.4.8 nathanw ("iommu_dvmamap_sync: syncing va %p len %lu "
923 1.44.4.8 nathanw "ops 0x%x\n", (void *)(u_long)va, (u_long)len, ops));
924 1.44.4.2 nathanw
925 1.44.4.8 nathanw if (ops & (BUS_DMASYNC_PREREAD | BUS_DMASYNC_POSTWRITE)) {
926 1.44.4.2 nathanw /* Nothing to do */;
927 1.44.4.2 nathanw }
928 1.44.4.5 nathanw
929 1.44.4.8 nathanw if (ops & (BUS_DMASYNC_POSTREAD | BUS_DMASYNC_PREWRITE)) {
930 1.44.4.5 nathanw #ifdef DIAGNOSTIC
931 1.44.4.5 nathanw if (va < is->is_dvmabase || va >= is->is_dvmaend)
932 1.44.4.5 nathanw panic("iommu_dvmamap_sync: invalid dva %lx", va);
933 1.44.4.5 nathanw #endif
934 1.44.4.5 nathanw tte = is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)];
935 1.44.4.5 nathanw
936 1.44.4.2 nathanw /* if we have a streaming buffer, flush it here first */
937 1.44.4.7 nathanw if ((tte & IOTTE_STREAM) && sb->sb_flush) {
938 1.44.4.7 nathanw vaend = (va + len + PGOFSET) & ~PGOFSET;
939 1.44.4.7 nathanw
940 1.44.4.7 nathanw for (va &= ~PGOFSET; va <= vaend; va += NBPG) {
941 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA,
942 1.44.4.7 nathanw ("iommu_dvmamap_sync: flushing va %p\n",
943 1.44.4.7 nathanw (void *)(u_long)va));
944 1.44.4.5 nathanw iommu_strbuf_flush(sb, va);
945 1.44.4.2 nathanw }
946 1.44.4.7 nathanw
947 1.44.4.7 nathanw iommu_strbuf_flush_done(sb);
948 1.44.4.7 nathanw }
949 1.44.4.2 nathanw }
950 1.44.4.2 nathanw }
951 1.44.4.2 nathanw
952 1.44.4.2 nathanw int
953 1.44.4.5 nathanw iommu_dvmamem_alloc(t, sb, size, alignment, boundary, segs, nsegs, rsegs, flags)
954 1.44.4.2 nathanw bus_dma_tag_t t;
955 1.44.4.5 nathanw struct strbuf_ctl *sb;
956 1.44.4.2 nathanw bus_size_t size, alignment, boundary;
957 1.44.4.2 nathanw bus_dma_segment_t *segs;
958 1.44.4.2 nathanw int nsegs;
959 1.44.4.2 nathanw int *rsegs;
960 1.44.4.2 nathanw int flags;
961 1.44.4.2 nathanw {
962 1.44.4.2 nathanw
963 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_alloc: sz %llx align %llx bound %llx "
964 1.44.4.2 nathanw "segp %p flags %d\n", (unsigned long long)size,
965 1.44.4.2 nathanw (unsigned long long)alignment, (unsigned long long)boundary,
966 1.44.4.2 nathanw segs, flags));
967 1.44.4.2 nathanw return (bus_dmamem_alloc(t->_parent, size, alignment, boundary,
968 1.44.4.2 nathanw segs, nsegs, rsegs, flags|BUS_DMA_DVMA));
969 1.44.4.2 nathanw }
970 1.44.4.2 nathanw
971 1.44.4.2 nathanw void
972 1.44.4.5 nathanw iommu_dvmamem_free(t, sb, segs, nsegs)
973 1.44.4.2 nathanw bus_dma_tag_t t;
974 1.44.4.5 nathanw struct strbuf_ctl *sb;
975 1.44.4.2 nathanw bus_dma_segment_t *segs;
976 1.44.4.2 nathanw int nsegs;
977 1.44.4.2 nathanw {
978 1.44.4.2 nathanw
979 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_free: segp %p nsegs %d\n",
980 1.44.4.2 nathanw segs, nsegs));
981 1.44.4.2 nathanw bus_dmamem_free(t->_parent, segs, nsegs);
982 1.44.4.2 nathanw }
983 1.44.4.2 nathanw
984 1.44.4.2 nathanw /*
985 1.44.4.2 nathanw * Map the DVMA mappings into the kernel pmap.
986 1.44.4.2 nathanw * Check the flags to see whether we're streaming or coherent.
987 1.44.4.2 nathanw */
988 1.44.4.2 nathanw int
989 1.44.4.5 nathanw iommu_dvmamem_map(t, sb, segs, nsegs, size, kvap, flags)
990 1.44.4.2 nathanw bus_dma_tag_t t;
991 1.44.4.5 nathanw struct strbuf_ctl *sb;
992 1.44.4.2 nathanw bus_dma_segment_t *segs;
993 1.44.4.2 nathanw int nsegs;
994 1.44.4.2 nathanw size_t size;
995 1.44.4.2 nathanw caddr_t *kvap;
996 1.44.4.2 nathanw int flags;
997 1.44.4.2 nathanw {
998 1.44.4.7 nathanw struct vm_page *pg;
999 1.44.4.2 nathanw vaddr_t va;
1000 1.44.4.2 nathanw bus_addr_t addr;
1001 1.44.4.7 nathanw struct pglist *pglist;
1002 1.44.4.2 nathanw int cbit;
1003 1.44.4.2 nathanw
1004 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: segp %p nsegs %d size %lx\n",
1005 1.44.4.2 nathanw segs, nsegs, size));
1006 1.44.4.2 nathanw
1007 1.44.4.2 nathanw /*
1008 1.44.4.2 nathanw * Allocate some space in the kernel map, and then map these pages
1009 1.44.4.2 nathanw * into this space.
1010 1.44.4.2 nathanw */
1011 1.44.4.2 nathanw size = round_page(size);
1012 1.44.4.2 nathanw va = uvm_km_valloc(kernel_map, size);
1013 1.44.4.2 nathanw if (va == 0)
1014 1.44.4.2 nathanw return (ENOMEM);
1015 1.44.4.2 nathanw
1016 1.44.4.2 nathanw *kvap = (caddr_t)va;
1017 1.44.4.2 nathanw
1018 1.44.4.7 nathanw /*
1019 1.44.4.2 nathanw * digest flags:
1020 1.44.4.2 nathanw */
1021 1.44.4.2 nathanw cbit = 0;
1022 1.44.4.2 nathanw if (flags & BUS_DMA_COHERENT) /* Disable vcache */
1023 1.44.4.2 nathanw cbit |= PMAP_NVC;
1024 1.44.4.2 nathanw if (flags & BUS_DMA_NOCACHE) /* sideffects */
1025 1.44.4.2 nathanw cbit |= PMAP_NC;
1026 1.44.4.2 nathanw
1027 1.44.4.2 nathanw /*
1028 1.44.4.2 nathanw * Now take this and map it into the CPU.
1029 1.44.4.2 nathanw */
1030 1.44.4.7 nathanw pglist = segs[0]._ds_mlist;
1031 1.44.4.7 nathanw TAILQ_FOREACH(pg, pglist, pageq) {
1032 1.44.4.2 nathanw #ifdef DIAGNOSTIC
1033 1.44.4.2 nathanw if (size == 0)
1034 1.44.4.2 nathanw panic("iommu_dvmamem_map: size botch");
1035 1.44.4.2 nathanw #endif
1036 1.44.4.7 nathanw addr = VM_PAGE_TO_PHYS(pg);
1037 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: "
1038 1.44.4.2 nathanw "mapping va %lx at %llx\n", va, (unsigned long long)addr | cbit));
1039 1.44.4.7 nathanw pmap_kenter_pa(va, addr | cbit, VM_PROT_READ | VM_PROT_WRITE);
1040 1.44.4.2 nathanw va += PAGE_SIZE;
1041 1.44.4.2 nathanw size -= PAGE_SIZE;
1042 1.44.4.2 nathanw }
1043 1.44.4.2 nathanw pmap_update(pmap_kernel());
1044 1.44.4.2 nathanw return (0);
1045 1.44.4.2 nathanw }
1046 1.44.4.2 nathanw
1047 1.44.4.2 nathanw /*
1048 1.44.4.2 nathanw * Unmap DVMA mappings from kernel
1049 1.44.4.2 nathanw */
1050 1.44.4.2 nathanw void
1051 1.44.4.5 nathanw iommu_dvmamem_unmap(t, sb, kva, size)
1052 1.44.4.2 nathanw bus_dma_tag_t t;
1053 1.44.4.5 nathanw struct strbuf_ctl *sb;
1054 1.44.4.2 nathanw caddr_t kva;
1055 1.44.4.2 nathanw size_t size;
1056 1.44.4.2 nathanw {
1057 1.44.4.7 nathanw
1058 1.44.4.2 nathanw DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_unmap: kvm %p size %lx\n",
1059 1.44.4.2 nathanw kva, size));
1060 1.44.4.7 nathanw
1061 1.44.4.2 nathanw #ifdef DIAGNOSTIC
1062 1.44.4.2 nathanw if ((u_long)kva & PGOFSET)
1063 1.44.4.2 nathanw panic("iommu_dvmamem_unmap");
1064 1.44.4.2 nathanw #endif
1065 1.44.4.7 nathanw
1066 1.44.4.2 nathanw size = round_page(size);
1067 1.44.4.7 nathanw pmap_kremove((vaddr_t)kva, size);
1068 1.44.4.2 nathanw pmap_update(pmap_kernel());
1069 1.44.4.2 nathanw uvm_km_free(kernel_map, (vaddr_t)kva, size);
1070 1.44.4.2 nathanw }
1071