iommu.c revision 1.55 1 1.55 eeh /* $NetBSD: iommu.c,v 1.55 2002/06/20 18:26:23 eeh Exp $ */
2 1.7 mrg
3 1.7 mrg /*
4 1.48 eeh * Copyright (c) 2001, 2002 Eduardo Horvath
5 1.7 mrg * Copyright (c) 1999, 2000 Matthew R. Green
6 1.7 mrg * All rights reserved.
7 1.7 mrg *
8 1.7 mrg * Redistribution and use in source and binary forms, with or without
9 1.7 mrg * modification, are permitted provided that the following conditions
10 1.7 mrg * are met:
11 1.7 mrg * 1. Redistributions of source code must retain the above copyright
12 1.7 mrg * notice, this list of conditions and the following disclaimer.
13 1.7 mrg * 2. Redistributions in binary form must reproduce the above copyright
14 1.7 mrg * notice, this list of conditions and the following disclaimer in the
15 1.7 mrg * documentation and/or other materials provided with the distribution.
16 1.7 mrg * 3. The name of the author may not be used to endorse or promote products
17 1.7 mrg * derived from this software without specific prior written permission.
18 1.7 mrg *
19 1.7 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.7 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
21 1.7 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.7 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23 1.7 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
24 1.7 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 1.7 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
26 1.7 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
27 1.7 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.7 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.7 mrg * SUCH DAMAGE.
30 1.7 mrg */
31 1.1 mrg
32 1.7 mrg /*
33 1.7 mrg * UltraSPARC IOMMU support; used by both the sbus and pci code.
34 1.7 mrg */
35 1.4 mrg #include "opt_ddb.h"
36 1.4 mrg
37 1.1 mrg #include <sys/param.h>
38 1.1 mrg #include <sys/extent.h>
39 1.1 mrg #include <sys/malloc.h>
40 1.1 mrg #include <sys/systm.h>
41 1.1 mrg #include <sys/device.h>
42 1.41 chs #include <sys/proc.h>
43 1.18 mrg
44 1.18 mrg #include <uvm/uvm_extern.h>
45 1.1 mrg
46 1.1 mrg #include <machine/bus.h>
47 1.7 mrg #include <sparc64/sparc64/cache.h>
48 1.1 mrg #include <sparc64/dev/iommureg.h>
49 1.1 mrg #include <sparc64/dev/iommuvar.h>
50 1.1 mrg
51 1.1 mrg #include <machine/autoconf.h>
52 1.1 mrg #include <machine/cpu.h>
53 1.1 mrg
54 1.1 mrg #ifdef DEBUG
55 1.22 mrg #define IDB_BUSDMA 0x1
56 1.22 mrg #define IDB_IOMMU 0x2
57 1.22 mrg #define IDB_INFO 0x4
58 1.36 eeh #define IDB_SYNC 0x8
59 1.10 mrg int iommudebug = 0x0;
60 1.4 mrg #define DPRINTF(l, s) do { if (iommudebug & l) printf s; } while (0)
61 1.4 mrg #else
62 1.4 mrg #define DPRINTF(l, s)
63 1.1 mrg #endif
64 1.1 mrg
65 1.55 eeh #define iommu_strbuf_flush(i, v) do { \
66 1.55 eeh if ((i)->sb_flush) \
67 1.55 eeh bus_space_write_8((i)->sb_is->is_bustag, (i)->sb_sb, \
68 1.50 eeh STRBUFREG(strbuf_pgflush), (v)); \
69 1.42 eeh } while (0)
70 1.42 eeh
71 1.55 eeh static int iommu_strbuf_flush_done __P((struct strbuf_ctl *));
72 1.11 eeh
73 1.1 mrg /*
74 1.1 mrg * initialise the UltraSPARC IOMMU (SBUS or PCI):
75 1.1 mrg * - allocate and setup the iotsb.
76 1.1 mrg * - enable the IOMMU
77 1.7 mrg * - initialise the streaming buffers (if they exist)
78 1.1 mrg * - create a private DVMA map.
79 1.1 mrg */
80 1.1 mrg void
81 1.36 eeh iommu_init(name, is, tsbsize, iovabase)
82 1.1 mrg char *name;
83 1.1 mrg struct iommu_state *is;
84 1.1 mrg int tsbsize;
85 1.36 eeh u_int32_t iovabase;
86 1.1 mrg {
87 1.11 eeh psize_t size;
88 1.11 eeh vaddr_t va;
89 1.11 eeh paddr_t pa;
90 1.35 chs struct vm_page *m;
91 1.11 eeh struct pglist mlist;
92 1.1 mrg
93 1.1 mrg /*
94 1.1 mrg * Setup the iommu.
95 1.1 mrg *
96 1.45 eeh * The sun4u iommu is part of the SBUS or PCI controller so we will
97 1.45 eeh * deal with it here..
98 1.1 mrg *
99 1.45 eeh * For sysio and psycho/psycho+ the IOMMU address space always ends at
100 1.45 eeh * 0xffffe000, but the starting address depends on the size of the
101 1.45 eeh * map. The map size is 1024 * 2 ^ is->is_tsbsize entries, where each
102 1.45 eeh * entry is 8 bytes. The start of the map can be calculated by
103 1.45 eeh * (0xffffe000 << (8 + is->is_tsbsize)).
104 1.45 eeh *
105 1.45 eeh * But sabre and hummingbird use a different scheme that seems to
106 1.45 eeh * be hard-wired, so we read the start and size from the PROM and
107 1.45 eeh * just use those values.
108 1.2 eeh */
109 1.11 eeh is->is_cr = (tsbsize << 16) | IOMMUCR_EN;
110 1.11 eeh is->is_tsbsize = tsbsize;
111 1.45 eeh if (iovabase == -1) {
112 1.45 eeh is->is_dvmabase = IOTSB_VSTART(is->is_tsbsize);
113 1.45 eeh is->is_dvmaend = IOTSB_VEND;
114 1.45 eeh } else {
115 1.45 eeh is->is_dvmabase = iovabase;
116 1.45 eeh is->is_dvmaend = iovabase + IOTSB_VSIZE(tsbsize);
117 1.45 eeh }
118 1.11 eeh
119 1.11 eeh /*
120 1.15 eeh * Allocate memory for I/O pagetables. They need to be physically
121 1.15 eeh * contiguous.
122 1.11 eeh */
123 1.11 eeh
124 1.11 eeh size = NBPG<<(is->is_tsbsize);
125 1.11 eeh if (uvm_pglistalloc((psize_t)size, (paddr_t)0, (paddr_t)-1,
126 1.11 eeh (paddr_t)NBPG, (paddr_t)0, &mlist, 1, 0) != 0)
127 1.11 eeh panic("iommu_init: no memory");
128 1.11 eeh
129 1.11 eeh va = uvm_km_valloc(kernel_map, size);
130 1.11 eeh if (va == 0)
131 1.11 eeh panic("iommu_init: no memory");
132 1.11 eeh is->is_tsb = (int64_t *)va;
133 1.11 eeh
134 1.11 eeh m = TAILQ_FIRST(&mlist);
135 1.11 eeh is->is_ptsb = VM_PAGE_TO_PHYS(m);
136 1.11 eeh
137 1.11 eeh /* Map the pages */
138 1.11 eeh for (; m != NULL; m = TAILQ_NEXT(m,pageq)) {
139 1.11 eeh pa = VM_PAGE_TO_PHYS(m);
140 1.11 eeh pmap_enter(pmap_kernel(), va, pa | PMAP_NVC,
141 1.11 eeh VM_PROT_READ|VM_PROT_WRITE,
142 1.11 eeh VM_PROT_READ|VM_PROT_WRITE|PMAP_WIRED);
143 1.11 eeh va += NBPG;
144 1.11 eeh }
145 1.38 chris pmap_update(pmap_kernel());
146 1.11 eeh bzero(is->is_tsb, size);
147 1.1 mrg
148 1.1 mrg #ifdef DEBUG
149 1.22 mrg if (iommudebug & IDB_INFO)
150 1.1 mrg {
151 1.1 mrg /* Probe the iommu */
152 1.1 mrg
153 1.25 mrg printf("iommu regs at: cr=%lx tsb=%lx flush=%lx\n",
154 1.50 eeh (u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
155 1.50 eeh offsetof (struct iommureg, iommu_cr)),
156 1.50 eeh (u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
157 1.50 eeh offsetof (struct iommureg, iommu_tsb)),
158 1.50 eeh (u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
159 1.50 eeh offsetof (struct iommureg, iommu_flush)));
160 1.50 eeh printf("iommu cr=%llx tsb=%llx\n",
161 1.50 eeh (unsigned long long)bus_space_read_8(is->is_bustag,
162 1.50 eeh is->is_iommu,
163 1.50 eeh offsetof (struct iommureg, iommu_cr)),
164 1.50 eeh (unsigned long long)bus_space_read_8(is->is_bustag,
165 1.50 eeh is->is_iommu,
166 1.50 eeh offsetof (struct iommureg, iommu_tsb)));
167 1.50 eeh printf("TSB base %p phys %llx\n", (void *)is->is_tsb,
168 1.50 eeh (unsigned long long)is->is_ptsb);
169 1.1 mrg delay(1000000); /* 1 s */
170 1.1 mrg }
171 1.1 mrg #endif
172 1.1 mrg
173 1.1 mrg /*
174 1.1 mrg * now actually start up the IOMMU
175 1.1 mrg */
176 1.1 mrg iommu_reset(is);
177 1.1 mrg
178 1.1 mrg /*
179 1.1 mrg * Now all the hardware's working we need to allocate a dvma map.
180 1.1 mrg */
181 1.11 eeh printf("DVMA map: %x to %x\n",
182 1.11 eeh (unsigned int)is->is_dvmabase,
183 1.45 eeh (unsigned int)is->is_dvmaend);
184 1.47 eeh printf("IOTSB: %llx to %llx\n",
185 1.47 eeh (unsigned long long)is->is_ptsb,
186 1.47 eeh (unsigned long long)(is->is_ptsb + size));
187 1.1 mrg is->is_dvmamap = extent_create(name,
188 1.45 eeh is->is_dvmabase, is->is_dvmaend - NBPG,
189 1.1 mrg M_DEVBUF, 0, 0, EX_NOWAIT);
190 1.1 mrg }
191 1.1 mrg
192 1.8 mrg /*
193 1.8 mrg * Streaming buffers don't exist on the UltraSPARC IIi; we should have
194 1.8 mrg * detected that already and disabled them. If not, we will notice that
195 1.8 mrg * they aren't there when the STRBUF_EN bit does not remain.
196 1.8 mrg */
197 1.1 mrg void
198 1.1 mrg iommu_reset(is)
199 1.1 mrg struct iommu_state *is;
200 1.1 mrg {
201 1.45 eeh int i;
202 1.55 eeh struct strbuf_ctl *sb;
203 1.1 mrg
204 1.1 mrg /* Need to do 64-bit stores */
205 1.50 eeh bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_tsb),
206 1.50 eeh is->is_ptsb);
207 1.50 eeh
208 1.11 eeh /* Enable IOMMU in diagnostic mode */
209 1.50 eeh bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_cr),
210 1.50 eeh is->is_cr|IOMMUCR_DE);
211 1.11 eeh
212 1.45 eeh for (i=0; i<2; i++) {
213 1.55 eeh if ((sb = is->is_sb[i])) {
214 1.5 mrg
215 1.45 eeh /* Enable diagnostics mode? */
216 1.55 eeh bus_space_write_8(is->is_bustag, is->is_sb[i]->sb_sb,
217 1.50 eeh STRBUFREG(strbuf_ctl), STRBUF_EN);
218 1.45 eeh
219 1.45 eeh /* No streaming buffers? Disable them */
220 1.55 eeh if (bus_space_read_8(is->is_bustag,
221 1.55 eeh is->is_sb[i]->sb_sb,
222 1.55 eeh STRBUFREG(strbuf_ctl)) == 0) {
223 1.55 eeh is->is_sb[i]->sb_flush = NULL;
224 1.55 eeh } else {
225 1.55 eeh /*
226 1.55 eeh * locate the pa of the flush buffer.
227 1.55 eeh */
228 1.55 eeh (void)pmap_extract(pmap_kernel(),
229 1.55 eeh (vaddr_t)is->is_sb[i]->sb_flush,
230 1.55 eeh &is->is_sb[i]->sb_flushpa);
231 1.55 eeh }
232 1.45 eeh }
233 1.42 eeh }
234 1.2 eeh }
235 1.2 eeh
236 1.2 eeh /*
237 1.2 eeh * Here are the iommu control routines.
238 1.2 eeh */
239 1.2 eeh void
240 1.55 eeh iommu_enter(sb, va, pa, flags)
241 1.55 eeh struct strbuf_ctl *sb;
242 1.2 eeh vaddr_t va;
243 1.2 eeh int64_t pa;
244 1.2 eeh int flags;
245 1.2 eeh {
246 1.55 eeh struct iommu_state *is = sb->sb_is;
247 1.55 eeh int strbuf = (flags & BUS_DMA_STREAMING);
248 1.2 eeh int64_t tte;
249 1.2 eeh
250 1.2 eeh #ifdef DIAGNOSTIC
251 1.45 eeh if (va < is->is_dvmabase || va > is->is_dvmaend)
252 1.13 mrg panic("iommu_enter: va %#lx not in DVMA space", va);
253 1.2 eeh #endif
254 1.2 eeh
255 1.55 eeh /* Is the streamcache flush really needed? */
256 1.55 eeh if (sb->sb_flush) {
257 1.55 eeh iommu_strbuf_flush(sb, va);
258 1.55 eeh iommu_strbuf_flush_done(sb);
259 1.55 eeh } else
260 1.55 eeh /* If we can't flush the strbuf don't enable it. */
261 1.55 eeh strbuf = 0;
262 1.55 eeh
263 1.54 eeh tte = MAKEIOTTE(pa, !(flags & BUS_DMA_NOWRITE),
264 1.55 eeh !(flags & BUS_DMA_NOCACHE), (strbuf));
265 1.50 eeh #ifdef DEBUG
266 1.50 eeh tte |= (flags & 0xff000LL)<<(4*8);
267 1.50 eeh #endif
268 1.2 eeh
269 1.22 mrg DPRINTF(IDB_IOMMU, ("Clearing TSB slot %d for va %p\n",
270 1.25 mrg (int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va));
271 1.2 eeh is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] = tte;
272 1.50 eeh bus_space_write_8(is->is_bustag, is->is_iommu,
273 1.50 eeh IOMMUREG(iommu_flush), va);
274 1.22 mrg DPRINTF(IDB_IOMMU, ("iommu_enter: va %lx pa %lx TSB[%lx]@%p=%lx\n",
275 1.50 eeh va, (long)pa, (u_long)IOTSBSLOT(va,is->is_tsbsize),
276 1.50 eeh (void *)(u_long)&is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)],
277 1.50 eeh (u_long)tte));
278 1.39 eeh }
279 1.39 eeh
280 1.39 eeh
281 1.39 eeh /*
282 1.39 eeh * Find the value of a DVMA address (debug routine).
283 1.39 eeh */
284 1.39 eeh paddr_t
285 1.39 eeh iommu_extract(is, dva)
286 1.39 eeh struct iommu_state *is;
287 1.39 eeh vaddr_t dva;
288 1.39 eeh {
289 1.39 eeh int64_t tte = 0;
290 1.39 eeh
291 1.45 eeh if (dva >= is->is_dvmabase && dva < is->is_dvmaend)
292 1.55 eeh tte = is->is_tsb[IOTSBSLOT(dva, is->is_tsbsize)];
293 1.39 eeh
294 1.54 eeh if ((tte & IOTTE_V) == 0)
295 1.39 eeh return ((paddr_t)-1L);
296 1.54 eeh return (tte & IOTTE_PAMASK);
297 1.2 eeh }
298 1.2 eeh
299 1.2 eeh /*
300 1.2 eeh * iommu_remove: removes mappings created by iommu_enter
301 1.2 eeh *
302 1.2 eeh * Only demap from IOMMU if flag is set.
303 1.8 mrg *
304 1.8 mrg * XXX: this function needs better internal error checking.
305 1.2 eeh */
306 1.2 eeh void
307 1.2 eeh iommu_remove(is, va, len)
308 1.2 eeh struct iommu_state *is;
309 1.2 eeh vaddr_t va;
310 1.2 eeh size_t len;
311 1.2 eeh {
312 1.2 eeh
313 1.2 eeh #ifdef DIAGNOSTIC
314 1.45 eeh if (va < is->is_dvmabase || va > is->is_dvmaend)
315 1.25 mrg panic("iommu_remove: va 0x%lx not in DVMA space", (u_long)va);
316 1.2 eeh if ((long)(va + len) < (long)va)
317 1.4 mrg panic("iommu_remove: va 0x%lx + len 0x%lx wraps",
318 1.2 eeh (long) va, (long) len);
319 1.2 eeh if (len & ~0xfffffff)
320 1.25 mrg panic("iommu_remove: rediculous len 0x%lx", (u_long)len);
321 1.2 eeh #endif
322 1.2 eeh
323 1.2 eeh va = trunc_page(va);
324 1.22 mrg DPRINTF(IDB_IOMMU, ("iommu_remove: va %lx TSB[%lx]@%p\n",
325 1.50 eeh va, (u_long)IOTSBSLOT(va, is->is_tsbsize),
326 1.50 eeh &is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)]));
327 1.2 eeh while (len > 0) {
328 1.50 eeh DPRINTF(IDB_IOMMU, ("iommu_remove: clearing TSB slot %d "
329 1.50 eeh "for va %p size %lx\n",
330 1.50 eeh (int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va,
331 1.50 eeh (u_long)len));
332 1.10 mrg if (len <= NBPG)
333 1.10 mrg len = 0;
334 1.10 mrg else
335 1.8 mrg len -= NBPG;
336 1.8 mrg
337 1.47 eeh /* XXX Zero-ing the entry would not require RMW */
338 1.47 eeh is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] &= ~IOTTE_V;
339 1.50 eeh bus_space_write_8(is->is_bustag, is->is_iommu,
340 1.50 eeh IOMMUREG(iommu_flush), va);
341 1.2 eeh va += NBPG;
342 1.2 eeh }
343 1.2 eeh }
344 1.2 eeh
345 1.14 mrg static int
346 1.55 eeh iommu_strbuf_flush_done(sb)
347 1.55 eeh struct strbuf_ctl *sb;
348 1.2 eeh {
349 1.55 eeh struct iommu_state *is = sb->sb_is;
350 1.2 eeh struct timeval cur, flushtimeout;
351 1.2 eeh
352 1.2 eeh #define BUMPTIME(t, usec) { \
353 1.2 eeh register volatile struct timeval *tp = (t); \
354 1.2 eeh register long us; \
355 1.2 eeh \
356 1.2 eeh tp->tv_usec = us = tp->tv_usec + (usec); \
357 1.2 eeh if (us >= 1000000) { \
358 1.2 eeh tp->tv_usec = us - 1000000; \
359 1.2 eeh tp->tv_sec++; \
360 1.2 eeh } \
361 1.2 eeh }
362 1.5 mrg
363 1.55 eeh if (!sb->sb_flush)
364 1.5 mrg return (0);
365 1.7 mrg
366 1.7 mrg /*
367 1.7 mrg * Streaming buffer flushes:
368 1.7 mrg *
369 1.7 mrg * 1 Tell strbuf to flush by storing va to strbuf_pgflush. If
370 1.7 mrg * we're not on a cache line boundary (64-bits):
371 1.7 mrg * 2 Store 0 in flag
372 1.7 mrg * 3 Store pointer to flag in flushsync
373 1.7 mrg * 4 wait till flushsync becomes 0x1
374 1.7 mrg *
375 1.7 mrg * If it takes more than .5 sec, something
376 1.7 mrg * went wrong.
377 1.7 mrg */
378 1.2 eeh
379 1.55 eeh *sb->sb_flush = 0;
380 1.55 eeh bus_space_write_8(is->is_bustag, sb->sb_sb,
381 1.55 eeh STRBUFREG(strbuf_flushsync), sb->sb_flushpa);
382 1.2 eeh
383 1.2 eeh microtime(&flushtimeout);
384 1.2 eeh cur = flushtimeout;
385 1.2 eeh BUMPTIME(&flushtimeout, 500000); /* 1/2 sec */
386 1.2 eeh
387 1.55 eeh DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flush = %lx "
388 1.42 eeh "at va = %lx pa = %lx now=%lx:%lx until = %lx:%lx\n",
389 1.55 eeh (long)*sb->sb_flush, (long)sb->sb_flush, (long)sb->sb_flushpa,
390 1.42 eeh cur.tv_sec, cur.tv_usec,
391 1.42 eeh flushtimeout.tv_sec, flushtimeout.tv_usec));
392 1.42 eeh
393 1.2 eeh /* Bypass non-coherent D$ */
394 1.55 eeh while ((!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) &&
395 1.42 eeh ((cur.tv_sec <= flushtimeout.tv_sec) &&
396 1.42 eeh (cur.tv_usec <= flushtimeout.tv_usec)))
397 1.2 eeh microtime(&cur);
398 1.2 eeh
399 1.2 eeh #ifdef DIAGNOSTIC
400 1.55 eeh if (!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) {
401 1.55 eeh printf("iommu_strbuf_flush_done: flush timeout %p, at %p\n",
402 1.55 eeh (void *)(u_long)*sb->sb_flush,
403 1.55 eeh (void *)(u_long)sb->sb_flushpa); /* panic? */
404 1.2 eeh #ifdef DDB
405 1.2 eeh Debugger();
406 1.2 eeh #endif
407 1.2 eeh }
408 1.2 eeh #endif
409 1.31 eeh DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flushed\n"));
410 1.55 eeh return (*sb->sb_flush);
411 1.7 mrg }
412 1.7 mrg
413 1.7 mrg /*
414 1.7 mrg * IOMMU DVMA operations, common to SBUS and PCI.
415 1.7 mrg */
416 1.7 mrg int
417 1.55 eeh iommu_dvmamap_load(t, sb, map, buf, buflen, p, flags)
418 1.7 mrg bus_dma_tag_t t;
419 1.55 eeh struct strbuf_ctl *sb;
420 1.7 mrg bus_dmamap_t map;
421 1.7 mrg void *buf;
422 1.7 mrg bus_size_t buflen;
423 1.7 mrg struct proc *p;
424 1.7 mrg int flags;
425 1.7 mrg {
426 1.55 eeh struct iommu_state *is = sb->sb_is;
427 1.7 mrg int s;
428 1.7 mrg int err;
429 1.7 mrg bus_size_t sgsize;
430 1.7 mrg paddr_t curaddr;
431 1.40 eeh u_long dvmaddr, sgstart, sgend;
432 1.21 eeh bus_size_t align, boundary;
433 1.7 mrg vaddr_t vaddr = (vaddr_t)buf;
434 1.40 eeh int seg;
435 1.7 mrg pmap_t pmap;
436 1.7 mrg
437 1.7 mrg if (map->dm_nsegs) {
438 1.7 mrg /* Already in use?? */
439 1.7 mrg #ifdef DIAGNOSTIC
440 1.7 mrg printf("iommu_dvmamap_load: map still in use\n");
441 1.7 mrg #endif
442 1.7 mrg bus_dmamap_unload(t, map);
443 1.7 mrg }
444 1.7 mrg /*
445 1.7 mrg * Make sure that on error condition we return "no valid mappings".
446 1.7 mrg */
447 1.7 mrg map->dm_nsegs = 0;
448 1.7 mrg
449 1.7 mrg if (buflen > map->_dm_size) {
450 1.22 mrg DPRINTF(IDB_BUSDMA,
451 1.7 mrg ("iommu_dvmamap_load(): error %d > %d -- "
452 1.25 mrg "map size exceeded!\n", (int)buflen, (int)map->_dm_size));
453 1.7 mrg return (EINVAL);
454 1.7 mrg }
455 1.7 mrg
456 1.7 mrg sgsize = round_page(buflen + ((int)vaddr & PGOFSET));
457 1.20 mrg
458 1.7 mrg /*
459 1.21 eeh * A boundary presented to bus_dmamem_alloc() takes precedence
460 1.21 eeh * over boundary in the map.
461 1.7 mrg */
462 1.21 eeh if ((boundary = (map->dm_segs[0]._ds_boundary)) == 0)
463 1.21 eeh boundary = map->_dm_boundary;
464 1.21 eeh align = max(map->dm_segs[0]._ds_align, NBPG);
465 1.7 mrg s = splhigh();
466 1.40 eeh /*
467 1.40 eeh * If our segment size is larger than the boundary we need to
468 1.40 eeh * split the transfer up int little pieces ourselves.
469 1.40 eeh */
470 1.40 eeh err = extent_alloc(is->is_dvmamap, sgsize, align,
471 1.40 eeh (sgsize > boundary) ? 0 : boundary,
472 1.54 eeh EX_NOWAIT|EX_BOUNDZERO, &dvmaddr);
473 1.7 mrg splx(s);
474 1.7 mrg
475 1.7 mrg #ifdef DEBUG
476 1.11 eeh if (err || (dvmaddr == (bus_addr_t)-1))
477 1.7 mrg {
478 1.7 mrg printf("iommu_dvmamap_load(): extent_alloc(%d, %x) failed!\n",
479 1.25 mrg (int)sgsize, flags);
480 1.40 eeh #ifdef DDB
481 1.7 mrg Debugger();
482 1.40 eeh #endif
483 1.7 mrg }
484 1.7 mrg #endif
485 1.11 eeh if (err != 0)
486 1.11 eeh return (err);
487 1.11 eeh
488 1.7 mrg if (dvmaddr == (bus_addr_t)-1)
489 1.7 mrg return (ENOMEM);
490 1.7 mrg
491 1.40 eeh /* Set the active DVMA map */
492 1.40 eeh map->_dm_dvmastart = dvmaddr;
493 1.40 eeh map->_dm_dvmasize = sgsize;
494 1.40 eeh
495 1.40 eeh /*
496 1.40 eeh * Now split the DVMA range into segments, not crossing
497 1.40 eeh * the boundary.
498 1.40 eeh */
499 1.40 eeh seg = 0;
500 1.40 eeh sgstart = dvmaddr + (vaddr & PGOFSET);
501 1.40 eeh sgend = sgstart + buflen - 1;
502 1.40 eeh map->dm_segs[seg].ds_addr = sgstart;
503 1.40 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load: boundary %lx boundary-1 %lx "
504 1.40 eeh "~(boundary-1) %lx\n", boundary, (boundary-1), ~(boundary-1)));
505 1.40 eeh while ((sgstart & ~(boundary - 1)) != (sgend & ~(boundary - 1))) {
506 1.40 eeh /* Oops. We crossed a boundary. Split the xfer. */
507 1.40 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
508 1.40 eeh "seg %d start %lx size %lx\n", seg,
509 1.48 eeh (long)map->dm_segs[seg].ds_addr,
510 1.48 eeh map->dm_segs[seg].ds_len));
511 1.49 tsutsui map->dm_segs[seg].ds_len =
512 1.49 tsutsui boundary - (sgstart & (boundary - 1));
513 1.53 eeh if (++seg >= map->_dm_segcnt) {
514 1.40 eeh /* Too many segments. Fail the operation. */
515 1.40 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
516 1.40 eeh "too many segments %d\n", seg));
517 1.40 eeh s = splhigh();
518 1.40 eeh /* How can this fail? And if it does what can we do? */
519 1.40 eeh err = extent_free(is->is_dvmamap,
520 1.40 eeh dvmaddr, sgsize, EX_NOWAIT);
521 1.40 eeh map->_dm_dvmastart = 0;
522 1.40 eeh map->_dm_dvmasize = 0;
523 1.43 eeh splx(s);
524 1.40 eeh return (E2BIG);
525 1.40 eeh }
526 1.40 eeh sgstart = roundup(sgstart, boundary);
527 1.40 eeh map->dm_segs[seg].ds_addr = sgstart;
528 1.40 eeh }
529 1.40 eeh map->dm_segs[seg].ds_len = sgend - sgstart + 1;
530 1.40 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
531 1.40 eeh "seg %d start %lx size %lx\n", seg,
532 1.48 eeh (long)map->dm_segs[seg].ds_addr, map->dm_segs[seg].ds_len));
533 1.40 eeh map->dm_nsegs = seg+1;
534 1.7 mrg map->dm_mapsize = buflen;
535 1.7 mrg
536 1.7 mrg if (p != NULL)
537 1.7 mrg pmap = p->p_vmspace->vm_map.pmap;
538 1.7 mrg else
539 1.7 mrg pmap = pmap_kernel();
540 1.7 mrg
541 1.7 mrg for (; buflen > 0; ) {
542 1.7 mrg /*
543 1.7 mrg * Get the physical address for this page.
544 1.7 mrg */
545 1.7 mrg if (pmap_extract(pmap, (vaddr_t)vaddr, &curaddr) == FALSE) {
546 1.7 mrg bus_dmamap_unload(t, map);
547 1.7 mrg return (-1);
548 1.7 mrg }
549 1.7 mrg
550 1.7 mrg /*
551 1.7 mrg * Compute the segment size, and adjust counts.
552 1.7 mrg */
553 1.7 mrg sgsize = NBPG - ((u_long)vaddr & PGOFSET);
554 1.7 mrg if (buflen < sgsize)
555 1.7 mrg sgsize = buflen;
556 1.7 mrg
557 1.22 mrg DPRINTF(IDB_BUSDMA,
558 1.36 eeh ("iommu_dvmamap_load: map %p loading va %p "
559 1.36 eeh "dva %lx at pa %lx\n",
560 1.36 eeh map, (void *)vaddr, (long)dvmaddr,
561 1.54 eeh (long)(curaddr & ~(NBPG-1))));
562 1.55 eeh iommu_enter(sb, trunc_page(dvmaddr), trunc_page(curaddr),
563 1.45 eeh flags|0x4000);
564 1.7 mrg
565 1.7 mrg dvmaddr += PAGE_SIZE;
566 1.7 mrg vaddr += sgsize;
567 1.7 mrg buflen -= sgsize;
568 1.7 mrg }
569 1.45 eeh #ifdef DIAGNOSTIC
570 1.45 eeh for (seg = 0; seg < map->dm_nsegs; seg++) {
571 1.45 eeh if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
572 1.45 eeh map->dm_segs[seg].ds_addr > is->is_dvmaend) {
573 1.45 eeh printf("seg %d dvmaddr %lx out of range %x - %x\n",
574 1.48 eeh seg, (long)map->dm_segs[seg].ds_addr,
575 1.45 eeh is->is_dvmabase, is->is_dvmaend);
576 1.45 eeh Debugger();
577 1.45 eeh }
578 1.45 eeh }
579 1.45 eeh #endif
580 1.7 mrg return (0);
581 1.7 mrg }
582 1.7 mrg
583 1.7 mrg
584 1.7 mrg void
585 1.55 eeh iommu_dvmamap_unload(t, sb, map)
586 1.7 mrg bus_dma_tag_t t;
587 1.55 eeh struct strbuf_ctl *sb;
588 1.7 mrg bus_dmamap_t map;
589 1.7 mrg {
590 1.55 eeh struct iommu_state *is = sb->sb_is;
591 1.40 eeh int error, s;
592 1.7 mrg bus_size_t sgsize;
593 1.7 mrg
594 1.40 eeh /* Flush the iommu */
595 1.40 eeh #ifdef DEBUG
596 1.40 eeh if (!map->_dm_dvmastart) {
597 1.40 eeh printf("iommu_dvmamap_unload: No dvmastart is zero\n");
598 1.40 eeh #ifdef DDB
599 1.40 eeh Debugger();
600 1.40 eeh #endif
601 1.40 eeh }
602 1.40 eeh #endif
603 1.40 eeh iommu_remove(is, map->_dm_dvmastart, map->_dm_dvmasize);
604 1.7 mrg
605 1.23 eeh /* Flush the caches */
606 1.23 eeh bus_dmamap_unload(t->_parent, map);
607 1.23 eeh
608 1.7 mrg /* Mark the mappings as invalid. */
609 1.7 mrg map->dm_mapsize = 0;
610 1.7 mrg map->dm_nsegs = 0;
611 1.7 mrg
612 1.7 mrg s = splhigh();
613 1.40 eeh error = extent_free(is->is_dvmamap, map->_dm_dvmastart,
614 1.40 eeh map->_dm_dvmasize, EX_NOWAIT);
615 1.43 eeh map->_dm_dvmastart = 0;
616 1.43 eeh map->_dm_dvmasize = 0;
617 1.7 mrg splx(s);
618 1.7 mrg if (error != 0)
619 1.7 mrg printf("warning: %qd of DVMA space lost\n", (long long)sgsize);
620 1.40 eeh
621 1.40 eeh /* Clear the map */
622 1.9 eeh }
623 1.9 eeh
624 1.9 eeh
625 1.9 eeh int
626 1.55 eeh iommu_dvmamap_load_raw(t, sb, map, segs, nsegs, flags, size)
627 1.9 eeh bus_dma_tag_t t;
628 1.55 eeh struct strbuf_ctl *sb;
629 1.9 eeh bus_dmamap_t map;
630 1.9 eeh bus_dma_segment_t *segs;
631 1.9 eeh int nsegs;
632 1.22 mrg int flags;
633 1.9 eeh bus_size_t size;
634 1.9 eeh {
635 1.55 eeh struct iommu_state *is = sb->sb_is;
636 1.35 chs struct vm_page *m;
637 1.40 eeh int i, j, s;
638 1.26 martin int left;
639 1.9 eeh int err;
640 1.9 eeh bus_size_t sgsize;
641 1.9 eeh paddr_t pa;
642 1.21 eeh bus_size_t boundary, align;
643 1.40 eeh u_long dvmaddr, sgstart, sgend;
644 1.9 eeh struct pglist *mlist;
645 1.9 eeh int pagesz = PAGE_SIZE;
646 1.45 eeh int npg = 0; /* DEBUG */
647 1.9 eeh
648 1.9 eeh if (map->dm_nsegs) {
649 1.9 eeh /* Already in use?? */
650 1.9 eeh #ifdef DIAGNOSTIC
651 1.9 eeh printf("iommu_dvmamap_load_raw: map still in use\n");
652 1.9 eeh #endif
653 1.9 eeh bus_dmamap_unload(t, map);
654 1.9 eeh }
655 1.40 eeh
656 1.40 eeh /*
657 1.40 eeh * A boundary presented to bus_dmamem_alloc() takes precedence
658 1.40 eeh * over boundary in the map.
659 1.40 eeh */
660 1.40 eeh if ((boundary = segs[0]._ds_boundary) == 0)
661 1.40 eeh boundary = map->_dm_boundary;
662 1.40 eeh
663 1.45 eeh align = max(segs[0]._ds_align, pagesz);
664 1.40 eeh
665 1.9 eeh /*
666 1.9 eeh * Make sure that on error condition we return "no valid mappings".
667 1.9 eeh */
668 1.9 eeh map->dm_nsegs = 0;
669 1.26 martin /* Count up the total number of pages we need */
670 1.26 martin pa = segs[0].ds_addr;
671 1.26 martin sgsize = 0;
672 1.40 eeh left = size;
673 1.40 eeh for (i=0; left && i<nsegs; i++) {
674 1.26 martin if (round_page(pa) != round_page(segs[i].ds_addr))
675 1.26 martin sgsize = round_page(sgsize);
676 1.40 eeh sgsize += min(left, segs[i].ds_len);
677 1.40 eeh left -= segs[i].ds_len;
678 1.26 martin pa = segs[i].ds_addr + segs[i].ds_len;
679 1.26 martin }
680 1.26 martin sgsize = round_page(sgsize);
681 1.9 eeh
682 1.40 eeh s = splhigh();
683 1.40 eeh /*
684 1.40 eeh * If our segment size is larger than the boundary we need to
685 1.45 eeh * split the transfer up into little pieces ourselves.
686 1.9 eeh */
687 1.40 eeh err = extent_alloc(is->is_dvmamap, sgsize, align,
688 1.40 eeh (sgsize > boundary) ? 0 : boundary,
689 1.40 eeh ((flags & BUS_DMA_NOWAIT) == 0 ? EX_WAITOK : EX_NOWAIT) |
690 1.54 eeh EX_BOUNDZERO, &dvmaddr);
691 1.9 eeh splx(s);
692 1.9 eeh
693 1.9 eeh if (err != 0)
694 1.9 eeh return (err);
695 1.9 eeh
696 1.9 eeh #ifdef DEBUG
697 1.9 eeh if (dvmaddr == (bus_addr_t)-1)
698 1.9 eeh {
699 1.9 eeh printf("iommu_dvmamap_load_raw(): extent_alloc(%d, %x) failed!\n",
700 1.25 mrg (int)sgsize, flags);
701 1.9 eeh Debugger();
702 1.9 eeh }
703 1.9 eeh #endif
704 1.9 eeh if (dvmaddr == (bus_addr_t)-1)
705 1.9 eeh return (ENOMEM);
706 1.9 eeh
707 1.40 eeh /* Set the active DVMA map */
708 1.40 eeh map->_dm_dvmastart = dvmaddr;
709 1.40 eeh map->_dm_dvmasize = sgsize;
710 1.40 eeh
711 1.26 martin if ((mlist = segs[0]._ds_mlist) == NULL) {
712 1.26 martin u_long prev_va = NULL;
713 1.45 eeh paddr_t prev_pa = 0;
714 1.45 eeh int end = 0, offset;
715 1.45 eeh
716 1.26 martin /*
717 1.45 eeh * This segs is made up of individual physical
718 1.45 eeh * segments, probably by _bus_dmamap_load_uio() or
719 1.26 martin * _bus_dmamap_load_mbuf(). Ignore the mlist and
720 1.45 eeh * load each one individually.
721 1.26 martin */
722 1.40 eeh map->dm_mapsize = size;
723 1.40 eeh
724 1.45 eeh j = 0;
725 1.45 eeh for (i = 0; i < nsegs ; i++) {
726 1.40 eeh
727 1.45 eeh pa = segs[i].ds_addr;
728 1.45 eeh offset = (pa & PGOFSET);
729 1.45 eeh pa = trunc_page(pa);
730 1.45 eeh dvmaddr = trunc_page(dvmaddr);
731 1.45 eeh left = min(size, segs[i].ds_len);
732 1.45 eeh
733 1.45 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: converting "
734 1.45 eeh "physseg %d start %lx size %lx\n", i,
735 1.48 eeh (long)segs[i].ds_addr, segs[i].ds_len));
736 1.26 martin
737 1.47 eeh if ((pa == prev_pa) &&
738 1.47 eeh ((offset != 0) || (end != offset))) {
739 1.45 eeh /* We can re-use this mapping */
740 1.45 eeh dvmaddr = prev_va;
741 1.45 eeh }
742 1.29 martin
743 1.45 eeh sgstart = dvmaddr + offset;
744 1.45 eeh sgend = sgstart + left - 1;
745 1.26 martin
746 1.45 eeh /* Are the segments virtually adjacent? */
747 1.48 eeh if ((j > 0) && (end == offset) &&
748 1.45 eeh ((offset == 0) || (pa == prev_pa))) {
749 1.45 eeh /* Just append to the previous segment. */
750 1.45 eeh map->dm_segs[--j].ds_len += left;
751 1.45 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
752 1.45 eeh "appending seg %d start %lx size %lx\n", j,
753 1.48 eeh (long)map->dm_segs[j].ds_addr,
754 1.45 eeh map->dm_segs[j].ds_len));
755 1.45 eeh } else {
756 1.53 eeh if (j >= map->_dm_segcnt) {
757 1.55 eeh iommu_dvmamap_unload(t, sb, map);
758 1.53 eeh return (E2BIG);
759 1.53 eeh }
760 1.45 eeh map->dm_segs[j].ds_addr = sgstart;
761 1.45 eeh map->dm_segs[j].ds_len = left;
762 1.45 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
763 1.45 eeh "seg %d start %lx size %lx\n", j,
764 1.48 eeh (long)map->dm_segs[j].ds_addr,
765 1.45 eeh map->dm_segs[j].ds_len));
766 1.40 eeh }
767 1.45 eeh end = (offset + left) & PGOFSET;
768 1.40 eeh
769 1.40 eeh /* Check for boundary issues */
770 1.40 eeh while ((sgstart & ~(boundary - 1)) !=
771 1.40 eeh (sgend & ~(boundary - 1))) {
772 1.40 eeh /* Need a new segment. */
773 1.40 eeh map->dm_segs[j].ds_len =
774 1.53 eeh boundary - (sgstart & (boundary - 1));
775 1.40 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
776 1.40 eeh "seg %d start %lx size %lx\n", j,
777 1.48 eeh (long)map->dm_segs[j].ds_addr,
778 1.40 eeh map->dm_segs[j].ds_len));
779 1.53 eeh if (++j >= map->_dm_segcnt) {
780 1.55 eeh iommu_dvmamap_unload(t, sb, map);
781 1.40 eeh return (E2BIG);
782 1.40 eeh }
783 1.40 eeh sgstart = roundup(sgstart, boundary);
784 1.40 eeh map->dm_segs[j].ds_addr = sgstart;
785 1.40 eeh map->dm_segs[j].ds_len = sgend - sgstart + 1;
786 1.40 eeh }
787 1.40 eeh
788 1.26 martin if (sgsize == 0)
789 1.26 martin panic("iommu_dmamap_load_raw: size botch");
790 1.40 eeh
791 1.45 eeh /* Now map a series of pages. */
792 1.51 eeh while (dvmaddr <= sgend) {
793 1.45 eeh DPRINTF(IDB_BUSDMA,
794 1.45 eeh ("iommu_dvmamap_load_raw: map %p "
795 1.45 eeh "loading va %lx at pa %lx\n",
796 1.45 eeh map, (long)dvmaddr,
797 1.45 eeh (long)(pa)));
798 1.45 eeh /* Enter it if we haven't before. */
799 1.46 eeh if (prev_va != dvmaddr)
800 1.55 eeh iommu_enter(sb, prev_va = dvmaddr,
801 1.45 eeh prev_pa = pa,
802 1.45 eeh flags|(++npg<<12));
803 1.45 eeh dvmaddr += pagesz;
804 1.45 eeh pa += pagesz;
805 1.45 eeh }
806 1.45 eeh
807 1.45 eeh size -= left;
808 1.45 eeh ++j;
809 1.26 martin }
810 1.45 eeh
811 1.45 eeh map->dm_nsegs = j;
812 1.45 eeh #ifdef DIAGNOSTIC
813 1.45 eeh { int seg;
814 1.45 eeh for (seg = 0; seg < map->dm_nsegs; seg++) {
815 1.45 eeh if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
816 1.45 eeh map->dm_segs[seg].ds_addr > is->is_dvmaend) {
817 1.45 eeh printf("seg %d dvmaddr %lx out of range %x - %x\n",
818 1.48 eeh seg, (long)map->dm_segs[seg].ds_addr,
819 1.45 eeh is->is_dvmabase, is->is_dvmaend);
820 1.45 eeh Debugger();
821 1.45 eeh }
822 1.45 eeh }
823 1.45 eeh }
824 1.45 eeh #endif
825 1.26 martin return (0);
826 1.26 martin }
827 1.9 eeh /*
828 1.40 eeh * This was allocated with bus_dmamem_alloc.
829 1.40 eeh * The pages are on an `mlist'.
830 1.9 eeh */
831 1.9 eeh map->dm_mapsize = size;
832 1.26 martin i = 0;
833 1.40 eeh sgstart = dvmaddr;
834 1.40 eeh sgend = sgstart + size - 1;
835 1.40 eeh map->dm_segs[i].ds_addr = sgstart;
836 1.40 eeh while ((sgstart & ~(boundary - 1)) != (sgend & ~(boundary - 1))) {
837 1.40 eeh /* Oops. We crossed a boundary. Split the xfer. */
838 1.53 eeh map->dm_segs[i].ds_len = boundary - (sgstart & (boundary - 1));
839 1.40 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
840 1.40 eeh "seg %d start %lx size %lx\n", i,
841 1.48 eeh (long)map->dm_segs[i].ds_addr,
842 1.40 eeh map->dm_segs[i].ds_len));
843 1.53 eeh if (++i >= map->_dm_segcnt) {
844 1.40 eeh /* Too many segments. Fail the operation. */
845 1.40 eeh s = splhigh();
846 1.40 eeh /* How can this fail? And if it does what can we do? */
847 1.40 eeh err = extent_free(is->is_dvmamap,
848 1.40 eeh dvmaddr, sgsize, EX_NOWAIT);
849 1.40 eeh map->_dm_dvmastart = 0;
850 1.40 eeh map->_dm_dvmasize = 0;
851 1.43 eeh splx(s);
852 1.40 eeh return (E2BIG);
853 1.40 eeh }
854 1.40 eeh sgstart = roundup(sgstart, boundary);
855 1.40 eeh map->dm_segs[i].ds_addr = sgstart;
856 1.40 eeh }
857 1.40 eeh DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
858 1.40 eeh "seg %d start %lx size %lx\n", i,
859 1.48 eeh (long)map->dm_segs[i].ds_addr, map->dm_segs[i].ds_len));
860 1.40 eeh map->dm_segs[i].ds_len = sgend - sgstart + 1;
861 1.9 eeh
862 1.9 eeh for (m = TAILQ_FIRST(mlist); m != NULL; m = TAILQ_NEXT(m,pageq)) {
863 1.9 eeh if (sgsize == 0)
864 1.9 eeh panic("iommu_dmamap_load_raw: size botch");
865 1.9 eeh pa = VM_PAGE_TO_PHYS(m);
866 1.9 eeh
867 1.22 mrg DPRINTF(IDB_BUSDMA,
868 1.9 eeh ("iommu_dvmamap_load_raw: map %p loading va %lx at pa %lx\n",
869 1.9 eeh map, (long)dvmaddr, (long)(pa)));
870 1.55 eeh iommu_enter(sb, dvmaddr, pa, flags|0x8000);
871 1.9 eeh
872 1.9 eeh dvmaddr += pagesz;
873 1.9 eeh sgsize -= pagesz;
874 1.9 eeh }
875 1.40 eeh map->dm_mapsize = size;
876 1.40 eeh map->dm_nsegs = i+1;
877 1.45 eeh #ifdef DIAGNOSTIC
878 1.45 eeh { int seg;
879 1.45 eeh for (seg = 0; seg < map->dm_nsegs; seg++) {
880 1.45 eeh if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
881 1.45 eeh map->dm_segs[seg].ds_addr > is->is_dvmaend) {
882 1.45 eeh printf("seg %d dvmaddr %lx out of range %x - %x\n",
883 1.48 eeh seg, (long)map->dm_segs[seg].ds_addr,
884 1.45 eeh is->is_dvmabase, is->is_dvmaend);
885 1.45 eeh Debugger();
886 1.45 eeh }
887 1.45 eeh }
888 1.45 eeh }
889 1.45 eeh #endif
890 1.9 eeh return (0);
891 1.7 mrg }
892 1.7 mrg
893 1.7 mrg void
894 1.55 eeh iommu_dvmamap_sync(t, sb, map, offset, len, ops)
895 1.7 mrg bus_dma_tag_t t;
896 1.55 eeh struct strbuf_ctl *sb;
897 1.7 mrg bus_dmamap_t map;
898 1.7 mrg bus_addr_t offset;
899 1.7 mrg bus_size_t len;
900 1.7 mrg int ops;
901 1.7 mrg {
902 1.55 eeh struct iommu_state *is = sb->sb_is;
903 1.7 mrg vaddr_t va = map->dm_segs[0].ds_addr + offset;
904 1.55 eeh int64_t tte;
905 1.7 mrg
906 1.7 mrg /*
907 1.7 mrg * We only support one DMA segment; supporting more makes this code
908 1.7 mrg * too unweildy.
909 1.7 mrg */
910 1.7 mrg
911 1.7 mrg if (ops & BUS_DMASYNC_PREREAD) {
912 1.36 eeh DPRINTF(IDB_SYNC,
913 1.7 mrg ("iommu_dvmamap_sync: syncing va %p len %lu "
914 1.25 mrg "BUS_DMASYNC_PREREAD\n", (void *)(u_long)va, (u_long)len));
915 1.7 mrg
916 1.7 mrg /* Nothing to do */;
917 1.7 mrg }
918 1.7 mrg if (ops & BUS_DMASYNC_POSTREAD) {
919 1.36 eeh DPRINTF(IDB_SYNC,
920 1.7 mrg ("iommu_dvmamap_sync: syncing va %p len %lu "
921 1.25 mrg "BUS_DMASYNC_POSTREAD\n", (void *)(u_long)va, (u_long)len));
922 1.55 eeh #ifdef DIAGNOSTIC
923 1.55 eeh if (va < is->is_dvmabase || va >= is->is_dvmaend)
924 1.55 eeh panic("iommu_dvmamap_sync: invalid dva %p", va);
925 1.55 eeh #endif
926 1.55 eeh tte = is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)];
927 1.55 eeh
928 1.55 eeh DPRINTF(IDB_SYNC,
929 1.55 eeh ("iommu_dvmamap_sync: syncing va %p len %lu "
930 1.55 eeh "BUS_DMASYNC_PREWRITE\n", (void *)(u_long)va, (u_long)len));
931 1.55 eeh
932 1.7 mrg /* if we have a streaming buffer, flush it here first */
933 1.55 eeh if ((tte & IOTTE_STREAM) && sb->sb_flush)
934 1.7 mrg while (len > 0) {
935 1.22 mrg DPRINTF(IDB_BUSDMA,
936 1.55 eeh ("iommu_dvmamap_sync: flushing va %p, %lu "
937 1.55 eeh "bytes left\n", (void *)(u_long)va,
938 1.55 eeh (u_long)len));
939 1.55 eeh iommu_strbuf_flush(sb, va);
940 1.7 mrg if (len <= NBPG) {
941 1.55 eeh iommu_strbuf_flush_done(sb);
942 1.7 mrg len = 0;
943 1.7 mrg } else
944 1.7 mrg len -= NBPG;
945 1.7 mrg va += NBPG;
946 1.7 mrg }
947 1.7 mrg }
948 1.7 mrg if (ops & BUS_DMASYNC_PREWRITE) {
949 1.55 eeh #ifdef DIAGNOSTIC
950 1.55 eeh if (va < is->is_dvmabase || va >= is->is_dvmaend)
951 1.55 eeh panic("iommu_dvmamap_sync: invalid dva %p", va);
952 1.55 eeh #endif
953 1.55 eeh tte = is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)];
954 1.55 eeh
955 1.36 eeh DPRINTF(IDB_SYNC,
956 1.7 mrg ("iommu_dvmamap_sync: syncing va %p len %lu "
957 1.25 mrg "BUS_DMASYNC_PREWRITE\n", (void *)(u_long)va, (u_long)len));
958 1.55 eeh
959 1.31 eeh /* if we have a streaming buffer, flush it here first */
960 1.55 eeh if ((tte & IOTTE_STREAM) && sb->sb_flush)
961 1.31 eeh while (len > 0) {
962 1.31 eeh DPRINTF(IDB_BUSDMA,
963 1.31 eeh ("iommu_dvmamap_sync: flushing va %p, %lu "
964 1.50 eeh "bytes left\n", (void *)(u_long)va,
965 1.50 eeh (u_long)len));
966 1.55 eeh iommu_strbuf_flush(sb, va);
967 1.31 eeh if (len <= NBPG) {
968 1.55 eeh iommu_strbuf_flush_done(sb);
969 1.31 eeh len = 0;
970 1.31 eeh } else
971 1.31 eeh len -= NBPG;
972 1.31 eeh va += NBPG;
973 1.31 eeh }
974 1.7 mrg }
975 1.7 mrg if (ops & BUS_DMASYNC_POSTWRITE) {
976 1.36 eeh DPRINTF(IDB_SYNC,
977 1.7 mrg ("iommu_dvmamap_sync: syncing va %p len %lu "
978 1.25 mrg "BUS_DMASYNC_POSTWRITE\n", (void *)(u_long)va, (u_long)len));
979 1.7 mrg /* Nothing to do */;
980 1.7 mrg }
981 1.7 mrg }
982 1.7 mrg
983 1.7 mrg int
984 1.55 eeh iommu_dvmamem_alloc(t, sb, size, alignment, boundary, segs, nsegs, rsegs, flags)
985 1.7 mrg bus_dma_tag_t t;
986 1.55 eeh struct strbuf_ctl *sb;
987 1.7 mrg bus_size_t size, alignment, boundary;
988 1.7 mrg bus_dma_segment_t *segs;
989 1.7 mrg int nsegs;
990 1.7 mrg int *rsegs;
991 1.7 mrg int flags;
992 1.7 mrg {
993 1.7 mrg
994 1.25 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_alloc: sz %llx align %llx bound %llx "
995 1.25 mrg "segp %p flags %d\n", (unsigned long long)size,
996 1.25 mrg (unsigned long long)alignment, (unsigned long long)boundary,
997 1.25 mrg segs, flags));
998 1.7 mrg return (bus_dmamem_alloc(t->_parent, size, alignment, boundary,
999 1.21 eeh segs, nsegs, rsegs, flags|BUS_DMA_DVMA));
1000 1.7 mrg }
1001 1.7 mrg
1002 1.7 mrg void
1003 1.55 eeh iommu_dvmamem_free(t, sb, segs, nsegs)
1004 1.7 mrg bus_dma_tag_t t;
1005 1.55 eeh struct strbuf_ctl *sb;
1006 1.7 mrg bus_dma_segment_t *segs;
1007 1.7 mrg int nsegs;
1008 1.7 mrg {
1009 1.7 mrg
1010 1.22 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_free: segp %p nsegs %d\n",
1011 1.7 mrg segs, nsegs));
1012 1.7 mrg bus_dmamem_free(t->_parent, segs, nsegs);
1013 1.7 mrg }
1014 1.7 mrg
1015 1.7 mrg /*
1016 1.7 mrg * Map the DVMA mappings into the kernel pmap.
1017 1.7 mrg * Check the flags to see whether we're streaming or coherent.
1018 1.7 mrg */
1019 1.7 mrg int
1020 1.55 eeh iommu_dvmamem_map(t, sb, segs, nsegs, size, kvap, flags)
1021 1.7 mrg bus_dma_tag_t t;
1022 1.55 eeh struct strbuf_ctl *sb;
1023 1.7 mrg bus_dma_segment_t *segs;
1024 1.7 mrg int nsegs;
1025 1.7 mrg size_t size;
1026 1.7 mrg caddr_t *kvap;
1027 1.7 mrg int flags;
1028 1.7 mrg {
1029 1.35 chs struct vm_page *m;
1030 1.7 mrg vaddr_t va;
1031 1.7 mrg bus_addr_t addr;
1032 1.7 mrg struct pglist *mlist;
1033 1.8 mrg int cbit;
1034 1.7 mrg
1035 1.22 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: segp %p nsegs %d size %lx\n",
1036 1.7 mrg segs, nsegs, size));
1037 1.7 mrg
1038 1.7 mrg /*
1039 1.8 mrg * Allocate some space in the kernel map, and then map these pages
1040 1.8 mrg * into this space.
1041 1.7 mrg */
1042 1.8 mrg size = round_page(size);
1043 1.8 mrg va = uvm_km_valloc(kernel_map, size);
1044 1.8 mrg if (va == 0)
1045 1.8 mrg return (ENOMEM);
1046 1.7 mrg
1047 1.8 mrg *kvap = (caddr_t)va;
1048 1.7 mrg
1049 1.7 mrg /*
1050 1.7 mrg * digest flags:
1051 1.7 mrg */
1052 1.7 mrg cbit = 0;
1053 1.7 mrg if (flags & BUS_DMA_COHERENT) /* Disable vcache */
1054 1.7 mrg cbit |= PMAP_NVC;
1055 1.7 mrg if (flags & BUS_DMA_NOCACHE) /* sideffects */
1056 1.7 mrg cbit |= PMAP_NC;
1057 1.7 mrg
1058 1.7 mrg /*
1059 1.8 mrg * Now take this and map it into the CPU.
1060 1.7 mrg */
1061 1.7 mrg mlist = segs[0]._ds_mlist;
1062 1.7 mrg for (m = mlist->tqh_first; m != NULL; m = m->pageq.tqe_next) {
1063 1.8 mrg #ifdef DIAGNOSTIC
1064 1.7 mrg if (size == 0)
1065 1.7 mrg panic("iommu_dvmamem_map: size botch");
1066 1.8 mrg #endif
1067 1.7 mrg addr = VM_PAGE_TO_PHYS(m);
1068 1.22 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: "
1069 1.25 mrg "mapping va %lx at %llx\n", va, (unsigned long long)addr | cbit));
1070 1.7 mrg pmap_enter(pmap_kernel(), va, addr | cbit,
1071 1.24 eeh VM_PROT_READ | VM_PROT_WRITE,
1072 1.24 eeh VM_PROT_READ | VM_PROT_WRITE | PMAP_WIRED);
1073 1.7 mrg va += PAGE_SIZE;
1074 1.7 mrg size -= PAGE_SIZE;
1075 1.7 mrg }
1076 1.38 chris pmap_update(pmap_kernel());
1077 1.7 mrg
1078 1.7 mrg return (0);
1079 1.7 mrg }
1080 1.7 mrg
1081 1.7 mrg /*
1082 1.7 mrg * Unmap DVMA mappings from kernel
1083 1.7 mrg */
1084 1.7 mrg void
1085 1.55 eeh iommu_dvmamem_unmap(t, sb, kva, size)
1086 1.7 mrg bus_dma_tag_t t;
1087 1.55 eeh struct strbuf_ctl *sb;
1088 1.7 mrg caddr_t kva;
1089 1.7 mrg size_t size;
1090 1.7 mrg {
1091 1.7 mrg
1092 1.22 mrg DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_unmap: kvm %p size %lx\n",
1093 1.7 mrg kva, size));
1094 1.7 mrg
1095 1.7 mrg #ifdef DIAGNOSTIC
1096 1.7 mrg if ((u_long)kva & PGOFSET)
1097 1.7 mrg panic("iommu_dvmamem_unmap");
1098 1.7 mrg #endif
1099 1.7 mrg
1100 1.7 mrg size = round_page(size);
1101 1.7 mrg pmap_remove(pmap_kernel(), (vaddr_t)kva, size);
1102 1.38 chris pmap_update(pmap_kernel());
1103 1.8 mrg #if 0
1104 1.8 mrg /*
1105 1.8 mrg * XXX ? is this necessary? i think so and i think other
1106 1.8 mrg * implementations are missing it.
1107 1.8 mrg */
1108 1.8 mrg uvm_km_free(kernel_map, (vaddr_t)kva, size);
1109 1.8 mrg #endif
1110 1.1 mrg }
1111