Home | History | Annotate | Line # | Download | only in dev
iommu.c revision 1.62
      1  1.62   petrov /*	$NetBSD: iommu.c,v 1.62 2002/10/24 23:24:01 petrov Exp $	*/
      2   1.7      mrg 
      3   1.7      mrg /*
      4  1.48      eeh  * Copyright (c) 2001, 2002 Eduardo Horvath
      5   1.7      mrg  * Copyright (c) 1999, 2000 Matthew R. Green
      6   1.7      mrg  * All rights reserved.
      7   1.7      mrg  *
      8   1.7      mrg  * Redistribution and use in source and binary forms, with or without
      9   1.7      mrg  * modification, are permitted provided that the following conditions
     10   1.7      mrg  * are met:
     11   1.7      mrg  * 1. Redistributions of source code must retain the above copyright
     12   1.7      mrg  *    notice, this list of conditions and the following disclaimer.
     13   1.7      mrg  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.7      mrg  *    notice, this list of conditions and the following disclaimer in the
     15   1.7      mrg  *    documentation and/or other materials provided with the distribution.
     16   1.7      mrg  * 3. The name of the author may not be used to endorse or promote products
     17   1.7      mrg  *    derived from this software without specific prior written permission.
     18   1.7      mrg  *
     19   1.7      mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20   1.7      mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     21   1.7      mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22   1.7      mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     23   1.7      mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     24   1.7      mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     25   1.7      mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     26   1.7      mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     27   1.7      mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28   1.7      mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29   1.7      mrg  * SUCH DAMAGE.
     30   1.7      mrg  */
     31   1.1      mrg 
     32   1.7      mrg /*
     33   1.7      mrg  * UltraSPARC IOMMU support; used by both the sbus and pci code.
     34   1.7      mrg  */
     35   1.4      mrg #include "opt_ddb.h"
     36   1.4      mrg 
     37   1.1      mrg #include <sys/param.h>
     38   1.1      mrg #include <sys/extent.h>
     39   1.1      mrg #include <sys/malloc.h>
     40   1.1      mrg #include <sys/systm.h>
     41   1.1      mrg #include <sys/device.h>
     42  1.41      chs #include <sys/proc.h>
     43  1.18      mrg 
     44  1.18      mrg #include <uvm/uvm_extern.h>
     45   1.1      mrg 
     46   1.1      mrg #include <machine/bus.h>
     47   1.7      mrg #include <sparc64/sparc64/cache.h>
     48   1.1      mrg #include <sparc64/dev/iommureg.h>
     49   1.1      mrg #include <sparc64/dev/iommuvar.h>
     50   1.1      mrg 
     51   1.1      mrg #include <machine/autoconf.h>
     52   1.1      mrg #include <machine/cpu.h>
     53   1.1      mrg 
     54   1.1      mrg #ifdef DEBUG
     55  1.22      mrg #define IDB_BUSDMA	0x1
     56  1.22      mrg #define IDB_IOMMU	0x2
     57  1.22      mrg #define IDB_INFO	0x4
     58  1.36      eeh #define	IDB_SYNC	0x8
     59  1.10      mrg int iommudebug = 0x0;
     60   1.4      mrg #define DPRINTF(l, s)   do { if (iommudebug & l) printf s; } while (0)
     61   1.4      mrg #else
     62   1.4      mrg #define DPRINTF(l, s)
     63   1.1      mrg #endif
     64   1.1      mrg 
     65  1.55      eeh #define iommu_strbuf_flush(i, v) do {					\
     66  1.55      eeh 	if ((i)->sb_flush)						\
     67  1.55      eeh 		bus_space_write_8((i)->sb_is->is_bustag, (i)->sb_sb,	\
     68  1.50      eeh 			STRBUFREG(strbuf_pgflush), (v));		\
     69  1.42      eeh 	} while (0)
     70  1.42      eeh 
     71  1.55      eeh static	int iommu_strbuf_flush_done __P((struct strbuf_ctl *));
     72  1.11      eeh 
     73   1.1      mrg /*
     74   1.1      mrg  * initialise the UltraSPARC IOMMU (SBUS or PCI):
     75   1.1      mrg  *	- allocate and setup the iotsb.
     76   1.1      mrg  *	- enable the IOMMU
     77   1.7      mrg  *	- initialise the streaming buffers (if they exist)
     78   1.1      mrg  *	- create a private DVMA map.
     79   1.1      mrg  */
     80   1.1      mrg void
     81  1.36      eeh iommu_init(name, is, tsbsize, iovabase)
     82   1.1      mrg 	char *name;
     83   1.1      mrg 	struct iommu_state *is;
     84   1.1      mrg 	int tsbsize;
     85  1.36      eeh 	u_int32_t iovabase;
     86   1.1      mrg {
     87  1.11      eeh 	psize_t size;
     88  1.11      eeh 	vaddr_t va;
     89  1.11      eeh 	paddr_t pa;
     90  1.58      chs 	struct vm_page *pg;
     91  1.58      chs 	struct pglist pglist;
     92   1.1      mrg 
     93   1.1      mrg 	/*
     94   1.1      mrg 	 * Setup the iommu.
     95   1.1      mrg 	 *
     96  1.45      eeh 	 * The sun4u iommu is part of the SBUS or PCI controller so we will
     97  1.45      eeh 	 * deal with it here..
     98   1.1      mrg 	 *
     99  1.45      eeh 	 * For sysio and psycho/psycho+ the IOMMU address space always ends at
    100  1.45      eeh 	 * 0xffffe000, but the starting address depends on the size of the
    101  1.45      eeh 	 * map.  The map size is 1024 * 2 ^ is->is_tsbsize entries, where each
    102  1.45      eeh 	 * entry is 8 bytes.  The start of the map can be calculated by
    103  1.45      eeh 	 * (0xffffe000 << (8 + is->is_tsbsize)).
    104  1.45      eeh 	 *
    105  1.45      eeh 	 * But sabre and hummingbird use a different scheme that seems to
    106  1.45      eeh 	 * be hard-wired, so we read the start and size from the PROM and
    107  1.45      eeh 	 * just use those values.
    108   1.2      eeh 	 */
    109  1.11      eeh 	is->is_cr = (tsbsize << 16) | IOMMUCR_EN;
    110  1.11      eeh 	is->is_tsbsize = tsbsize;
    111  1.45      eeh 	if (iovabase == -1) {
    112  1.45      eeh 		is->is_dvmabase = IOTSB_VSTART(is->is_tsbsize);
    113  1.45      eeh 		is->is_dvmaend = IOTSB_VEND;
    114  1.45      eeh 	} else {
    115  1.45      eeh 		is->is_dvmabase = iovabase;
    116  1.45      eeh 		is->is_dvmaend = iovabase + IOTSB_VSIZE(tsbsize);
    117  1.45      eeh 	}
    118  1.11      eeh 
    119  1.11      eeh 	/*
    120  1.15      eeh 	 * Allocate memory for I/O pagetables.  They need to be physically
    121  1.15      eeh 	 * contiguous.
    122  1.11      eeh 	 */
    123  1.11      eeh 
    124  1.58      chs 	size = NBPG << is->is_tsbsize;
    125  1.11      eeh 	if (uvm_pglistalloc((psize_t)size, (paddr_t)0, (paddr_t)-1,
    126  1.58      chs 		(paddr_t)NBPG, (paddr_t)0, &pglist, 1, 0) != 0)
    127  1.11      eeh 		panic("iommu_init: no memory");
    128  1.11      eeh 
    129  1.11      eeh 	va = uvm_km_valloc(kernel_map, size);
    130  1.11      eeh 	if (va == 0)
    131  1.11      eeh 		panic("iommu_init: no memory");
    132  1.11      eeh 	is->is_tsb = (int64_t *)va;
    133  1.11      eeh 
    134  1.58      chs 	is->is_ptsb = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
    135  1.11      eeh 
    136  1.11      eeh 	/* Map the pages */
    137  1.58      chs 	TAILQ_FOREACH(pg, &pglist, pageq) {
    138  1.58      chs 		pa = VM_PAGE_TO_PHYS(pg);
    139  1.58      chs 		pmap_kenter_pa(va, pa | PMAP_NVC, VM_PROT_READ | VM_PROT_WRITE);
    140  1.11      eeh 		va += NBPG;
    141  1.11      eeh 	}
    142  1.38    chris 	pmap_update(pmap_kernel());
    143  1.58      chs 	memset(is->is_tsb, 0, size);
    144   1.1      mrg 
    145   1.1      mrg #ifdef DEBUG
    146  1.22      mrg 	if (iommudebug & IDB_INFO)
    147   1.1      mrg 	{
    148   1.1      mrg 		/* Probe the iommu */
    149   1.1      mrg 
    150  1.25      mrg 		printf("iommu regs at: cr=%lx tsb=%lx flush=%lx\n",
    151  1.50      eeh 			(u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
    152  1.50      eeh 				offsetof (struct iommureg, iommu_cr)),
    153  1.50      eeh 			(u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
    154  1.50      eeh 				offsetof (struct iommureg, iommu_tsb)),
    155  1.50      eeh 			(u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
    156  1.50      eeh 				offsetof (struct iommureg, iommu_flush)));
    157  1.50      eeh 		printf("iommu cr=%llx tsb=%llx\n",
    158  1.50      eeh 			(unsigned long long)bus_space_read_8(is->is_bustag,
    159  1.50      eeh 				is->is_iommu,
    160  1.50      eeh 				offsetof (struct iommureg, iommu_cr)),
    161  1.50      eeh 			(unsigned long long)bus_space_read_8(is->is_bustag,
    162  1.50      eeh 				is->is_iommu,
    163  1.50      eeh 				offsetof (struct iommureg, iommu_tsb)));
    164  1.58      chs 		printf("TSB base %p phys %llx\n", (void *)is->is_tsb,
    165  1.50      eeh 			(unsigned long long)is->is_ptsb);
    166   1.1      mrg 		delay(1000000); /* 1 s */
    167   1.1      mrg 	}
    168   1.1      mrg #endif
    169   1.1      mrg 
    170   1.1      mrg 	/*
    171   1.1      mrg 	 * now actually start up the IOMMU
    172   1.1      mrg 	 */
    173   1.1      mrg 	iommu_reset(is);
    174   1.1      mrg 
    175   1.1      mrg 	/*
    176   1.1      mrg 	 * Now all the hardware's working we need to allocate a dvma map.
    177   1.1      mrg 	 */
    178  1.58      chs 	printf("DVMA map: %x to %x\n",
    179  1.11      eeh 		(unsigned int)is->is_dvmabase,
    180  1.45      eeh 		(unsigned int)is->is_dvmaend);
    181  1.58      chs 	printf("IOTSB: %llx to %llx\n",
    182  1.47      eeh 		(unsigned long long)is->is_ptsb,
    183  1.47      eeh 		(unsigned long long)(is->is_ptsb + size));
    184   1.1      mrg 	is->is_dvmamap = extent_create(name,
    185  1.45      eeh 				       is->is_dvmabase, is->is_dvmaend - NBPG,
    186   1.1      mrg 				       M_DEVBUF, 0, 0, EX_NOWAIT);
    187   1.1      mrg }
    188   1.1      mrg 
    189   1.8      mrg /*
    190   1.8      mrg  * Streaming buffers don't exist on the UltraSPARC IIi; we should have
    191   1.8      mrg  * detected that already and disabled them.  If not, we will notice that
    192   1.8      mrg  * they aren't there when the STRBUF_EN bit does not remain.
    193   1.8      mrg  */
    194   1.1      mrg void
    195   1.1      mrg iommu_reset(is)
    196   1.1      mrg 	struct iommu_state *is;
    197   1.1      mrg {
    198  1.45      eeh 	int i;
    199  1.55      eeh 	struct strbuf_ctl *sb;
    200   1.1      mrg 
    201   1.1      mrg 	/* Need to do 64-bit stores */
    202  1.58      chs 	bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_tsb),
    203  1.50      eeh 		is->is_ptsb);
    204  1.50      eeh 
    205  1.11      eeh 	/* Enable IOMMU in diagnostic mode */
    206  1.50      eeh 	bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_cr),
    207  1.50      eeh 		is->is_cr|IOMMUCR_DE);
    208  1.11      eeh 
    209  1.58      chs 	for (i = 0; i < 2; i++) {
    210  1.55      eeh 		if ((sb = is->is_sb[i])) {
    211   1.5      mrg 
    212  1.45      eeh 			/* Enable diagnostics mode? */
    213  1.58      chs 			bus_space_write_8(is->is_bustag, is->is_sb[i]->sb_sb,
    214  1.50      eeh 				STRBUFREG(strbuf_ctl), STRBUF_EN);
    215  1.45      eeh 
    216  1.45      eeh 			/* No streaming buffers? Disable them */
    217  1.58      chs 			if (bus_space_read_8(is->is_bustag,
    218  1.58      chs 				is->is_sb[i]->sb_sb,
    219  1.55      eeh 				STRBUFREG(strbuf_ctl)) == 0) {
    220  1.55      eeh 				is->is_sb[i]->sb_flush = NULL;
    221  1.55      eeh 			} else {
    222  1.58      chs 
    223  1.55      eeh 				/*
    224  1.55      eeh 				 * locate the pa of the flush buffer.
    225  1.55      eeh 				 */
    226  1.55      eeh 				(void)pmap_extract(pmap_kernel(),
    227  1.55      eeh 					(vaddr_t)is->is_sb[i]->sb_flush,
    228  1.55      eeh 					&is->is_sb[i]->sb_flushpa);
    229  1.55      eeh 			}
    230  1.45      eeh 		}
    231  1.42      eeh 	}
    232   1.2      eeh }
    233   1.2      eeh 
    234   1.2      eeh /*
    235  1.58      chs  * Here are the iommu control routines.
    236   1.2      eeh  */
    237   1.2      eeh void
    238  1.55      eeh iommu_enter(sb, va, pa, flags)
    239  1.55      eeh 	struct strbuf_ctl *sb;
    240   1.2      eeh 	vaddr_t va;
    241   1.2      eeh 	int64_t pa;
    242   1.2      eeh 	int flags;
    243   1.2      eeh {
    244  1.55      eeh 	struct iommu_state *is = sb->sb_is;
    245  1.55      eeh 	int strbuf = (flags & BUS_DMA_STREAMING);
    246   1.2      eeh 	int64_t tte;
    247   1.2      eeh 
    248   1.2      eeh #ifdef DIAGNOSTIC
    249  1.45      eeh 	if (va < is->is_dvmabase || va > is->is_dvmaend)
    250  1.13      mrg 		panic("iommu_enter: va %#lx not in DVMA space", va);
    251   1.2      eeh #endif
    252   1.2      eeh 
    253  1.55      eeh 	/* Is the streamcache flush really needed? */
    254  1.55      eeh 	if (sb->sb_flush) {
    255  1.55      eeh 		iommu_strbuf_flush(sb, va);
    256  1.55      eeh 		iommu_strbuf_flush_done(sb);
    257  1.55      eeh 	} else
    258  1.55      eeh 		/* If we can't flush the strbuf don't enable it. */
    259  1.55      eeh 		strbuf = 0;
    260  1.55      eeh 
    261  1.58      chs 	tte = MAKEIOTTE(pa, !(flags & BUS_DMA_NOWRITE),
    262  1.55      eeh 		!(flags & BUS_DMA_NOCACHE), (strbuf));
    263  1.50      eeh #ifdef DEBUG
    264  1.50      eeh 	tte |= (flags & 0xff000LL)<<(4*8);
    265  1.50      eeh #endif
    266  1.58      chs 
    267  1.58      chs 	DPRINTF(IDB_IOMMU, ("Clearing TSB slot %d for va %p\n",
    268  1.25      mrg 		       (int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va));
    269   1.2      eeh 	is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] = tte;
    270  1.58      chs 	bus_space_write_8(is->is_bustag, is->is_iommu,
    271  1.50      eeh 		IOMMUREG(iommu_flush), va);
    272  1.22      mrg 	DPRINTF(IDB_IOMMU, ("iommu_enter: va %lx pa %lx TSB[%lx]@%p=%lx\n",
    273  1.50      eeh 		va, (long)pa, (u_long)IOTSBSLOT(va,is->is_tsbsize),
    274  1.50      eeh 		(void *)(u_long)&is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)],
    275  1.50      eeh 		(u_long)tte));
    276  1.39      eeh }
    277  1.39      eeh 
    278  1.39      eeh /*
    279  1.39      eeh  * Find the value of a DVMA address (debug routine).
    280  1.39      eeh  */
    281  1.39      eeh paddr_t
    282  1.39      eeh iommu_extract(is, dva)
    283  1.39      eeh 	struct iommu_state *is;
    284  1.39      eeh 	vaddr_t dva;
    285  1.39      eeh {
    286  1.39      eeh 	int64_t tte = 0;
    287  1.58      chs 
    288  1.45      eeh 	if (dva >= is->is_dvmabase && dva < is->is_dvmaend)
    289  1.55      eeh 		tte = is->is_tsb[IOTSBSLOT(dva, is->is_tsbsize)];
    290  1.39      eeh 
    291  1.54      eeh 	if ((tte & IOTTE_V) == 0)
    292  1.39      eeh 		return ((paddr_t)-1L);
    293  1.54      eeh 	return (tte & IOTTE_PAMASK);
    294   1.2      eeh }
    295   1.2      eeh 
    296   1.2      eeh /*
    297   1.2      eeh  * iommu_remove: removes mappings created by iommu_enter
    298   1.2      eeh  *
    299   1.2      eeh  * Only demap from IOMMU if flag is set.
    300   1.8      mrg  *
    301   1.8      mrg  * XXX: this function needs better internal error checking.
    302   1.2      eeh  */
    303   1.2      eeh void
    304   1.2      eeh iommu_remove(is, va, len)
    305   1.2      eeh 	struct iommu_state *is;
    306   1.2      eeh 	vaddr_t va;
    307   1.2      eeh 	size_t len;
    308   1.2      eeh {
    309   1.2      eeh 
    310   1.2      eeh #ifdef DIAGNOSTIC
    311  1.45      eeh 	if (va < is->is_dvmabase || va > is->is_dvmaend)
    312  1.25      mrg 		panic("iommu_remove: va 0x%lx not in DVMA space", (u_long)va);
    313   1.2      eeh 	if ((long)(va + len) < (long)va)
    314  1.58      chs 		panic("iommu_remove: va 0x%lx + len 0x%lx wraps",
    315   1.2      eeh 		      (long) va, (long) len);
    316  1.58      chs 	if (len & ~0xfffffff)
    317  1.25      mrg 		panic("iommu_remove: rediculous len 0x%lx", (u_long)len);
    318   1.2      eeh #endif
    319   1.2      eeh 
    320   1.2      eeh 	va = trunc_page(va);
    321  1.22      mrg 	DPRINTF(IDB_IOMMU, ("iommu_remove: va %lx TSB[%lx]@%p\n",
    322  1.50      eeh 		va, (u_long)IOTSBSLOT(va, is->is_tsbsize),
    323  1.50      eeh 		&is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)]));
    324   1.2      eeh 	while (len > 0) {
    325  1.50      eeh 		DPRINTF(IDB_IOMMU, ("iommu_remove: clearing TSB slot %d "
    326  1.50      eeh 			"for va %p size %lx\n",
    327  1.50      eeh 			(int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va,
    328  1.50      eeh 			(u_long)len));
    329  1.10      mrg 		if (len <= NBPG)
    330  1.10      mrg 			len = 0;
    331  1.10      mrg 		else
    332   1.8      mrg 			len -= NBPG;
    333   1.8      mrg 
    334  1.47      eeh 		/* XXX Zero-ing the entry would not require RMW */
    335  1.47      eeh 		is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] &= ~IOTTE_V;
    336  1.58      chs 		bus_space_write_8(is->is_bustag, is->is_iommu,
    337  1.50      eeh 			IOMMUREG(iommu_flush), va);
    338   1.2      eeh 		va += NBPG;
    339   1.2      eeh 	}
    340   1.2      eeh }
    341   1.2      eeh 
    342  1.58      chs static int
    343  1.55      eeh iommu_strbuf_flush_done(sb)
    344  1.55      eeh 	struct strbuf_ctl *sb;
    345   1.2      eeh {
    346  1.55      eeh 	struct iommu_state *is = sb->sb_is;
    347   1.2      eeh 	struct timeval cur, flushtimeout;
    348   1.2      eeh 
    349   1.2      eeh #define BUMPTIME(t, usec) { \
    350   1.2      eeh 	register volatile struct timeval *tp = (t); \
    351   1.2      eeh 	register long us; \
    352   1.2      eeh  \
    353   1.2      eeh 	tp->tv_usec = us = tp->tv_usec + (usec); \
    354   1.2      eeh 	if (us >= 1000000) { \
    355   1.2      eeh 		tp->tv_usec = us - 1000000; \
    356   1.2      eeh 		tp->tv_sec++; \
    357   1.2      eeh 	} \
    358   1.2      eeh }
    359   1.5      mrg 
    360  1.55      eeh 	if (!sb->sb_flush)
    361   1.5      mrg 		return (0);
    362  1.58      chs 
    363   1.7      mrg 	/*
    364   1.7      mrg 	 * Streaming buffer flushes:
    365  1.58      chs 	 *
    366   1.7      mrg 	 *   1 Tell strbuf to flush by storing va to strbuf_pgflush.  If
    367   1.7      mrg 	 *     we're not on a cache line boundary (64-bits):
    368   1.7      mrg 	 *   2 Store 0 in flag
    369   1.7      mrg 	 *   3 Store pointer to flag in flushsync
    370   1.7      mrg 	 *   4 wait till flushsync becomes 0x1
    371   1.7      mrg 	 *
    372   1.7      mrg 	 * If it takes more than .5 sec, something
    373   1.7      mrg 	 * went wrong.
    374   1.7      mrg 	 */
    375   1.2      eeh 
    376  1.55      eeh 	*sb->sb_flush = 0;
    377  1.58      chs 	bus_space_write_8(is->is_bustag, sb->sb_sb,
    378  1.55      eeh 		STRBUFREG(strbuf_flushsync), sb->sb_flushpa);
    379   1.2      eeh 
    380  1.58      chs 	microtime(&flushtimeout);
    381   1.2      eeh 	cur = flushtimeout;
    382   1.2      eeh 	BUMPTIME(&flushtimeout, 500000); /* 1/2 sec */
    383  1.58      chs 
    384  1.55      eeh 	DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flush = %lx "
    385  1.42      eeh 		"at va = %lx pa = %lx now=%lx:%lx until = %lx:%lx\n",
    386  1.58      chs 		(long)*sb->sb_flush, (long)sb->sb_flush, (long)sb->sb_flushpa,
    387  1.42      eeh 		cur.tv_sec, cur.tv_usec,
    388  1.42      eeh 		flushtimeout.tv_sec, flushtimeout.tv_usec));
    389  1.42      eeh 
    390   1.2      eeh 	/* Bypass non-coherent D$ */
    391  1.55      eeh 	while ((!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) &&
    392  1.59   martin 		timercmp(&cur, &flushtimeout, <=))
    393   1.2      eeh 		microtime(&cur);
    394   1.2      eeh 
    395   1.2      eeh #ifdef DIAGNOSTIC
    396  1.55      eeh 	if (!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) {
    397  1.55      eeh 		printf("iommu_strbuf_flush_done: flush timeout %p, at %p\n",
    398  1.55      eeh 			(void *)(u_long)*sb->sb_flush,
    399  1.55      eeh 			(void *)(u_long)sb->sb_flushpa); /* panic? */
    400   1.2      eeh #ifdef DDB
    401   1.2      eeh 		Debugger();
    402   1.2      eeh #endif
    403   1.2      eeh 	}
    404   1.2      eeh #endif
    405  1.31      eeh 	DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flushed\n"));
    406  1.55      eeh 	return (*sb->sb_flush);
    407   1.7      mrg }
    408   1.7      mrg 
    409   1.7      mrg /*
    410   1.7      mrg  * IOMMU DVMA operations, common to SBUS and PCI.
    411   1.7      mrg  */
    412   1.7      mrg int
    413  1.55      eeh iommu_dvmamap_load(t, sb, map, buf, buflen, p, flags)
    414   1.7      mrg 	bus_dma_tag_t t;
    415  1.55      eeh 	struct strbuf_ctl *sb;
    416   1.7      mrg 	bus_dmamap_t map;
    417   1.7      mrg 	void *buf;
    418   1.7      mrg 	bus_size_t buflen;
    419   1.7      mrg 	struct proc *p;
    420   1.7      mrg 	int flags;
    421   1.7      mrg {
    422  1.55      eeh 	struct iommu_state *is = sb->sb_is;
    423   1.7      mrg 	int s;
    424   1.7      mrg 	int err;
    425   1.7      mrg 	bus_size_t sgsize;
    426   1.7      mrg 	paddr_t curaddr;
    427  1.40      eeh 	u_long dvmaddr, sgstart, sgend;
    428  1.21      eeh 	bus_size_t align, boundary;
    429   1.7      mrg 	vaddr_t vaddr = (vaddr_t)buf;
    430  1.40      eeh 	int seg;
    431  1.58      chs 	struct pmap *pmap;
    432   1.7      mrg 
    433   1.7      mrg 	if (map->dm_nsegs) {
    434   1.7      mrg 		/* Already in use?? */
    435   1.7      mrg #ifdef DIAGNOSTIC
    436   1.7      mrg 		printf("iommu_dvmamap_load: map still in use\n");
    437   1.7      mrg #endif
    438   1.7      mrg 		bus_dmamap_unload(t, map);
    439   1.7      mrg 	}
    440  1.58      chs 
    441   1.7      mrg 	/*
    442   1.7      mrg 	 * Make sure that on error condition we return "no valid mappings".
    443   1.7      mrg 	 */
    444   1.7      mrg 	map->dm_nsegs = 0;
    445   1.7      mrg 	if (buflen > map->_dm_size) {
    446  1.22      mrg 		DPRINTF(IDB_BUSDMA,
    447   1.7      mrg 		    ("iommu_dvmamap_load(): error %d > %d -- "
    448  1.25      mrg 		     "map size exceeded!\n", (int)buflen, (int)map->_dm_size));
    449   1.7      mrg 		return (EINVAL);
    450   1.7      mrg 	}
    451   1.7      mrg 
    452   1.7      mrg 	sgsize = round_page(buflen + ((int)vaddr & PGOFSET));
    453  1.20      mrg 
    454   1.7      mrg 	/*
    455  1.21      eeh 	 * A boundary presented to bus_dmamem_alloc() takes precedence
    456  1.21      eeh 	 * over boundary in the map.
    457   1.7      mrg 	 */
    458  1.21      eeh 	if ((boundary = (map->dm_segs[0]._ds_boundary)) == 0)
    459  1.21      eeh 		boundary = map->_dm_boundary;
    460  1.21      eeh 	align = max(map->dm_segs[0]._ds_align, NBPG);
    461  1.58      chs 
    462  1.58      chs 	/*
    463  1.58      chs 	 * If our segment size is larger than the boundary we need to
    464  1.40      eeh 	 * split the transfer up int little pieces ourselves.
    465  1.40      eeh 	 */
    466  1.58      chs 	s = splhigh();
    467  1.58      chs 	err = extent_alloc(is->is_dvmamap, sgsize, align,
    468  1.58      chs 		(sgsize > boundary) ? 0 : boundary,
    469  1.54      eeh 		EX_NOWAIT|EX_BOUNDZERO, &dvmaddr);
    470   1.7      mrg 	splx(s);
    471   1.7      mrg 
    472   1.7      mrg #ifdef DEBUG
    473  1.58      chs 	if (err || (dvmaddr == (bus_addr_t)-1))
    474  1.58      chs 	{
    475   1.7      mrg 		printf("iommu_dvmamap_load(): extent_alloc(%d, %x) failed!\n",
    476  1.25      mrg 		    (int)sgsize, flags);
    477  1.40      eeh #ifdef DDB
    478   1.7      mrg 		Debugger();
    479  1.40      eeh #endif
    480  1.58      chs 	}
    481  1.58      chs #endif
    482  1.11      eeh 	if (err != 0)
    483  1.11      eeh 		return (err);
    484  1.11      eeh 
    485   1.7      mrg 	if (dvmaddr == (bus_addr_t)-1)
    486   1.7      mrg 		return (ENOMEM);
    487   1.7      mrg 
    488  1.40      eeh 	/* Set the active DVMA map */
    489  1.40      eeh 	map->_dm_dvmastart = dvmaddr;
    490  1.40      eeh 	map->_dm_dvmasize = sgsize;
    491  1.40      eeh 
    492  1.40      eeh 	/*
    493  1.40      eeh 	 * Now split the DVMA range into segments, not crossing
    494  1.40      eeh 	 * the boundary.
    495  1.40      eeh 	 */
    496  1.40      eeh 	seg = 0;
    497  1.40      eeh 	sgstart = dvmaddr + (vaddr & PGOFSET);
    498  1.40      eeh 	sgend = sgstart + buflen - 1;
    499  1.40      eeh 	map->dm_segs[seg].ds_addr = sgstart;
    500  1.40      eeh 	DPRINTF(IDB_INFO, ("iommu_dvmamap_load: boundary %lx boundary-1 %lx "
    501  1.61   martin 		"~(boundary-1) %lx\n", (long)boundary, (long)(boundary-1), (long)~(boundary-1)));
    502  1.40      eeh 	while ((sgstart & ~(boundary - 1)) != (sgend & ~(boundary - 1))) {
    503  1.40      eeh 		/* Oops.  We crossed a boundary.  Split the xfer. */
    504  1.40      eeh 		DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
    505  1.40      eeh 			"seg %d start %lx size %lx\n", seg,
    506  1.58      chs 			(long)map->dm_segs[seg].ds_addr,
    507  1.61   martin 			(long)map->dm_segs[seg].ds_len));
    508  1.49  tsutsui 		map->dm_segs[seg].ds_len =
    509  1.49  tsutsui 		    boundary - (sgstart & (boundary - 1));
    510  1.53      eeh 		if (++seg >= map->_dm_segcnt) {
    511  1.40      eeh 			/* Too many segments.  Fail the operation. */
    512  1.40      eeh 			DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
    513  1.40      eeh 				"too many segments %d\n", seg));
    514  1.40      eeh 			s = splhigh();
    515  1.40      eeh 			/* How can this fail?  And if it does what can we do? */
    516  1.40      eeh 			err = extent_free(is->is_dvmamap,
    517  1.40      eeh 				dvmaddr, sgsize, EX_NOWAIT);
    518  1.40      eeh 			map->_dm_dvmastart = 0;
    519  1.40      eeh 			map->_dm_dvmasize = 0;
    520  1.43      eeh 			splx(s);
    521  1.40      eeh 			return (E2BIG);
    522  1.40      eeh 		}
    523  1.40      eeh 		sgstart = roundup(sgstart, boundary);
    524  1.40      eeh 		map->dm_segs[seg].ds_addr = sgstart;
    525  1.40      eeh 	}
    526  1.40      eeh 	map->dm_segs[seg].ds_len = sgend - sgstart + 1;
    527  1.40      eeh 	DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
    528  1.40      eeh 		"seg %d start %lx size %lx\n", seg,
    529  1.61   martin 		(long)map->dm_segs[seg].ds_addr, (long)map->dm_segs[seg].ds_len));
    530  1.40      eeh 	map->dm_nsegs = seg+1;
    531   1.7      mrg 	map->dm_mapsize = buflen;
    532   1.7      mrg 
    533   1.7      mrg 	if (p != NULL)
    534   1.7      mrg 		pmap = p->p_vmspace->vm_map.pmap;
    535   1.7      mrg 	else
    536   1.7      mrg 		pmap = pmap_kernel();
    537   1.7      mrg 
    538   1.7      mrg 	for (; buflen > 0; ) {
    539  1.58      chs 
    540   1.7      mrg 		/*
    541   1.7      mrg 		 * Get the physical address for this page.
    542   1.7      mrg 		 */
    543   1.7      mrg 		if (pmap_extract(pmap, (vaddr_t)vaddr, &curaddr) == FALSE) {
    544   1.7      mrg 			bus_dmamap_unload(t, map);
    545   1.7      mrg 			return (-1);
    546   1.7      mrg 		}
    547   1.7      mrg 
    548   1.7      mrg 		/*
    549   1.7      mrg 		 * Compute the segment size, and adjust counts.
    550   1.7      mrg 		 */
    551   1.7      mrg 		sgsize = NBPG - ((u_long)vaddr & PGOFSET);
    552   1.7      mrg 		if (buflen < sgsize)
    553   1.7      mrg 			sgsize = buflen;
    554   1.7      mrg 
    555  1.22      mrg 		DPRINTF(IDB_BUSDMA,
    556  1.36      eeh 		    ("iommu_dvmamap_load: map %p loading va %p "
    557  1.36      eeh 			    "dva %lx at pa %lx\n",
    558  1.36      eeh 			    map, (void *)vaddr, (long)dvmaddr,
    559  1.54      eeh 			    (long)(curaddr & ~(NBPG-1))));
    560  1.55      eeh 		iommu_enter(sb, trunc_page(dvmaddr), trunc_page(curaddr),
    561  1.45      eeh 		    flags|0x4000);
    562  1.58      chs 
    563   1.7      mrg 		dvmaddr += PAGE_SIZE;
    564   1.7      mrg 		vaddr += sgsize;
    565   1.7      mrg 		buflen -= sgsize;
    566   1.7      mrg 	}
    567  1.45      eeh #ifdef DIAGNOSTIC
    568  1.45      eeh 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    569  1.45      eeh 		if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
    570  1.45      eeh 			map->dm_segs[seg].ds_addr > is->is_dvmaend) {
    571  1.45      eeh 			printf("seg %d dvmaddr %lx out of range %x - %x\n",
    572  1.58      chs 				seg, (long)map->dm_segs[seg].ds_addr,
    573  1.45      eeh 				is->is_dvmabase, is->is_dvmaend);
    574  1.57      chs #ifdef DDB
    575  1.45      eeh 			Debugger();
    576  1.57      chs #endif
    577  1.45      eeh 		}
    578  1.45      eeh 	}
    579  1.45      eeh #endif
    580   1.7      mrg 	return (0);
    581   1.7      mrg }
    582   1.7      mrg 
    583   1.7      mrg 
    584   1.7      mrg void
    585  1.55      eeh iommu_dvmamap_unload(t, sb, map)
    586   1.7      mrg 	bus_dma_tag_t t;
    587  1.55      eeh 	struct strbuf_ctl *sb;
    588   1.7      mrg 	bus_dmamap_t map;
    589   1.7      mrg {
    590  1.55      eeh 	struct iommu_state *is = sb->sb_is;
    591  1.40      eeh 	int error, s;
    592   1.7      mrg 	bus_size_t sgsize;
    593   1.7      mrg 
    594  1.40      eeh 	/* Flush the iommu */
    595  1.40      eeh #ifdef DEBUG
    596  1.40      eeh 	if (!map->_dm_dvmastart) {
    597  1.40      eeh 		printf("iommu_dvmamap_unload: No dvmastart is zero\n");
    598  1.40      eeh #ifdef DDB
    599  1.40      eeh 		Debugger();
    600  1.40      eeh #endif
    601  1.40      eeh 	}
    602  1.40      eeh #endif
    603  1.40      eeh 	iommu_remove(is, map->_dm_dvmastart, map->_dm_dvmasize);
    604   1.7      mrg 
    605  1.23      eeh 	/* Flush the caches */
    606  1.23      eeh 	bus_dmamap_unload(t->_parent, map);
    607  1.23      eeh 
    608   1.7      mrg 	/* Mark the mappings as invalid. */
    609   1.7      mrg 	map->dm_mapsize = 0;
    610   1.7      mrg 	map->dm_nsegs = 0;
    611  1.58      chs 
    612   1.7      mrg 	s = splhigh();
    613  1.58      chs 	error = extent_free(is->is_dvmamap, map->_dm_dvmastart,
    614  1.40      eeh 		map->_dm_dvmasize, EX_NOWAIT);
    615  1.43      eeh 	map->_dm_dvmastart = 0;
    616  1.43      eeh 	map->_dm_dvmasize = 0;
    617   1.7      mrg 	splx(s);
    618   1.7      mrg 	if (error != 0)
    619   1.7      mrg 		printf("warning: %qd of DVMA space lost\n", (long long)sgsize);
    620  1.40      eeh 
    621  1.40      eeh 	/* Clear the map */
    622   1.9      eeh }
    623   1.9      eeh 
    624   1.9      eeh 
    625   1.9      eeh int
    626  1.55      eeh iommu_dvmamap_load_raw(t, sb, map, segs, nsegs, flags, size)
    627   1.9      eeh 	bus_dma_tag_t t;
    628  1.55      eeh 	struct strbuf_ctl *sb;
    629   1.9      eeh 	bus_dmamap_t map;
    630   1.9      eeh 	bus_dma_segment_t *segs;
    631   1.9      eeh 	int nsegs;
    632  1.22      mrg 	int flags;
    633   1.9      eeh 	bus_size_t size;
    634   1.9      eeh {
    635  1.55      eeh 	struct iommu_state *is = sb->sb_is;
    636  1.58      chs 	struct vm_page *pg;
    637  1.40      eeh 	int i, j, s;
    638  1.26   martin 	int left;
    639   1.9      eeh 	int err;
    640   1.9      eeh 	bus_size_t sgsize;
    641   1.9      eeh 	paddr_t pa;
    642  1.21      eeh 	bus_size_t boundary, align;
    643  1.40      eeh 	u_long dvmaddr, sgstart, sgend;
    644  1.58      chs 	struct pglist *pglist;
    645   1.9      eeh 	int pagesz = PAGE_SIZE;
    646  1.45      eeh 	int npg = 0; /* DEBUG */
    647   1.9      eeh 
    648   1.9      eeh 	if (map->dm_nsegs) {
    649   1.9      eeh 		/* Already in use?? */
    650   1.9      eeh #ifdef DIAGNOSTIC
    651   1.9      eeh 		printf("iommu_dvmamap_load_raw: map still in use\n");
    652   1.9      eeh #endif
    653   1.9      eeh 		bus_dmamap_unload(t, map);
    654   1.9      eeh 	}
    655  1.40      eeh 
    656  1.40      eeh 	/*
    657  1.40      eeh 	 * A boundary presented to bus_dmamem_alloc() takes precedence
    658  1.40      eeh 	 * over boundary in the map.
    659  1.40      eeh 	 */
    660  1.40      eeh 	if ((boundary = segs[0]._ds_boundary) == 0)
    661  1.40      eeh 		boundary = map->_dm_boundary;
    662  1.40      eeh 
    663  1.45      eeh 	align = max(segs[0]._ds_align, pagesz);
    664  1.40      eeh 
    665   1.9      eeh 	/*
    666   1.9      eeh 	 * Make sure that on error condition we return "no valid mappings".
    667   1.9      eeh 	 */
    668   1.9      eeh 	map->dm_nsegs = 0;
    669  1.26   martin 	/* Count up the total number of pages we need */
    670  1.26   martin 	pa = segs[0].ds_addr;
    671  1.26   martin 	sgsize = 0;
    672  1.40      eeh 	left = size;
    673  1.58      chs 	for (i = 0; left && i < nsegs; i++) {
    674  1.26   martin 		if (round_page(pa) != round_page(segs[i].ds_addr))
    675  1.26   martin 			sgsize = round_page(sgsize);
    676  1.40      eeh 		sgsize += min(left, segs[i].ds_len);
    677  1.40      eeh 		left -= segs[i].ds_len;
    678  1.26   martin 		pa = segs[i].ds_addr + segs[i].ds_len;
    679  1.26   martin 	}
    680  1.26   martin 	sgsize = round_page(sgsize);
    681   1.9      eeh 
    682  1.40      eeh 	s = splhigh();
    683  1.58      chs 	/*
    684  1.58      chs 	 * If our segment size is larger than the boundary we need to
    685  1.45      eeh 	 * split the transfer up into little pieces ourselves.
    686   1.9      eeh 	 */
    687  1.40      eeh 	err = extent_alloc(is->is_dvmamap, sgsize, align,
    688  1.40      eeh 		(sgsize > boundary) ? 0 : boundary,
    689  1.40      eeh 		((flags & BUS_DMA_NOWAIT) == 0 ? EX_WAITOK : EX_NOWAIT) |
    690  1.54      eeh 		EX_BOUNDZERO, &dvmaddr);
    691   1.9      eeh 	splx(s);
    692   1.9      eeh 
    693   1.9      eeh 	if (err != 0)
    694   1.9      eeh 		return (err);
    695   1.9      eeh 
    696   1.9      eeh #ifdef DEBUG
    697  1.58      chs 	if (dvmaddr == (bus_addr_t)-1)
    698  1.58      chs 	{
    699   1.9      eeh 		printf("iommu_dvmamap_load_raw(): extent_alloc(%d, %x) failed!\n",
    700  1.25      mrg 		    (int)sgsize, flags);
    701  1.57      chs #ifdef DDB
    702   1.9      eeh 		Debugger();
    703  1.57      chs #endif
    704  1.58      chs 	}
    705  1.58      chs #endif
    706   1.9      eeh 	if (dvmaddr == (bus_addr_t)-1)
    707   1.9      eeh 		return (ENOMEM);
    708   1.9      eeh 
    709  1.40      eeh 	/* Set the active DVMA map */
    710  1.40      eeh 	map->_dm_dvmastart = dvmaddr;
    711  1.40      eeh 	map->_dm_dvmasize = sgsize;
    712  1.40      eeh 
    713  1.58      chs 	if ((pglist = segs[0]._ds_mlist) == NULL) {
    714  1.26   martin 		u_long prev_va = NULL;
    715  1.45      eeh 		paddr_t prev_pa = 0;
    716  1.45      eeh 		int end = 0, offset;
    717  1.45      eeh 
    718  1.26   martin 		/*
    719  1.45      eeh 		 * This segs is made up of individual physical
    720  1.58      chs 		 *  segments, probably by _bus_dmamap_load_uio() or
    721  1.26   martin 		 * _bus_dmamap_load_mbuf().  Ignore the mlist and
    722  1.45      eeh 		 * load each one individually.
    723  1.26   martin 		 */
    724  1.40      eeh 		map->dm_mapsize = size;
    725  1.40      eeh 
    726  1.45      eeh 		j = 0;
    727  1.45      eeh 		for (i = 0; i < nsegs ; i++) {
    728  1.40      eeh 
    729  1.45      eeh 			pa = segs[i].ds_addr;
    730  1.45      eeh 			offset = (pa & PGOFSET);
    731  1.45      eeh 			pa = trunc_page(pa);
    732  1.45      eeh 			dvmaddr = trunc_page(dvmaddr);
    733  1.45      eeh 			left = min(size, segs[i].ds_len);
    734  1.45      eeh 
    735  1.45      eeh 			DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: converting "
    736  1.58      chs 				"physseg %d start %lx size %lx\n", i,
    737  1.61   martin 				(long)segs[i].ds_addr, (long)segs[i].ds_len));
    738  1.26   martin 
    739  1.58      chs 			if ((pa == prev_pa) &&
    740  1.47      eeh 				((offset != 0) || (end != offset))) {
    741  1.45      eeh 				/* We can re-use this mapping */
    742  1.45      eeh 				dvmaddr = prev_va;
    743  1.45      eeh 			}
    744  1.29   martin 
    745  1.45      eeh 			sgstart = dvmaddr + offset;
    746  1.45      eeh 			sgend = sgstart + left - 1;
    747  1.26   martin 
    748  1.45      eeh 			/* Are the segments virtually adjacent? */
    749  1.58      chs 			if ((j > 0) && (end == offset) &&
    750  1.45      eeh 				((offset == 0) || (pa == prev_pa))) {
    751  1.45      eeh 				/* Just append to the previous segment. */
    752  1.45      eeh 				map->dm_segs[--j].ds_len += left;
    753  1.45      eeh 				DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    754  1.45      eeh 					"appending seg %d start %lx size %lx\n", j,
    755  1.58      chs 					(long)map->dm_segs[j].ds_addr,
    756  1.61   martin 					(long)map->dm_segs[j].ds_len));
    757  1.45      eeh 			} else {
    758  1.53      eeh 				if (j >= map->_dm_segcnt) {
    759  1.55      eeh 					iommu_dvmamap_unload(t, sb, map);
    760  1.53      eeh 					return (E2BIG);
    761  1.53      eeh 				}
    762  1.45      eeh 				map->dm_segs[j].ds_addr = sgstart;
    763  1.45      eeh 				map->dm_segs[j].ds_len = left;
    764  1.45      eeh 				DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    765  1.45      eeh 					"seg %d start %lx size %lx\n", j,
    766  1.48      eeh 					(long)map->dm_segs[j].ds_addr,
    767  1.61   martin 					(long)map->dm_segs[j].ds_len));
    768  1.40      eeh 			}
    769  1.45      eeh 			end = (offset + left) & PGOFSET;
    770  1.40      eeh 
    771  1.40      eeh 			/* Check for boundary issues */
    772  1.40      eeh 			while ((sgstart & ~(boundary - 1)) !=
    773  1.40      eeh 				(sgend & ~(boundary - 1))) {
    774  1.40      eeh 				/* Need a new segment. */
    775  1.40      eeh 				map->dm_segs[j].ds_len =
    776  1.53      eeh 					boundary - (sgstart & (boundary - 1));
    777  1.40      eeh 				DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    778  1.40      eeh 					"seg %d start %lx size %lx\n", j,
    779  1.58      chs 					(long)map->dm_segs[j].ds_addr,
    780  1.61   martin 					(long)map->dm_segs[j].ds_len));
    781  1.53      eeh 				if (++j >= map->_dm_segcnt) {
    782  1.55      eeh 					iommu_dvmamap_unload(t, sb, map);
    783  1.40      eeh 					return (E2BIG);
    784  1.40      eeh 				}
    785  1.40      eeh 				sgstart = roundup(sgstart, boundary);
    786  1.40      eeh 				map->dm_segs[j].ds_addr = sgstart;
    787  1.40      eeh 				map->dm_segs[j].ds_len = sgend - sgstart + 1;
    788  1.40      eeh 			}
    789  1.40      eeh 
    790  1.26   martin 			if (sgsize == 0)
    791  1.26   martin 				panic("iommu_dmamap_load_raw: size botch");
    792  1.40      eeh 
    793  1.45      eeh 			/* Now map a series of pages. */
    794  1.51      eeh 			while (dvmaddr <= sgend) {
    795  1.45      eeh 				DPRINTF(IDB_BUSDMA,
    796  1.45      eeh 					("iommu_dvmamap_load_raw: map %p "
    797  1.45      eeh 						"loading va %lx at pa %lx\n",
    798  1.45      eeh 						map, (long)dvmaddr,
    799  1.45      eeh 						(long)(pa)));
    800  1.45      eeh 				/* Enter it if we haven't before. */
    801  1.46      eeh 				if (prev_va != dvmaddr)
    802  1.55      eeh 					iommu_enter(sb, prev_va = dvmaddr,
    803  1.45      eeh 						prev_pa = pa,
    804  1.58      chs 						flags | (++npg << 12));
    805  1.45      eeh 				dvmaddr += pagesz;
    806  1.45      eeh 				pa += pagesz;
    807  1.45      eeh 			}
    808  1.45      eeh 
    809  1.45      eeh 			size -= left;
    810  1.45      eeh 			++j;
    811  1.26   martin 		}
    812  1.45      eeh 
    813  1.45      eeh 		map->dm_nsegs = j;
    814  1.45      eeh #ifdef DIAGNOSTIC
    815  1.45      eeh 		{ int seg;
    816  1.45      eeh 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    817  1.45      eeh 		if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
    818  1.45      eeh 			map->dm_segs[seg].ds_addr > is->is_dvmaend) {
    819  1.45      eeh 			printf("seg %d dvmaddr %lx out of range %x - %x\n",
    820  1.58      chs 				seg, (long)map->dm_segs[seg].ds_addr,
    821  1.45      eeh 				is->is_dvmabase, is->is_dvmaend);
    822  1.57      chs #ifdef DDB
    823  1.45      eeh 			Debugger();
    824  1.57      chs #endif
    825  1.45      eeh 		}
    826  1.45      eeh 	}
    827  1.45      eeh 		}
    828  1.45      eeh #endif
    829  1.26   martin 		return (0);
    830  1.26   martin 	}
    831  1.58      chs 
    832   1.9      eeh 	/*
    833  1.40      eeh 	 * This was allocated with bus_dmamem_alloc.
    834  1.58      chs 	 * The pages are on a `pglist'.
    835   1.9      eeh 	 */
    836   1.9      eeh 	map->dm_mapsize = size;
    837  1.26   martin 	i = 0;
    838  1.40      eeh 	sgstart = dvmaddr;
    839  1.40      eeh 	sgend = sgstart + size - 1;
    840  1.40      eeh 	map->dm_segs[i].ds_addr = sgstart;
    841  1.40      eeh 	while ((sgstart & ~(boundary - 1)) != (sgend & ~(boundary - 1))) {
    842  1.40      eeh 		/* Oops.  We crossed a boundary.  Split the xfer. */
    843  1.53      eeh 		map->dm_segs[i].ds_len = boundary - (sgstart & (boundary - 1));
    844  1.40      eeh 		DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    845  1.40      eeh 			"seg %d start %lx size %lx\n", i,
    846  1.48      eeh 			(long)map->dm_segs[i].ds_addr,
    847  1.61   martin 			(long)map->dm_segs[i].ds_len));
    848  1.53      eeh 		if (++i >= map->_dm_segcnt) {
    849  1.40      eeh 			/* Too many segments.  Fail the operation. */
    850  1.40      eeh 			s = splhigh();
    851  1.40      eeh 			/* How can this fail?  And if it does what can we do? */
    852  1.40      eeh 			err = extent_free(is->is_dvmamap,
    853  1.40      eeh 				dvmaddr, sgsize, EX_NOWAIT);
    854  1.40      eeh 			map->_dm_dvmastart = 0;
    855  1.40      eeh 			map->_dm_dvmasize = 0;
    856  1.43      eeh 			splx(s);
    857  1.40      eeh 			return (E2BIG);
    858  1.40      eeh 		}
    859  1.40      eeh 		sgstart = roundup(sgstart, boundary);
    860  1.40      eeh 		map->dm_segs[i].ds_addr = sgstart;
    861  1.40      eeh 	}
    862  1.40      eeh 	DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    863  1.40      eeh 			"seg %d start %lx size %lx\n", i,
    864  1.61   martin 			(long)map->dm_segs[i].ds_addr, (long)map->dm_segs[i].ds_len));
    865  1.40      eeh 	map->dm_segs[i].ds_len = sgend - sgstart + 1;
    866   1.9      eeh 
    867  1.58      chs 	TAILQ_FOREACH(pg, pglist, pageq) {
    868   1.9      eeh 		if (sgsize == 0)
    869   1.9      eeh 			panic("iommu_dmamap_load_raw: size botch");
    870  1.58      chs 		pa = VM_PAGE_TO_PHYS(pg);
    871   1.9      eeh 
    872  1.22      mrg 		DPRINTF(IDB_BUSDMA,
    873   1.9      eeh 		    ("iommu_dvmamap_load_raw: map %p loading va %lx at pa %lx\n",
    874   1.9      eeh 		    map, (long)dvmaddr, (long)(pa)));
    875  1.55      eeh 		iommu_enter(sb, dvmaddr, pa, flags|0x8000);
    876  1.58      chs 
    877   1.9      eeh 		dvmaddr += pagesz;
    878   1.9      eeh 		sgsize -= pagesz;
    879   1.9      eeh 	}
    880  1.40      eeh 	map->dm_mapsize = size;
    881  1.40      eeh 	map->dm_nsegs = i+1;
    882  1.45      eeh #ifdef DIAGNOSTIC
    883  1.45      eeh 	{ int seg;
    884  1.45      eeh 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    885  1.45      eeh 		if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
    886  1.45      eeh 			map->dm_segs[seg].ds_addr > is->is_dvmaend) {
    887  1.45      eeh 			printf("seg %d dvmaddr %lx out of range %x - %x\n",
    888  1.58      chs 				seg, (long)map->dm_segs[seg].ds_addr,
    889  1.45      eeh 				is->is_dvmabase, is->is_dvmaend);
    890  1.57      chs #ifdef DDB
    891  1.45      eeh 			Debugger();
    892  1.57      chs #endif
    893  1.45      eeh 		}
    894  1.45      eeh 	}
    895  1.45      eeh 	}
    896  1.45      eeh #endif
    897   1.9      eeh 	return (0);
    898   1.7      mrg }
    899   1.7      mrg 
    900   1.7      mrg void
    901  1.55      eeh iommu_dvmamap_sync(t, sb, map, offset, len, ops)
    902   1.7      mrg 	bus_dma_tag_t t;
    903  1.55      eeh 	struct strbuf_ctl *sb;
    904   1.7      mrg 	bus_dmamap_t map;
    905   1.7      mrg 	bus_addr_t offset;
    906   1.7      mrg 	bus_size_t len;
    907   1.7      mrg 	int ops;
    908   1.7      mrg {
    909  1.55      eeh 	struct iommu_state *is = sb->sb_is;
    910   1.7      mrg 	vaddr_t va = map->dm_segs[0].ds_addr + offset;
    911  1.55      eeh 	int64_t tte;
    912  1.60   petrov 	vaddr_t vaend;
    913   1.7      mrg 
    914   1.7      mrg 	/*
    915   1.7      mrg 	 * We only support one DMA segment; supporting more makes this code
    916  1.58      chs 	 * too unwieldy.
    917   1.7      mrg 	 */
    918  1.60   petrov 	if (map->dm_nsegs > 1)
    919  1.60   petrov 		panic("iommu_dvmamap_sync: %d segments", map->dm_nsegs);
    920  1.60   petrov 
    921  1.62   petrov 	DPRINTF(IDB_SYNC,
    922  1.62   petrov 	    ("iommu_dvmamap_sync: syncing va %p len %lu "
    923  1.62   petrov 	     "ops 0x%x\n", (void *)(u_long)va, (u_long)len, ops));
    924  1.60   petrov 
    925  1.62   petrov 	if (ops & (BUS_DMASYNC_PREREAD | BUS_DMASYNC_POSTWRITE)) {
    926  1.60   petrov 		/* Nothing to do */;
    927  1.60   petrov 	}
    928  1.60   petrov 
    929  1.62   petrov 	if (ops & (BUS_DMASYNC_POSTREAD | BUS_DMASYNC_PREWRITE)) {
    930  1.60   petrov #ifdef DIAGNOSTIC
    931  1.60   petrov 		if (va < is->is_dvmabase || va >= is->is_dvmaend)
    932  1.60   petrov 			panic("iommu_dvmamap_sync: invalid dva %lx", va);
    933  1.60   petrov #endif
    934  1.60   petrov 		tte = is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)];
    935  1.60   petrov 
    936  1.60   petrov 		/* if we have a streaming buffer, flush it here first */
    937  1.60   petrov 		if ((tte & IOTTE_STREAM) && sb->sb_flush) {
    938  1.60   petrov 			vaend = (va + len + PGOFSET) & ~PGOFSET;
    939  1.60   petrov 
    940  1.60   petrov 			for (va &= ~PGOFSET; va <= vaend; va += NBPG) {
    941  1.60   petrov 				DPRINTF(IDB_BUSDMA,
    942  1.60   petrov 					("iommu_dvmamap_sync: flushing va %p\n",
    943  1.60   petrov 					 (void *)(u_long)va));
    944  1.60   petrov 				iommu_strbuf_flush(sb, va);
    945  1.60   petrov 			}
    946  1.55      eeh 
    947  1.58      chs 			iommu_strbuf_flush_done(sb);
    948  1.60   petrov 		}
    949   1.7      mrg 	}
    950   1.7      mrg }
    951   1.7      mrg 
    952   1.7      mrg int
    953  1.55      eeh iommu_dvmamem_alloc(t, sb, size, alignment, boundary, segs, nsegs, rsegs, flags)
    954   1.7      mrg 	bus_dma_tag_t t;
    955  1.55      eeh 	struct strbuf_ctl *sb;
    956   1.7      mrg 	bus_size_t size, alignment, boundary;
    957   1.7      mrg 	bus_dma_segment_t *segs;
    958   1.7      mrg 	int nsegs;
    959   1.7      mrg 	int *rsegs;
    960   1.7      mrg 	int flags;
    961   1.7      mrg {
    962   1.7      mrg 
    963  1.25      mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_alloc: sz %llx align %llx bound %llx "
    964  1.25      mrg 	   "segp %p flags %d\n", (unsigned long long)size,
    965  1.25      mrg 	   (unsigned long long)alignment, (unsigned long long)boundary,
    966  1.25      mrg 	   segs, flags));
    967   1.7      mrg 	return (bus_dmamem_alloc(t->_parent, size, alignment, boundary,
    968  1.21      eeh 	    segs, nsegs, rsegs, flags|BUS_DMA_DVMA));
    969   1.7      mrg }
    970   1.7      mrg 
    971   1.7      mrg void
    972  1.55      eeh iommu_dvmamem_free(t, sb, segs, nsegs)
    973   1.7      mrg 	bus_dma_tag_t t;
    974  1.55      eeh 	struct strbuf_ctl *sb;
    975   1.7      mrg 	bus_dma_segment_t *segs;
    976   1.7      mrg 	int nsegs;
    977   1.7      mrg {
    978   1.7      mrg 
    979  1.22      mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_free: segp %p nsegs %d\n",
    980   1.7      mrg 	    segs, nsegs));
    981   1.7      mrg 	bus_dmamem_free(t->_parent, segs, nsegs);
    982   1.7      mrg }
    983   1.7      mrg 
    984   1.7      mrg /*
    985   1.7      mrg  * Map the DVMA mappings into the kernel pmap.
    986   1.7      mrg  * Check the flags to see whether we're streaming or coherent.
    987   1.7      mrg  */
    988   1.7      mrg int
    989  1.55      eeh iommu_dvmamem_map(t, sb, segs, nsegs, size, kvap, flags)
    990   1.7      mrg 	bus_dma_tag_t t;
    991  1.55      eeh 	struct strbuf_ctl *sb;
    992   1.7      mrg 	bus_dma_segment_t *segs;
    993   1.7      mrg 	int nsegs;
    994   1.7      mrg 	size_t size;
    995   1.7      mrg 	caddr_t *kvap;
    996   1.7      mrg 	int flags;
    997   1.7      mrg {
    998  1.58      chs 	struct vm_page *pg;
    999   1.7      mrg 	vaddr_t va;
   1000   1.7      mrg 	bus_addr_t addr;
   1001  1.58      chs 	struct pglist *pglist;
   1002   1.8      mrg 	int cbit;
   1003   1.7      mrg 
   1004  1.22      mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: segp %p nsegs %d size %lx\n",
   1005   1.7      mrg 	    segs, nsegs, size));
   1006   1.7      mrg 
   1007   1.7      mrg 	/*
   1008   1.8      mrg 	 * Allocate some space in the kernel map, and then map these pages
   1009   1.8      mrg 	 * into this space.
   1010   1.7      mrg 	 */
   1011   1.8      mrg 	size = round_page(size);
   1012   1.8      mrg 	va = uvm_km_valloc(kernel_map, size);
   1013   1.8      mrg 	if (va == 0)
   1014   1.8      mrg 		return (ENOMEM);
   1015   1.7      mrg 
   1016   1.8      mrg 	*kvap = (caddr_t)va;
   1017   1.7      mrg 
   1018  1.58      chs 	/*
   1019   1.7      mrg 	 * digest flags:
   1020   1.7      mrg 	 */
   1021   1.7      mrg 	cbit = 0;
   1022   1.7      mrg 	if (flags & BUS_DMA_COHERENT)	/* Disable vcache */
   1023   1.7      mrg 		cbit |= PMAP_NVC;
   1024   1.7      mrg 	if (flags & BUS_DMA_NOCACHE)	/* sideffects */
   1025   1.7      mrg 		cbit |= PMAP_NC;
   1026   1.7      mrg 
   1027   1.7      mrg 	/*
   1028   1.8      mrg 	 * Now take this and map it into the CPU.
   1029   1.7      mrg 	 */
   1030  1.58      chs 	pglist = segs[0]._ds_mlist;
   1031  1.58      chs 	TAILQ_FOREACH(pg, pglist, pageq) {
   1032   1.8      mrg #ifdef DIAGNOSTIC
   1033   1.7      mrg 		if (size == 0)
   1034   1.7      mrg 			panic("iommu_dvmamem_map: size botch");
   1035   1.8      mrg #endif
   1036  1.58      chs 		addr = VM_PAGE_TO_PHYS(pg);
   1037  1.22      mrg 		DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: "
   1038  1.25      mrg 		    "mapping va %lx at %llx\n", va, (unsigned long long)addr | cbit));
   1039  1.58      chs 		pmap_kenter_pa(va, addr | cbit, VM_PROT_READ | VM_PROT_WRITE);
   1040   1.7      mrg 		va += PAGE_SIZE;
   1041   1.7      mrg 		size -= PAGE_SIZE;
   1042   1.7      mrg 	}
   1043  1.38    chris 	pmap_update(pmap_kernel());
   1044   1.7      mrg 	return (0);
   1045   1.7      mrg }
   1046   1.7      mrg 
   1047   1.7      mrg /*
   1048   1.7      mrg  * Unmap DVMA mappings from kernel
   1049   1.7      mrg  */
   1050   1.7      mrg void
   1051  1.55      eeh iommu_dvmamem_unmap(t, sb, kva, size)
   1052   1.7      mrg 	bus_dma_tag_t t;
   1053  1.55      eeh 	struct strbuf_ctl *sb;
   1054   1.7      mrg 	caddr_t kva;
   1055   1.7      mrg 	size_t size;
   1056   1.7      mrg {
   1057  1.58      chs 
   1058  1.22      mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_unmap: kvm %p size %lx\n",
   1059   1.7      mrg 	    kva, size));
   1060  1.58      chs 
   1061   1.7      mrg #ifdef DIAGNOSTIC
   1062   1.7      mrg 	if ((u_long)kva & PGOFSET)
   1063   1.7      mrg 		panic("iommu_dvmamem_unmap");
   1064   1.7      mrg #endif
   1065  1.58      chs 
   1066   1.7      mrg 	size = round_page(size);
   1067  1.58      chs 	pmap_kremove((vaddr_t)kva, size);
   1068  1.38    chris 	pmap_update(pmap_kernel());
   1069   1.8      mrg 	uvm_km_free(kernel_map, (vaddr_t)kva, size);
   1070   1.1      mrg }
   1071