Home | History | Annotate | Line # | Download | only in dev
iommu.c revision 1.70
      1  1.70  christos /*	$NetBSD: iommu.c,v 1.70 2003/10/26 19:14:22 christos Exp $	*/
      2   1.7       mrg 
      3   1.7       mrg /*
      4  1.48       eeh  * Copyright (c) 2001, 2002 Eduardo Horvath
      5   1.7       mrg  * Copyright (c) 1999, 2000 Matthew R. Green
      6   1.7       mrg  * All rights reserved.
      7   1.7       mrg  *
      8   1.7       mrg  * Redistribution and use in source and binary forms, with or without
      9   1.7       mrg  * modification, are permitted provided that the following conditions
     10   1.7       mrg  * are met:
     11   1.7       mrg  * 1. Redistributions of source code must retain the above copyright
     12   1.7       mrg  *    notice, this list of conditions and the following disclaimer.
     13   1.7       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.7       mrg  *    notice, this list of conditions and the following disclaimer in the
     15   1.7       mrg  *    documentation and/or other materials provided with the distribution.
     16   1.7       mrg  * 3. The name of the author may not be used to endorse or promote products
     17   1.7       mrg  *    derived from this software without specific prior written permission.
     18   1.7       mrg  *
     19   1.7       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20   1.7       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     21   1.7       mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22   1.7       mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     23   1.7       mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     24   1.7       mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     25   1.7       mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     26   1.7       mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     27   1.7       mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28   1.7       mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29   1.7       mrg  * SUCH DAMAGE.
     30   1.7       mrg  */
     31   1.1       mrg 
     32   1.7       mrg /*
     33   1.7       mrg  * UltraSPARC IOMMU support; used by both the sbus and pci code.
     34   1.7       mrg  */
     35  1.66     lukem 
     36  1.66     lukem #include <sys/cdefs.h>
     37  1.70  christos __KERNEL_RCSID(0, "$NetBSD: iommu.c,v 1.70 2003/10/26 19:14:22 christos Exp $");
     38  1.66     lukem 
     39   1.4       mrg #include "opt_ddb.h"
     40   1.4       mrg 
     41   1.1       mrg #include <sys/param.h>
     42   1.1       mrg #include <sys/extent.h>
     43   1.1       mrg #include <sys/malloc.h>
     44   1.1       mrg #include <sys/systm.h>
     45   1.1       mrg #include <sys/device.h>
     46  1.41       chs #include <sys/proc.h>
     47  1.18       mrg 
     48  1.18       mrg #include <uvm/uvm_extern.h>
     49   1.1       mrg 
     50   1.1       mrg #include <machine/bus.h>
     51   1.7       mrg #include <sparc64/sparc64/cache.h>
     52   1.1       mrg #include <sparc64/dev/iommureg.h>
     53   1.1       mrg #include <sparc64/dev/iommuvar.h>
     54   1.1       mrg 
     55   1.1       mrg #include <machine/autoconf.h>
     56   1.1       mrg #include <machine/cpu.h>
     57   1.1       mrg 
     58   1.1       mrg #ifdef DEBUG
     59  1.22       mrg #define IDB_BUSDMA	0x1
     60  1.22       mrg #define IDB_IOMMU	0x2
     61  1.22       mrg #define IDB_INFO	0x4
     62  1.36       eeh #define	IDB_SYNC	0x8
     63  1.10       mrg int iommudebug = 0x0;
     64   1.4       mrg #define DPRINTF(l, s)   do { if (iommudebug & l) printf s; } while (0)
     65   1.4       mrg #else
     66   1.4       mrg #define DPRINTF(l, s)
     67   1.1       mrg #endif
     68   1.1       mrg 
     69  1.55       eeh #define iommu_strbuf_flush(i, v) do {					\
     70  1.55       eeh 	if ((i)->sb_flush)						\
     71  1.55       eeh 		bus_space_write_8((i)->sb_is->is_bustag, (i)->sb_sb,	\
     72  1.50       eeh 			STRBUFREG(strbuf_pgflush), (v));		\
     73  1.42       eeh 	} while (0)
     74  1.42       eeh 
     75  1.55       eeh static	int iommu_strbuf_flush_done __P((struct strbuf_ctl *));
     76  1.11       eeh 
     77   1.1       mrg /*
     78   1.1       mrg  * initialise the UltraSPARC IOMMU (SBUS or PCI):
     79   1.1       mrg  *	- allocate and setup the iotsb.
     80   1.1       mrg  *	- enable the IOMMU
     81   1.7       mrg  *	- initialise the streaming buffers (if they exist)
     82   1.1       mrg  *	- create a private DVMA map.
     83   1.1       mrg  */
     84   1.1       mrg void
     85  1.36       eeh iommu_init(name, is, tsbsize, iovabase)
     86   1.1       mrg 	char *name;
     87   1.1       mrg 	struct iommu_state *is;
     88   1.1       mrg 	int tsbsize;
     89  1.36       eeh 	u_int32_t iovabase;
     90   1.1       mrg {
     91  1.11       eeh 	psize_t size;
     92  1.11       eeh 	vaddr_t va;
     93  1.11       eeh 	paddr_t pa;
     94  1.58       chs 	struct vm_page *pg;
     95  1.58       chs 	struct pglist pglist;
     96   1.1       mrg 
     97   1.1       mrg 	/*
     98   1.1       mrg 	 * Setup the iommu.
     99   1.1       mrg 	 *
    100  1.45       eeh 	 * The sun4u iommu is part of the SBUS or PCI controller so we will
    101  1.45       eeh 	 * deal with it here..
    102   1.1       mrg 	 *
    103  1.45       eeh 	 * For sysio and psycho/psycho+ the IOMMU address space always ends at
    104  1.45       eeh 	 * 0xffffe000, but the starting address depends on the size of the
    105  1.45       eeh 	 * map.  The map size is 1024 * 2 ^ is->is_tsbsize entries, where each
    106  1.45       eeh 	 * entry is 8 bytes.  The start of the map can be calculated by
    107  1.45       eeh 	 * (0xffffe000 << (8 + is->is_tsbsize)).
    108  1.45       eeh 	 *
    109  1.45       eeh 	 * But sabre and hummingbird use a different scheme that seems to
    110  1.45       eeh 	 * be hard-wired, so we read the start and size from the PROM and
    111  1.45       eeh 	 * just use those values.
    112   1.2       eeh 	 */
    113  1.11       eeh 	is->is_cr = (tsbsize << 16) | IOMMUCR_EN;
    114  1.11       eeh 	is->is_tsbsize = tsbsize;
    115  1.45       eeh 	if (iovabase == -1) {
    116  1.45       eeh 		is->is_dvmabase = IOTSB_VSTART(is->is_tsbsize);
    117  1.45       eeh 		is->is_dvmaend = IOTSB_VEND;
    118  1.45       eeh 	} else {
    119  1.45       eeh 		is->is_dvmabase = iovabase;
    120  1.45       eeh 		is->is_dvmaend = iovabase + IOTSB_VSIZE(tsbsize);
    121  1.45       eeh 	}
    122  1.11       eeh 
    123  1.11       eeh 	/*
    124  1.15       eeh 	 * Allocate memory for I/O pagetables.  They need to be physically
    125  1.15       eeh 	 * contiguous.
    126  1.11       eeh 	 */
    127  1.11       eeh 
    128  1.64   thorpej 	size = PAGE_SIZE << is->is_tsbsize;
    129  1.11       eeh 	if (uvm_pglistalloc((psize_t)size, (paddr_t)0, (paddr_t)-1,
    130  1.64   thorpej 		(paddr_t)PAGE_SIZE, (paddr_t)0, &pglist, 1, 0) != 0)
    131  1.11       eeh 		panic("iommu_init: no memory");
    132  1.11       eeh 
    133  1.11       eeh 	va = uvm_km_valloc(kernel_map, size);
    134  1.11       eeh 	if (va == 0)
    135  1.11       eeh 		panic("iommu_init: no memory");
    136  1.11       eeh 	is->is_tsb = (int64_t *)va;
    137  1.11       eeh 
    138  1.58       chs 	is->is_ptsb = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
    139  1.11       eeh 
    140  1.11       eeh 	/* Map the pages */
    141  1.58       chs 	TAILQ_FOREACH(pg, &pglist, pageq) {
    142  1.58       chs 		pa = VM_PAGE_TO_PHYS(pg);
    143  1.58       chs 		pmap_kenter_pa(va, pa | PMAP_NVC, VM_PROT_READ | VM_PROT_WRITE);
    144  1.64   thorpej 		va += PAGE_SIZE;
    145  1.11       eeh 	}
    146  1.38     chris 	pmap_update(pmap_kernel());
    147  1.58       chs 	memset(is->is_tsb, 0, size);
    148   1.1       mrg 
    149   1.1       mrg #ifdef DEBUG
    150  1.22       mrg 	if (iommudebug & IDB_INFO)
    151   1.1       mrg 	{
    152   1.1       mrg 		/* Probe the iommu */
    153   1.1       mrg 
    154  1.25       mrg 		printf("iommu regs at: cr=%lx tsb=%lx flush=%lx\n",
    155  1.50       eeh 			(u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
    156  1.50       eeh 				offsetof (struct iommureg, iommu_cr)),
    157  1.50       eeh 			(u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
    158  1.50       eeh 				offsetof (struct iommureg, iommu_tsb)),
    159  1.50       eeh 			(u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
    160  1.50       eeh 				offsetof (struct iommureg, iommu_flush)));
    161  1.50       eeh 		printf("iommu cr=%llx tsb=%llx\n",
    162  1.50       eeh 			(unsigned long long)bus_space_read_8(is->is_bustag,
    163  1.50       eeh 				is->is_iommu,
    164  1.50       eeh 				offsetof (struct iommureg, iommu_cr)),
    165  1.50       eeh 			(unsigned long long)bus_space_read_8(is->is_bustag,
    166  1.50       eeh 				is->is_iommu,
    167  1.50       eeh 				offsetof (struct iommureg, iommu_tsb)));
    168  1.58       chs 		printf("TSB base %p phys %llx\n", (void *)is->is_tsb,
    169  1.50       eeh 			(unsigned long long)is->is_ptsb);
    170   1.1       mrg 		delay(1000000); /* 1 s */
    171   1.1       mrg 	}
    172   1.1       mrg #endif
    173   1.1       mrg 
    174   1.1       mrg 	/*
    175   1.1       mrg 	 * now actually start up the IOMMU
    176   1.1       mrg 	 */
    177   1.1       mrg 	iommu_reset(is);
    178   1.1       mrg 
    179   1.1       mrg 	/*
    180   1.1       mrg 	 * Now all the hardware's working we need to allocate a dvma map.
    181   1.1       mrg 	 */
    182  1.58       chs 	printf("DVMA map: %x to %x\n",
    183  1.11       eeh 		(unsigned int)is->is_dvmabase,
    184  1.45       eeh 		(unsigned int)is->is_dvmaend);
    185  1.58       chs 	printf("IOTSB: %llx to %llx\n",
    186  1.47       eeh 		(unsigned long long)is->is_ptsb,
    187  1.47       eeh 		(unsigned long long)(is->is_ptsb + size));
    188   1.1       mrg 	is->is_dvmamap = extent_create(name,
    189  1.64   thorpej 	    is->is_dvmabase, is->is_dvmaend - PAGE_SIZE,
    190  1.64   thorpej 	    M_DEVBUF, 0, 0, EX_NOWAIT);
    191   1.1       mrg }
    192   1.1       mrg 
    193   1.8       mrg /*
    194   1.8       mrg  * Streaming buffers don't exist on the UltraSPARC IIi; we should have
    195   1.8       mrg  * detected that already and disabled them.  If not, we will notice that
    196   1.8       mrg  * they aren't there when the STRBUF_EN bit does not remain.
    197   1.8       mrg  */
    198   1.1       mrg void
    199   1.1       mrg iommu_reset(is)
    200   1.1       mrg 	struct iommu_state *is;
    201   1.1       mrg {
    202  1.45       eeh 	int i;
    203  1.55       eeh 	struct strbuf_ctl *sb;
    204   1.1       mrg 
    205   1.1       mrg 	/* Need to do 64-bit stores */
    206  1.58       chs 	bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_tsb),
    207  1.50       eeh 		is->is_ptsb);
    208  1.50       eeh 
    209  1.11       eeh 	/* Enable IOMMU in diagnostic mode */
    210  1.50       eeh 	bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_cr),
    211  1.50       eeh 		is->is_cr|IOMMUCR_DE);
    212  1.11       eeh 
    213  1.58       chs 	for (i = 0; i < 2; i++) {
    214  1.55       eeh 		if ((sb = is->is_sb[i])) {
    215   1.5       mrg 
    216  1.45       eeh 			/* Enable diagnostics mode? */
    217  1.58       chs 			bus_space_write_8(is->is_bustag, is->is_sb[i]->sb_sb,
    218  1.50       eeh 				STRBUFREG(strbuf_ctl), STRBUF_EN);
    219  1.45       eeh 
    220  1.45       eeh 			/* No streaming buffers? Disable them */
    221  1.58       chs 			if (bus_space_read_8(is->is_bustag,
    222  1.58       chs 				is->is_sb[i]->sb_sb,
    223  1.55       eeh 				STRBUFREG(strbuf_ctl)) == 0) {
    224  1.55       eeh 				is->is_sb[i]->sb_flush = NULL;
    225  1.55       eeh 			} else {
    226  1.58       chs 
    227  1.55       eeh 				/*
    228  1.55       eeh 				 * locate the pa of the flush buffer.
    229  1.55       eeh 				 */
    230  1.55       eeh 				(void)pmap_extract(pmap_kernel(),
    231  1.55       eeh 					(vaddr_t)is->is_sb[i]->sb_flush,
    232  1.55       eeh 					&is->is_sb[i]->sb_flushpa);
    233  1.55       eeh 			}
    234  1.45       eeh 		}
    235  1.42       eeh 	}
    236   1.2       eeh }
    237   1.2       eeh 
    238   1.2       eeh /*
    239  1.58       chs  * Here are the iommu control routines.
    240   1.2       eeh  */
    241   1.2       eeh void
    242  1.55       eeh iommu_enter(sb, va, pa, flags)
    243  1.55       eeh 	struct strbuf_ctl *sb;
    244   1.2       eeh 	vaddr_t va;
    245   1.2       eeh 	int64_t pa;
    246   1.2       eeh 	int flags;
    247   1.2       eeh {
    248  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    249  1.55       eeh 	int strbuf = (flags & BUS_DMA_STREAMING);
    250   1.2       eeh 	int64_t tte;
    251   1.2       eeh 
    252   1.2       eeh #ifdef DIAGNOSTIC
    253  1.45       eeh 	if (va < is->is_dvmabase || va > is->is_dvmaend)
    254  1.13       mrg 		panic("iommu_enter: va %#lx not in DVMA space", va);
    255   1.2       eeh #endif
    256   1.2       eeh 
    257  1.55       eeh 	/* Is the streamcache flush really needed? */
    258  1.55       eeh 	if (sb->sb_flush) {
    259  1.55       eeh 		iommu_strbuf_flush(sb, va);
    260  1.55       eeh 		iommu_strbuf_flush_done(sb);
    261  1.55       eeh 	} else
    262  1.55       eeh 		/* If we can't flush the strbuf don't enable it. */
    263  1.55       eeh 		strbuf = 0;
    264  1.55       eeh 
    265  1.58       chs 	tte = MAKEIOTTE(pa, !(flags & BUS_DMA_NOWRITE),
    266  1.55       eeh 		!(flags & BUS_DMA_NOCACHE), (strbuf));
    267  1.50       eeh #ifdef DEBUG
    268  1.50       eeh 	tte |= (flags & 0xff000LL)<<(4*8);
    269  1.50       eeh #endif
    270  1.58       chs 
    271  1.58       chs 	DPRINTF(IDB_IOMMU, ("Clearing TSB slot %d for va %p\n",
    272  1.25       mrg 		       (int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va));
    273   1.2       eeh 	is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] = tte;
    274  1.58       chs 	bus_space_write_8(is->is_bustag, is->is_iommu,
    275  1.50       eeh 		IOMMUREG(iommu_flush), va);
    276  1.22       mrg 	DPRINTF(IDB_IOMMU, ("iommu_enter: va %lx pa %lx TSB[%lx]@%p=%lx\n",
    277  1.50       eeh 		va, (long)pa, (u_long)IOTSBSLOT(va,is->is_tsbsize),
    278  1.50       eeh 		(void *)(u_long)&is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)],
    279  1.50       eeh 		(u_long)tte));
    280  1.39       eeh }
    281  1.39       eeh 
    282  1.39       eeh /*
    283  1.39       eeh  * Find the value of a DVMA address (debug routine).
    284  1.39       eeh  */
    285  1.39       eeh paddr_t
    286  1.39       eeh iommu_extract(is, dva)
    287  1.39       eeh 	struct iommu_state *is;
    288  1.39       eeh 	vaddr_t dva;
    289  1.39       eeh {
    290  1.39       eeh 	int64_t tte = 0;
    291  1.58       chs 
    292  1.45       eeh 	if (dva >= is->is_dvmabase && dva < is->is_dvmaend)
    293  1.55       eeh 		tte = is->is_tsb[IOTSBSLOT(dva, is->is_tsbsize)];
    294  1.39       eeh 
    295  1.54       eeh 	if ((tte & IOTTE_V) == 0)
    296  1.39       eeh 		return ((paddr_t)-1L);
    297  1.54       eeh 	return (tte & IOTTE_PAMASK);
    298   1.2       eeh }
    299   1.2       eeh 
    300   1.2       eeh /*
    301   1.2       eeh  * iommu_remove: removes mappings created by iommu_enter
    302   1.2       eeh  *
    303   1.2       eeh  * Only demap from IOMMU if flag is set.
    304   1.8       mrg  *
    305   1.8       mrg  * XXX: this function needs better internal error checking.
    306   1.2       eeh  */
    307   1.2       eeh void
    308   1.2       eeh iommu_remove(is, va, len)
    309   1.2       eeh 	struct iommu_state *is;
    310   1.2       eeh 	vaddr_t va;
    311   1.2       eeh 	size_t len;
    312   1.2       eeh {
    313   1.2       eeh 
    314   1.2       eeh #ifdef DIAGNOSTIC
    315  1.45       eeh 	if (va < is->is_dvmabase || va > is->is_dvmaend)
    316  1.25       mrg 		panic("iommu_remove: va 0x%lx not in DVMA space", (u_long)va);
    317   1.2       eeh 	if ((long)(va + len) < (long)va)
    318  1.58       chs 		panic("iommu_remove: va 0x%lx + len 0x%lx wraps",
    319   1.2       eeh 		      (long) va, (long) len);
    320  1.58       chs 	if (len & ~0xfffffff)
    321  1.25       mrg 		panic("iommu_remove: rediculous len 0x%lx", (u_long)len);
    322   1.2       eeh #endif
    323   1.2       eeh 
    324   1.2       eeh 	va = trunc_page(va);
    325  1.22       mrg 	DPRINTF(IDB_IOMMU, ("iommu_remove: va %lx TSB[%lx]@%p\n",
    326  1.50       eeh 		va, (u_long)IOTSBSLOT(va, is->is_tsbsize),
    327  1.50       eeh 		&is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)]));
    328   1.2       eeh 	while (len > 0) {
    329  1.50       eeh 		DPRINTF(IDB_IOMMU, ("iommu_remove: clearing TSB slot %d "
    330  1.50       eeh 			"for va %p size %lx\n",
    331  1.50       eeh 			(int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va,
    332  1.50       eeh 			(u_long)len));
    333  1.64   thorpej 		if (len <= PAGE_SIZE)
    334  1.10       mrg 			len = 0;
    335  1.10       mrg 		else
    336  1.64   thorpej 			len -= PAGE_SIZE;
    337   1.8       mrg 
    338  1.47       eeh 		/* XXX Zero-ing the entry would not require RMW */
    339  1.47       eeh 		is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] &= ~IOTTE_V;
    340  1.58       chs 		bus_space_write_8(is->is_bustag, is->is_iommu,
    341  1.50       eeh 			IOMMUREG(iommu_flush), va);
    342  1.64   thorpej 		va += PAGE_SIZE;
    343   1.2       eeh 	}
    344   1.2       eeh }
    345   1.2       eeh 
    346  1.58       chs static int
    347  1.55       eeh iommu_strbuf_flush_done(sb)
    348  1.55       eeh 	struct strbuf_ctl *sb;
    349   1.2       eeh {
    350  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    351   1.2       eeh 	struct timeval cur, flushtimeout;
    352   1.2       eeh 
    353   1.2       eeh #define BUMPTIME(t, usec) { \
    354   1.2       eeh 	register volatile struct timeval *tp = (t); \
    355   1.2       eeh 	register long us; \
    356   1.2       eeh  \
    357   1.2       eeh 	tp->tv_usec = us = tp->tv_usec + (usec); \
    358   1.2       eeh 	if (us >= 1000000) { \
    359   1.2       eeh 		tp->tv_usec = us - 1000000; \
    360   1.2       eeh 		tp->tv_sec++; \
    361   1.2       eeh 	} \
    362   1.2       eeh }
    363   1.5       mrg 
    364  1.55       eeh 	if (!sb->sb_flush)
    365   1.5       mrg 		return (0);
    366  1.58       chs 
    367   1.7       mrg 	/*
    368   1.7       mrg 	 * Streaming buffer flushes:
    369  1.58       chs 	 *
    370   1.7       mrg 	 *   1 Tell strbuf to flush by storing va to strbuf_pgflush.  If
    371   1.7       mrg 	 *     we're not on a cache line boundary (64-bits):
    372   1.7       mrg 	 *   2 Store 0 in flag
    373   1.7       mrg 	 *   3 Store pointer to flag in flushsync
    374   1.7       mrg 	 *   4 wait till flushsync becomes 0x1
    375   1.7       mrg 	 *
    376   1.7       mrg 	 * If it takes more than .5 sec, something
    377   1.7       mrg 	 * went wrong.
    378   1.7       mrg 	 */
    379   1.2       eeh 
    380  1.55       eeh 	*sb->sb_flush = 0;
    381  1.58       chs 	bus_space_write_8(is->is_bustag, sb->sb_sb,
    382  1.55       eeh 		STRBUFREG(strbuf_flushsync), sb->sb_flushpa);
    383   1.2       eeh 
    384  1.58       chs 	microtime(&flushtimeout);
    385   1.2       eeh 	cur = flushtimeout;
    386   1.2       eeh 	BUMPTIME(&flushtimeout, 500000); /* 1/2 sec */
    387  1.58       chs 
    388  1.55       eeh 	DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flush = %lx "
    389  1.42       eeh 		"at va = %lx pa = %lx now=%lx:%lx until = %lx:%lx\n",
    390  1.58       chs 		(long)*sb->sb_flush, (long)sb->sb_flush, (long)sb->sb_flushpa,
    391  1.42       eeh 		cur.tv_sec, cur.tv_usec,
    392  1.42       eeh 		flushtimeout.tv_sec, flushtimeout.tv_usec));
    393  1.42       eeh 
    394   1.2       eeh 	/* Bypass non-coherent D$ */
    395  1.55       eeh 	while ((!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) &&
    396  1.59    martin 		timercmp(&cur, &flushtimeout, <=))
    397   1.2       eeh 		microtime(&cur);
    398   1.2       eeh 
    399   1.2       eeh #ifdef DIAGNOSTIC
    400  1.55       eeh 	if (!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) {
    401  1.55       eeh 		printf("iommu_strbuf_flush_done: flush timeout %p, at %p\n",
    402  1.55       eeh 			(void *)(u_long)*sb->sb_flush,
    403  1.55       eeh 			(void *)(u_long)sb->sb_flushpa); /* panic? */
    404   1.2       eeh #ifdef DDB
    405   1.2       eeh 		Debugger();
    406   1.2       eeh #endif
    407   1.2       eeh 	}
    408   1.2       eeh #endif
    409  1.31       eeh 	DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flushed\n"));
    410  1.55       eeh 	return (*sb->sb_flush);
    411   1.7       mrg }
    412   1.7       mrg 
    413   1.7       mrg /*
    414   1.7       mrg  * IOMMU DVMA operations, common to SBUS and PCI.
    415   1.7       mrg  */
    416   1.7       mrg int
    417  1.55       eeh iommu_dvmamap_load(t, sb, map, buf, buflen, p, flags)
    418   1.7       mrg 	bus_dma_tag_t t;
    419  1.55       eeh 	struct strbuf_ctl *sb;
    420   1.7       mrg 	bus_dmamap_t map;
    421   1.7       mrg 	void *buf;
    422   1.7       mrg 	bus_size_t buflen;
    423   1.7       mrg 	struct proc *p;
    424   1.7       mrg 	int flags;
    425   1.7       mrg {
    426  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    427   1.7       mrg 	int s;
    428   1.7       mrg 	int err;
    429   1.7       mrg 	bus_size_t sgsize;
    430   1.7       mrg 	paddr_t curaddr;
    431  1.40       eeh 	u_long dvmaddr, sgstart, sgend;
    432  1.21       eeh 	bus_size_t align, boundary;
    433   1.7       mrg 	vaddr_t vaddr = (vaddr_t)buf;
    434  1.40       eeh 	int seg;
    435  1.58       chs 	struct pmap *pmap;
    436   1.7       mrg 
    437   1.7       mrg 	if (map->dm_nsegs) {
    438   1.7       mrg 		/* Already in use?? */
    439   1.7       mrg #ifdef DIAGNOSTIC
    440   1.7       mrg 		printf("iommu_dvmamap_load: map still in use\n");
    441   1.7       mrg #endif
    442   1.7       mrg 		bus_dmamap_unload(t, map);
    443   1.7       mrg 	}
    444  1.58       chs 
    445   1.7       mrg 	/*
    446   1.7       mrg 	 * Make sure that on error condition we return "no valid mappings".
    447   1.7       mrg 	 */
    448   1.7       mrg 	map->dm_nsegs = 0;
    449   1.7       mrg 	if (buflen > map->_dm_size) {
    450  1.22       mrg 		DPRINTF(IDB_BUSDMA,
    451   1.7       mrg 		    ("iommu_dvmamap_load(): error %d > %d -- "
    452  1.25       mrg 		     "map size exceeded!\n", (int)buflen, (int)map->_dm_size));
    453   1.7       mrg 		return (EINVAL);
    454   1.7       mrg 	}
    455   1.7       mrg 
    456   1.7       mrg 	sgsize = round_page(buflen + ((int)vaddr & PGOFSET));
    457  1.20       mrg 
    458   1.7       mrg 	/*
    459  1.21       eeh 	 * A boundary presented to bus_dmamem_alloc() takes precedence
    460  1.21       eeh 	 * over boundary in the map.
    461   1.7       mrg 	 */
    462  1.21       eeh 	if ((boundary = (map->dm_segs[0]._ds_boundary)) == 0)
    463  1.21       eeh 		boundary = map->_dm_boundary;
    464  1.64   thorpej 	align = max(map->dm_segs[0]._ds_align, PAGE_SIZE);
    465  1.58       chs 
    466  1.58       chs 	/*
    467  1.58       chs 	 * If our segment size is larger than the boundary we need to
    468  1.40       eeh 	 * split the transfer up int little pieces ourselves.
    469  1.40       eeh 	 */
    470  1.58       chs 	s = splhigh();
    471  1.58       chs 	err = extent_alloc(is->is_dvmamap, sgsize, align,
    472  1.58       chs 		(sgsize > boundary) ? 0 : boundary,
    473  1.54       eeh 		EX_NOWAIT|EX_BOUNDZERO, &dvmaddr);
    474   1.7       mrg 	splx(s);
    475   1.7       mrg 
    476   1.7       mrg #ifdef DEBUG
    477  1.65  nakayama 	if (err || (dvmaddr == (u_long)-1))
    478  1.58       chs 	{
    479   1.7       mrg 		printf("iommu_dvmamap_load(): extent_alloc(%d, %x) failed!\n",
    480  1.25       mrg 		    (int)sgsize, flags);
    481  1.40       eeh #ifdef DDB
    482   1.7       mrg 		Debugger();
    483  1.40       eeh #endif
    484  1.58       chs 	}
    485  1.58       chs #endif
    486  1.11       eeh 	if (err != 0)
    487  1.11       eeh 		return (err);
    488  1.11       eeh 
    489  1.65  nakayama 	if (dvmaddr == (u_long)-1)
    490   1.7       mrg 		return (ENOMEM);
    491   1.7       mrg 
    492  1.40       eeh 	/* Set the active DVMA map */
    493  1.40       eeh 	map->_dm_dvmastart = dvmaddr;
    494  1.40       eeh 	map->_dm_dvmasize = sgsize;
    495  1.40       eeh 
    496  1.40       eeh 	/*
    497  1.40       eeh 	 * Now split the DVMA range into segments, not crossing
    498  1.40       eeh 	 * the boundary.
    499  1.40       eeh 	 */
    500  1.40       eeh 	seg = 0;
    501  1.40       eeh 	sgstart = dvmaddr + (vaddr & PGOFSET);
    502  1.40       eeh 	sgend = sgstart + buflen - 1;
    503  1.40       eeh 	map->dm_segs[seg].ds_addr = sgstart;
    504  1.40       eeh 	DPRINTF(IDB_INFO, ("iommu_dvmamap_load: boundary %lx boundary-1 %lx "
    505  1.61    martin 		"~(boundary-1) %lx\n", (long)boundary, (long)(boundary-1), (long)~(boundary-1)));
    506  1.40       eeh 	while ((sgstart & ~(boundary - 1)) != (sgend & ~(boundary - 1))) {
    507  1.40       eeh 		/* Oops.  We crossed a boundary.  Split the xfer. */
    508  1.40       eeh 		DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
    509  1.40       eeh 			"seg %d start %lx size %lx\n", seg,
    510  1.58       chs 			(long)map->dm_segs[seg].ds_addr,
    511  1.61    martin 			(long)map->dm_segs[seg].ds_len));
    512  1.49   tsutsui 		map->dm_segs[seg].ds_len =
    513  1.49   tsutsui 		    boundary - (sgstart & (boundary - 1));
    514  1.53       eeh 		if (++seg >= map->_dm_segcnt) {
    515  1.40       eeh 			/* Too many segments.  Fail the operation. */
    516  1.40       eeh 			DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
    517  1.40       eeh 				"too many segments %d\n", seg));
    518  1.40       eeh 			s = splhigh();
    519  1.40       eeh 			/* How can this fail?  And if it does what can we do? */
    520  1.40       eeh 			err = extent_free(is->is_dvmamap,
    521  1.40       eeh 				dvmaddr, sgsize, EX_NOWAIT);
    522  1.40       eeh 			map->_dm_dvmastart = 0;
    523  1.40       eeh 			map->_dm_dvmasize = 0;
    524  1.43       eeh 			splx(s);
    525  1.40       eeh 			return (E2BIG);
    526  1.40       eeh 		}
    527  1.40       eeh 		sgstart = roundup(sgstart, boundary);
    528  1.40       eeh 		map->dm_segs[seg].ds_addr = sgstart;
    529  1.40       eeh 	}
    530  1.40       eeh 	map->dm_segs[seg].ds_len = sgend - sgstart + 1;
    531  1.40       eeh 	DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
    532  1.40       eeh 		"seg %d start %lx size %lx\n", seg,
    533  1.61    martin 		(long)map->dm_segs[seg].ds_addr, (long)map->dm_segs[seg].ds_len));
    534  1.40       eeh 	map->dm_nsegs = seg+1;
    535   1.7       mrg 	map->dm_mapsize = buflen;
    536   1.7       mrg 
    537   1.7       mrg 	if (p != NULL)
    538   1.7       mrg 		pmap = p->p_vmspace->vm_map.pmap;
    539   1.7       mrg 	else
    540   1.7       mrg 		pmap = pmap_kernel();
    541   1.7       mrg 
    542   1.7       mrg 	for (; buflen > 0; ) {
    543  1.58       chs 
    544   1.7       mrg 		/*
    545   1.7       mrg 		 * Get the physical address for this page.
    546   1.7       mrg 		 */
    547   1.7       mrg 		if (pmap_extract(pmap, (vaddr_t)vaddr, &curaddr) == FALSE) {
    548   1.7       mrg 			bus_dmamap_unload(t, map);
    549   1.7       mrg 			return (-1);
    550   1.7       mrg 		}
    551   1.7       mrg 
    552   1.7       mrg 		/*
    553   1.7       mrg 		 * Compute the segment size, and adjust counts.
    554   1.7       mrg 		 */
    555  1.64   thorpej 		sgsize = PAGE_SIZE - ((u_long)vaddr & PGOFSET);
    556   1.7       mrg 		if (buflen < sgsize)
    557   1.7       mrg 			sgsize = buflen;
    558   1.7       mrg 
    559  1.22       mrg 		DPRINTF(IDB_BUSDMA,
    560  1.36       eeh 		    ("iommu_dvmamap_load: map %p loading va %p "
    561  1.36       eeh 			    "dva %lx at pa %lx\n",
    562  1.36       eeh 			    map, (void *)vaddr, (long)dvmaddr,
    563  1.64   thorpej 			    (long)(curaddr & ~(PAGE_SIZE-1))));
    564  1.55       eeh 		iommu_enter(sb, trunc_page(dvmaddr), trunc_page(curaddr),
    565  1.45       eeh 		    flags|0x4000);
    566  1.58       chs 
    567   1.7       mrg 		dvmaddr += PAGE_SIZE;
    568   1.7       mrg 		vaddr += sgsize;
    569   1.7       mrg 		buflen -= sgsize;
    570   1.7       mrg 	}
    571  1.45       eeh #ifdef DIAGNOSTIC
    572  1.45       eeh 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    573  1.45       eeh 		if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
    574  1.45       eeh 			map->dm_segs[seg].ds_addr > is->is_dvmaend) {
    575  1.45       eeh 			printf("seg %d dvmaddr %lx out of range %x - %x\n",
    576  1.58       chs 				seg, (long)map->dm_segs[seg].ds_addr,
    577  1.45       eeh 				is->is_dvmabase, is->is_dvmaend);
    578  1.57       chs #ifdef DDB
    579  1.45       eeh 			Debugger();
    580  1.57       chs #endif
    581  1.45       eeh 		}
    582  1.45       eeh 	}
    583  1.45       eeh #endif
    584   1.7       mrg 	return (0);
    585   1.7       mrg }
    586   1.7       mrg 
    587   1.7       mrg 
    588   1.7       mrg void
    589  1.55       eeh iommu_dvmamap_unload(t, sb, map)
    590   1.7       mrg 	bus_dma_tag_t t;
    591  1.55       eeh 	struct strbuf_ctl *sb;
    592   1.7       mrg 	bus_dmamap_t map;
    593   1.7       mrg {
    594  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    595  1.40       eeh 	int error, s;
    596  1.70  christos 	bus_size_t sgsize = map->_dm_dvmasize;
    597   1.7       mrg 
    598  1.40       eeh 	/* Flush the iommu */
    599  1.40       eeh #ifdef DEBUG
    600  1.40       eeh 	if (!map->_dm_dvmastart) {
    601  1.40       eeh 		printf("iommu_dvmamap_unload: No dvmastart is zero\n");
    602  1.40       eeh #ifdef DDB
    603  1.40       eeh 		Debugger();
    604  1.40       eeh #endif
    605  1.40       eeh 	}
    606  1.40       eeh #endif
    607  1.40       eeh 	iommu_remove(is, map->_dm_dvmastart, map->_dm_dvmasize);
    608   1.7       mrg 
    609  1.23       eeh 	/* Flush the caches */
    610  1.23       eeh 	bus_dmamap_unload(t->_parent, map);
    611  1.23       eeh 
    612   1.7       mrg 	/* Mark the mappings as invalid. */
    613   1.7       mrg 	map->dm_mapsize = 0;
    614   1.7       mrg 	map->dm_nsegs = 0;
    615  1.58       chs 
    616   1.7       mrg 	s = splhigh();
    617  1.58       chs 	error = extent_free(is->is_dvmamap, map->_dm_dvmastart,
    618  1.40       eeh 		map->_dm_dvmasize, EX_NOWAIT);
    619  1.43       eeh 	map->_dm_dvmastart = 0;
    620  1.43       eeh 	map->_dm_dvmasize = 0;
    621   1.7       mrg 	splx(s);
    622   1.7       mrg 	if (error != 0)
    623   1.7       mrg 		printf("warning: %qd of DVMA space lost\n", (long long)sgsize);
    624  1.40       eeh 
    625  1.40       eeh 	/* Clear the map */
    626   1.9       eeh }
    627   1.9       eeh 
    628   1.9       eeh 
    629   1.9       eeh int
    630  1.55       eeh iommu_dvmamap_load_raw(t, sb, map, segs, nsegs, flags, size)
    631   1.9       eeh 	bus_dma_tag_t t;
    632  1.55       eeh 	struct strbuf_ctl *sb;
    633   1.9       eeh 	bus_dmamap_t map;
    634   1.9       eeh 	bus_dma_segment_t *segs;
    635   1.9       eeh 	int nsegs;
    636  1.22       mrg 	int flags;
    637   1.9       eeh 	bus_size_t size;
    638   1.9       eeh {
    639  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    640  1.58       chs 	struct vm_page *pg;
    641  1.40       eeh 	int i, j, s;
    642  1.26    martin 	int left;
    643   1.9       eeh 	int err;
    644   1.9       eeh 	bus_size_t sgsize;
    645   1.9       eeh 	paddr_t pa;
    646  1.21       eeh 	bus_size_t boundary, align;
    647  1.40       eeh 	u_long dvmaddr, sgstart, sgend;
    648  1.58       chs 	struct pglist *pglist;
    649   1.9       eeh 	int pagesz = PAGE_SIZE;
    650  1.45       eeh 	int npg = 0; /* DEBUG */
    651   1.9       eeh 
    652   1.9       eeh 	if (map->dm_nsegs) {
    653   1.9       eeh 		/* Already in use?? */
    654   1.9       eeh #ifdef DIAGNOSTIC
    655   1.9       eeh 		printf("iommu_dvmamap_load_raw: map still in use\n");
    656   1.9       eeh #endif
    657   1.9       eeh 		bus_dmamap_unload(t, map);
    658   1.9       eeh 	}
    659  1.40       eeh 
    660  1.40       eeh 	/*
    661  1.40       eeh 	 * A boundary presented to bus_dmamem_alloc() takes precedence
    662  1.40       eeh 	 * over boundary in the map.
    663  1.40       eeh 	 */
    664  1.40       eeh 	if ((boundary = segs[0]._ds_boundary) == 0)
    665  1.40       eeh 		boundary = map->_dm_boundary;
    666  1.40       eeh 
    667  1.45       eeh 	align = max(segs[0]._ds_align, pagesz);
    668  1.40       eeh 
    669   1.9       eeh 	/*
    670   1.9       eeh 	 * Make sure that on error condition we return "no valid mappings".
    671   1.9       eeh 	 */
    672   1.9       eeh 	map->dm_nsegs = 0;
    673  1.26    martin 	/* Count up the total number of pages we need */
    674  1.26    martin 	pa = segs[0].ds_addr;
    675  1.26    martin 	sgsize = 0;
    676  1.40       eeh 	left = size;
    677  1.58       chs 	for (i = 0; left && i < nsegs; i++) {
    678  1.26    martin 		if (round_page(pa) != round_page(segs[i].ds_addr))
    679  1.26    martin 			sgsize = round_page(sgsize);
    680  1.40       eeh 		sgsize += min(left, segs[i].ds_len);
    681  1.40       eeh 		left -= segs[i].ds_len;
    682  1.26    martin 		pa = segs[i].ds_addr + segs[i].ds_len;
    683  1.26    martin 	}
    684  1.26    martin 	sgsize = round_page(sgsize);
    685   1.9       eeh 
    686  1.40       eeh 	s = splhigh();
    687  1.58       chs 	/*
    688  1.58       chs 	 * If our segment size is larger than the boundary we need to
    689  1.45       eeh 	 * split the transfer up into little pieces ourselves.
    690   1.9       eeh 	 */
    691  1.40       eeh 	err = extent_alloc(is->is_dvmamap, sgsize, align,
    692  1.40       eeh 		(sgsize > boundary) ? 0 : boundary,
    693  1.40       eeh 		((flags & BUS_DMA_NOWAIT) == 0 ? EX_WAITOK : EX_NOWAIT) |
    694  1.54       eeh 		EX_BOUNDZERO, &dvmaddr);
    695   1.9       eeh 	splx(s);
    696   1.9       eeh 
    697   1.9       eeh 	if (err != 0)
    698   1.9       eeh 		return (err);
    699   1.9       eeh 
    700   1.9       eeh #ifdef DEBUG
    701  1.65  nakayama 	if (dvmaddr == (u_long)-1)
    702  1.58       chs 	{
    703   1.9       eeh 		printf("iommu_dvmamap_load_raw(): extent_alloc(%d, %x) failed!\n",
    704  1.25       mrg 		    (int)sgsize, flags);
    705  1.57       chs #ifdef DDB
    706   1.9       eeh 		Debugger();
    707  1.57       chs #endif
    708  1.58       chs 	}
    709  1.58       chs #endif
    710  1.65  nakayama 	if (dvmaddr == (u_long)-1)
    711   1.9       eeh 		return (ENOMEM);
    712   1.9       eeh 
    713  1.40       eeh 	/* Set the active DVMA map */
    714  1.40       eeh 	map->_dm_dvmastart = dvmaddr;
    715  1.40       eeh 	map->_dm_dvmasize = sgsize;
    716  1.40       eeh 
    717  1.58       chs 	if ((pglist = segs[0]._ds_mlist) == NULL) {
    718  1.69    petrov 		u_long prev_va = 0UL;
    719  1.45       eeh 		paddr_t prev_pa = 0;
    720  1.45       eeh 		int end = 0, offset;
    721  1.45       eeh 
    722  1.26    martin 		/*
    723  1.45       eeh 		 * This segs is made up of individual physical
    724  1.58       chs 		 *  segments, probably by _bus_dmamap_load_uio() or
    725  1.26    martin 		 * _bus_dmamap_load_mbuf().  Ignore the mlist and
    726  1.45       eeh 		 * load each one individually.
    727  1.26    martin 		 */
    728  1.40       eeh 		map->dm_mapsize = size;
    729  1.40       eeh 
    730  1.45       eeh 		j = 0;
    731  1.45       eeh 		for (i = 0; i < nsegs ; i++) {
    732  1.40       eeh 
    733  1.45       eeh 			pa = segs[i].ds_addr;
    734  1.45       eeh 			offset = (pa & PGOFSET);
    735  1.45       eeh 			pa = trunc_page(pa);
    736  1.45       eeh 			dvmaddr = trunc_page(dvmaddr);
    737  1.45       eeh 			left = min(size, segs[i].ds_len);
    738  1.45       eeh 
    739  1.45       eeh 			DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: converting "
    740  1.58       chs 				"physseg %d start %lx size %lx\n", i,
    741  1.61    martin 				(long)segs[i].ds_addr, (long)segs[i].ds_len));
    742  1.26    martin 
    743  1.58       chs 			if ((pa == prev_pa) &&
    744  1.47       eeh 				((offset != 0) || (end != offset))) {
    745  1.45       eeh 				/* We can re-use this mapping */
    746  1.45       eeh 				dvmaddr = prev_va;
    747  1.45       eeh 			}
    748  1.29    martin 
    749  1.45       eeh 			sgstart = dvmaddr + offset;
    750  1.45       eeh 			sgend = sgstart + left - 1;
    751  1.26    martin 
    752  1.45       eeh 			/* Are the segments virtually adjacent? */
    753  1.58       chs 			if ((j > 0) && (end == offset) &&
    754  1.45       eeh 				((offset == 0) || (pa == prev_pa))) {
    755  1.45       eeh 				/* Just append to the previous segment. */
    756  1.45       eeh 				map->dm_segs[--j].ds_len += left;
    757  1.45       eeh 				DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    758  1.45       eeh 					"appending seg %d start %lx size %lx\n", j,
    759  1.58       chs 					(long)map->dm_segs[j].ds_addr,
    760  1.61    martin 					(long)map->dm_segs[j].ds_len));
    761  1.45       eeh 			} else {
    762  1.53       eeh 				if (j >= map->_dm_segcnt) {
    763  1.55       eeh 					iommu_dvmamap_unload(t, sb, map);
    764  1.53       eeh 					return (E2BIG);
    765  1.53       eeh 				}
    766  1.45       eeh 				map->dm_segs[j].ds_addr = sgstart;
    767  1.45       eeh 				map->dm_segs[j].ds_len = left;
    768  1.45       eeh 				DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    769  1.45       eeh 					"seg %d start %lx size %lx\n", j,
    770  1.48       eeh 					(long)map->dm_segs[j].ds_addr,
    771  1.61    martin 					(long)map->dm_segs[j].ds_len));
    772  1.40       eeh 			}
    773  1.45       eeh 			end = (offset + left) & PGOFSET;
    774  1.40       eeh 
    775  1.40       eeh 			/* Check for boundary issues */
    776  1.40       eeh 			while ((sgstart & ~(boundary - 1)) !=
    777  1.40       eeh 				(sgend & ~(boundary - 1))) {
    778  1.40       eeh 				/* Need a new segment. */
    779  1.40       eeh 				map->dm_segs[j].ds_len =
    780  1.53       eeh 					boundary - (sgstart & (boundary - 1));
    781  1.40       eeh 				DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    782  1.40       eeh 					"seg %d start %lx size %lx\n", j,
    783  1.58       chs 					(long)map->dm_segs[j].ds_addr,
    784  1.61    martin 					(long)map->dm_segs[j].ds_len));
    785  1.53       eeh 				if (++j >= map->_dm_segcnt) {
    786  1.55       eeh 					iommu_dvmamap_unload(t, sb, map);
    787  1.40       eeh 					return (E2BIG);
    788  1.40       eeh 				}
    789  1.40       eeh 				sgstart = roundup(sgstart, boundary);
    790  1.40       eeh 				map->dm_segs[j].ds_addr = sgstart;
    791  1.40       eeh 				map->dm_segs[j].ds_len = sgend - sgstart + 1;
    792  1.40       eeh 			}
    793  1.40       eeh 
    794  1.26    martin 			if (sgsize == 0)
    795  1.26    martin 				panic("iommu_dmamap_load_raw: size botch");
    796  1.40       eeh 
    797  1.45       eeh 			/* Now map a series of pages. */
    798  1.51       eeh 			while (dvmaddr <= sgend) {
    799  1.45       eeh 				DPRINTF(IDB_BUSDMA,
    800  1.45       eeh 					("iommu_dvmamap_load_raw: map %p "
    801  1.45       eeh 						"loading va %lx at pa %lx\n",
    802  1.45       eeh 						map, (long)dvmaddr,
    803  1.45       eeh 						(long)(pa)));
    804  1.45       eeh 				/* Enter it if we haven't before. */
    805  1.46       eeh 				if (prev_va != dvmaddr)
    806  1.55       eeh 					iommu_enter(sb, prev_va = dvmaddr,
    807  1.45       eeh 						prev_pa = pa,
    808  1.58       chs 						flags | (++npg << 12));
    809  1.45       eeh 				dvmaddr += pagesz;
    810  1.45       eeh 				pa += pagesz;
    811  1.45       eeh 			}
    812  1.45       eeh 
    813  1.45       eeh 			size -= left;
    814  1.45       eeh 			++j;
    815  1.26    martin 		}
    816  1.45       eeh 
    817  1.45       eeh 		map->dm_nsegs = j;
    818  1.45       eeh #ifdef DIAGNOSTIC
    819  1.45       eeh 		{ int seg;
    820  1.45       eeh 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    821  1.45       eeh 		if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
    822  1.45       eeh 			map->dm_segs[seg].ds_addr > is->is_dvmaend) {
    823  1.45       eeh 			printf("seg %d dvmaddr %lx out of range %x - %x\n",
    824  1.58       chs 				seg, (long)map->dm_segs[seg].ds_addr,
    825  1.45       eeh 				is->is_dvmabase, is->is_dvmaend);
    826  1.57       chs #ifdef DDB
    827  1.45       eeh 			Debugger();
    828  1.57       chs #endif
    829  1.45       eeh 		}
    830  1.45       eeh 	}
    831  1.45       eeh 		}
    832  1.45       eeh #endif
    833  1.26    martin 		return (0);
    834  1.26    martin 	}
    835  1.58       chs 
    836   1.9       eeh 	/*
    837  1.40       eeh 	 * This was allocated with bus_dmamem_alloc.
    838  1.58       chs 	 * The pages are on a `pglist'.
    839   1.9       eeh 	 */
    840   1.9       eeh 	map->dm_mapsize = size;
    841  1.26    martin 	i = 0;
    842  1.40       eeh 	sgstart = dvmaddr;
    843  1.40       eeh 	sgend = sgstart + size - 1;
    844  1.40       eeh 	map->dm_segs[i].ds_addr = sgstart;
    845  1.40       eeh 	while ((sgstart & ~(boundary - 1)) != (sgend & ~(boundary - 1))) {
    846  1.40       eeh 		/* Oops.  We crossed a boundary.  Split the xfer. */
    847  1.53       eeh 		map->dm_segs[i].ds_len = boundary - (sgstart & (boundary - 1));
    848  1.40       eeh 		DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    849  1.40       eeh 			"seg %d start %lx size %lx\n", i,
    850  1.48       eeh 			(long)map->dm_segs[i].ds_addr,
    851  1.61    martin 			(long)map->dm_segs[i].ds_len));
    852  1.53       eeh 		if (++i >= map->_dm_segcnt) {
    853  1.40       eeh 			/* Too many segments.  Fail the operation. */
    854  1.40       eeh 			s = splhigh();
    855  1.40       eeh 			/* How can this fail?  And if it does what can we do? */
    856  1.40       eeh 			err = extent_free(is->is_dvmamap,
    857  1.40       eeh 				dvmaddr, sgsize, EX_NOWAIT);
    858  1.40       eeh 			map->_dm_dvmastart = 0;
    859  1.40       eeh 			map->_dm_dvmasize = 0;
    860  1.43       eeh 			splx(s);
    861  1.40       eeh 			return (E2BIG);
    862  1.40       eeh 		}
    863  1.40       eeh 		sgstart = roundup(sgstart, boundary);
    864  1.40       eeh 		map->dm_segs[i].ds_addr = sgstart;
    865  1.40       eeh 	}
    866  1.40       eeh 	DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    867  1.40       eeh 			"seg %d start %lx size %lx\n", i,
    868  1.61    martin 			(long)map->dm_segs[i].ds_addr, (long)map->dm_segs[i].ds_len));
    869  1.40       eeh 	map->dm_segs[i].ds_len = sgend - sgstart + 1;
    870   1.9       eeh 
    871  1.58       chs 	TAILQ_FOREACH(pg, pglist, pageq) {
    872   1.9       eeh 		if (sgsize == 0)
    873   1.9       eeh 			panic("iommu_dmamap_load_raw: size botch");
    874  1.58       chs 		pa = VM_PAGE_TO_PHYS(pg);
    875   1.9       eeh 
    876  1.22       mrg 		DPRINTF(IDB_BUSDMA,
    877   1.9       eeh 		    ("iommu_dvmamap_load_raw: map %p loading va %lx at pa %lx\n",
    878   1.9       eeh 		    map, (long)dvmaddr, (long)(pa)));
    879  1.55       eeh 		iommu_enter(sb, dvmaddr, pa, flags|0x8000);
    880  1.58       chs 
    881   1.9       eeh 		dvmaddr += pagesz;
    882   1.9       eeh 		sgsize -= pagesz;
    883   1.9       eeh 	}
    884  1.40       eeh 	map->dm_mapsize = size;
    885  1.40       eeh 	map->dm_nsegs = i+1;
    886  1.45       eeh #ifdef DIAGNOSTIC
    887  1.45       eeh 	{ int seg;
    888  1.45       eeh 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    889  1.45       eeh 		if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
    890  1.45       eeh 			map->dm_segs[seg].ds_addr > is->is_dvmaend) {
    891  1.45       eeh 			printf("seg %d dvmaddr %lx out of range %x - %x\n",
    892  1.58       chs 				seg, (long)map->dm_segs[seg].ds_addr,
    893  1.45       eeh 				is->is_dvmabase, is->is_dvmaend);
    894  1.57       chs #ifdef DDB
    895  1.45       eeh 			Debugger();
    896  1.57       chs #endif
    897  1.45       eeh 		}
    898  1.45       eeh 	}
    899  1.45       eeh 	}
    900  1.45       eeh #endif
    901   1.9       eeh 	return (0);
    902   1.7       mrg }
    903   1.7       mrg 
    904  1.67    petrov 
    905  1.67    petrov /*
    906  1.67    petrov  * Flush an individual dma segment, returns non-zero if the streaming buffers
    907  1.67    petrov  * need flushing afterwards.
    908  1.67    petrov  */
    909  1.67    petrov static int
    910  1.67    petrov iommu_dvmamap_sync_range(struct strbuf_ctl *sb, vaddr_t va, bus_size_t len)
    911  1.67    petrov {
    912  1.67    petrov 	vaddr_t vaend;
    913  1.67    petrov 	struct iommu_state *is = sb->sb_is;
    914  1.67    petrov 
    915  1.67    petrov #ifdef DIAGNOSTIC
    916  1.67    petrov 	if (va < is->is_dvmabase || va > is->is_dvmaend)
    917  1.67    petrov 		panic("invalid va: %llx", (long long)va);
    918  1.67    petrov #endif
    919  1.67    petrov 
    920  1.67    petrov 	if ((is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)] & IOTTE_STREAM) == 0) {
    921  1.67    petrov 		DPRINTF(IDB_BUSDMA,
    922  1.67    petrov 			("iommu_dvmamap_sync_range: attempting to flush "
    923  1.67    petrov 			 "non-streaming entry\n"));
    924  1.67    petrov 		return (0);
    925  1.67    petrov 	}
    926  1.67    petrov 
    927  1.67    petrov 	vaend = (va + len + PGOFSET) & ~PGOFSET;
    928  1.67    petrov 	va &= ~PGOFSET;
    929  1.67    petrov 
    930  1.67    petrov #ifdef DIAGNOSTIC
    931  1.67    petrov 	if (va < is->is_dvmabase || vaend > is->is_dvmaend)
    932  1.67    petrov 		panic("invalid va range: %llx to %llx (%x to %x)",
    933  1.67    petrov 		    (long long)va, (long long)vaend,
    934  1.67    petrov 		    is->is_dvmabase,
    935  1.67    petrov 		    is->is_dvmaend);
    936  1.67    petrov #endif
    937  1.67    petrov 
    938  1.67    petrov 	for ( ; va <= vaend; va += PAGE_SIZE) {
    939  1.67    petrov 		DPRINTF(IDB_BUSDMA,
    940  1.67    petrov 		    ("iommu_dvmamap_sync_range: flushing va %p\n",
    941  1.67    petrov 		    (void *)(u_long)va));
    942  1.67    petrov 		iommu_strbuf_flush(sb, va);
    943  1.67    petrov 	}
    944  1.67    petrov 
    945  1.67    petrov 	return (1);
    946  1.67    petrov }
    947  1.67    petrov 
    948   1.7       mrg void
    949  1.55       eeh iommu_dvmamap_sync(t, sb, map, offset, len, ops)
    950   1.7       mrg 	bus_dma_tag_t t;
    951  1.55       eeh 	struct strbuf_ctl *sb;
    952   1.7       mrg 	bus_dmamap_t map;
    953   1.7       mrg 	bus_addr_t offset;
    954   1.7       mrg 	bus_size_t len;
    955   1.7       mrg 	int ops;
    956   1.7       mrg {
    957  1.67    petrov 	bus_size_t count;
    958  1.67    petrov 	int i, needsflush = 0;
    959  1.63    petrov 
    960  1.63    petrov 	if (!sb->sb_flush)
    961  1.63    petrov 		return;
    962   1.7       mrg 
    963  1.67    petrov 	for (i = 0; i < map->dm_nsegs; i++) {
    964  1.67    petrov 		if (offset < map->dm_segs[i].ds_len)
    965  1.67    petrov 			break;
    966  1.67    petrov 		offset -= map->dm_segs[i].ds_len;
    967  1.67    petrov 	}
    968  1.60    petrov 
    969  1.67    petrov 	if (i == map->dm_nsegs)
    970  1.68    martin 		panic("iommu_dvmamap_sync: segment too short %llu",
    971  1.68    martin 		    (unsigned long long)offset);
    972  1.60    petrov 
    973  1.62    petrov 	if (ops & (BUS_DMASYNC_PREREAD | BUS_DMASYNC_POSTWRITE)) {
    974  1.60    petrov 		/* Nothing to do */;
    975  1.60    petrov 	}
    976  1.60    petrov 
    977  1.62    petrov 	if (ops & (BUS_DMASYNC_POSTREAD | BUS_DMASYNC_PREWRITE)) {
    978  1.67    petrov 
    979  1.67    petrov 		for (; len > 0 && i < map->dm_nsegs; i++) {
    980  1.67    petrov 			count = MIN(map->dm_segs[i].ds_len - offset, len);
    981  1.67    petrov 			if (count > 0 &&
    982  1.67    petrov 			    iommu_dvmamap_sync_range(sb,
    983  1.67    petrov 				map->dm_segs[i].ds_addr + offset, count))
    984  1.67    petrov 				needsflush = 1;
    985  1.67    petrov 			offset = 0;
    986  1.67    petrov 			len -= count;
    987  1.67    petrov 		}
    988  1.60    petrov #ifdef DIAGNOSTIC
    989  1.67    petrov 		if (i == map->dm_nsegs && len > 0)
    990  1.67    petrov 			panic("iommu_dvmamap_sync: leftover %lu", len);
    991  1.60    petrov #endif
    992  1.55       eeh 
    993  1.67    petrov 		if (needsflush)
    994  1.58       chs 			iommu_strbuf_flush_done(sb);
    995   1.7       mrg 	}
    996   1.7       mrg }
    997   1.7       mrg 
    998   1.7       mrg int
    999  1.55       eeh iommu_dvmamem_alloc(t, sb, size, alignment, boundary, segs, nsegs, rsegs, flags)
   1000   1.7       mrg 	bus_dma_tag_t t;
   1001  1.55       eeh 	struct strbuf_ctl *sb;
   1002   1.7       mrg 	bus_size_t size, alignment, boundary;
   1003   1.7       mrg 	bus_dma_segment_t *segs;
   1004   1.7       mrg 	int nsegs;
   1005   1.7       mrg 	int *rsegs;
   1006   1.7       mrg 	int flags;
   1007   1.7       mrg {
   1008   1.7       mrg 
   1009  1.25       mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_alloc: sz %llx align %llx bound %llx "
   1010  1.25       mrg 	   "segp %p flags %d\n", (unsigned long long)size,
   1011  1.25       mrg 	   (unsigned long long)alignment, (unsigned long long)boundary,
   1012  1.25       mrg 	   segs, flags));
   1013   1.7       mrg 	return (bus_dmamem_alloc(t->_parent, size, alignment, boundary,
   1014  1.21       eeh 	    segs, nsegs, rsegs, flags|BUS_DMA_DVMA));
   1015   1.7       mrg }
   1016   1.7       mrg 
   1017   1.7       mrg void
   1018  1.55       eeh iommu_dvmamem_free(t, sb, segs, nsegs)
   1019   1.7       mrg 	bus_dma_tag_t t;
   1020  1.55       eeh 	struct strbuf_ctl *sb;
   1021   1.7       mrg 	bus_dma_segment_t *segs;
   1022   1.7       mrg 	int nsegs;
   1023   1.7       mrg {
   1024   1.7       mrg 
   1025  1.22       mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_free: segp %p nsegs %d\n",
   1026   1.7       mrg 	    segs, nsegs));
   1027   1.7       mrg 	bus_dmamem_free(t->_parent, segs, nsegs);
   1028   1.7       mrg }
   1029   1.7       mrg 
   1030   1.7       mrg /*
   1031   1.7       mrg  * Map the DVMA mappings into the kernel pmap.
   1032   1.7       mrg  * Check the flags to see whether we're streaming or coherent.
   1033   1.7       mrg  */
   1034   1.7       mrg int
   1035  1.55       eeh iommu_dvmamem_map(t, sb, segs, nsegs, size, kvap, flags)
   1036   1.7       mrg 	bus_dma_tag_t t;
   1037  1.55       eeh 	struct strbuf_ctl *sb;
   1038   1.7       mrg 	bus_dma_segment_t *segs;
   1039   1.7       mrg 	int nsegs;
   1040   1.7       mrg 	size_t size;
   1041   1.7       mrg 	caddr_t *kvap;
   1042   1.7       mrg 	int flags;
   1043   1.7       mrg {
   1044  1.58       chs 	struct vm_page *pg;
   1045   1.7       mrg 	vaddr_t va;
   1046   1.7       mrg 	bus_addr_t addr;
   1047  1.58       chs 	struct pglist *pglist;
   1048   1.8       mrg 	int cbit;
   1049   1.7       mrg 
   1050  1.22       mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: segp %p nsegs %d size %lx\n",
   1051   1.7       mrg 	    segs, nsegs, size));
   1052   1.7       mrg 
   1053   1.7       mrg 	/*
   1054   1.8       mrg 	 * Allocate some space in the kernel map, and then map these pages
   1055   1.8       mrg 	 * into this space.
   1056   1.7       mrg 	 */
   1057   1.8       mrg 	size = round_page(size);
   1058   1.8       mrg 	va = uvm_km_valloc(kernel_map, size);
   1059   1.8       mrg 	if (va == 0)
   1060   1.8       mrg 		return (ENOMEM);
   1061   1.7       mrg 
   1062   1.8       mrg 	*kvap = (caddr_t)va;
   1063   1.7       mrg 
   1064  1.58       chs 	/*
   1065   1.7       mrg 	 * digest flags:
   1066   1.7       mrg 	 */
   1067   1.7       mrg 	cbit = 0;
   1068   1.7       mrg 	if (flags & BUS_DMA_COHERENT)	/* Disable vcache */
   1069   1.7       mrg 		cbit |= PMAP_NVC;
   1070   1.7       mrg 	if (flags & BUS_DMA_NOCACHE)	/* sideffects */
   1071   1.7       mrg 		cbit |= PMAP_NC;
   1072   1.7       mrg 
   1073   1.7       mrg 	/*
   1074   1.8       mrg 	 * Now take this and map it into the CPU.
   1075   1.7       mrg 	 */
   1076  1.58       chs 	pglist = segs[0]._ds_mlist;
   1077  1.58       chs 	TAILQ_FOREACH(pg, pglist, pageq) {
   1078   1.8       mrg #ifdef DIAGNOSTIC
   1079   1.7       mrg 		if (size == 0)
   1080   1.7       mrg 			panic("iommu_dvmamem_map: size botch");
   1081   1.8       mrg #endif
   1082  1.58       chs 		addr = VM_PAGE_TO_PHYS(pg);
   1083  1.22       mrg 		DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: "
   1084  1.25       mrg 		    "mapping va %lx at %llx\n", va, (unsigned long long)addr | cbit));
   1085  1.58       chs 		pmap_kenter_pa(va, addr | cbit, VM_PROT_READ | VM_PROT_WRITE);
   1086   1.7       mrg 		va += PAGE_SIZE;
   1087   1.7       mrg 		size -= PAGE_SIZE;
   1088   1.7       mrg 	}
   1089  1.38     chris 	pmap_update(pmap_kernel());
   1090   1.7       mrg 	return (0);
   1091   1.7       mrg }
   1092   1.7       mrg 
   1093   1.7       mrg /*
   1094   1.7       mrg  * Unmap DVMA mappings from kernel
   1095   1.7       mrg  */
   1096   1.7       mrg void
   1097  1.55       eeh iommu_dvmamem_unmap(t, sb, kva, size)
   1098   1.7       mrg 	bus_dma_tag_t t;
   1099  1.55       eeh 	struct strbuf_ctl *sb;
   1100   1.7       mrg 	caddr_t kva;
   1101   1.7       mrg 	size_t size;
   1102   1.7       mrg {
   1103  1.58       chs 
   1104  1.22       mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_unmap: kvm %p size %lx\n",
   1105   1.7       mrg 	    kva, size));
   1106  1.58       chs 
   1107   1.7       mrg #ifdef DIAGNOSTIC
   1108   1.7       mrg 	if ((u_long)kva & PGOFSET)
   1109   1.7       mrg 		panic("iommu_dvmamem_unmap");
   1110   1.7       mrg #endif
   1111  1.58       chs 
   1112   1.7       mrg 	size = round_page(size);
   1113  1.58       chs 	pmap_kremove((vaddr_t)kva, size);
   1114  1.38     chris 	pmap_update(pmap_kernel());
   1115   1.8       mrg 	uvm_km_free(kernel_map, (vaddr_t)kva, size);
   1116   1.1       mrg }
   1117