Home | History | Annotate | Line # | Download | only in dev
iommu.c revision 1.93
      1  1.93  nakayama /*	$NetBSD: iommu.c,v 1.93 2009/12/07 11:18:38 nakayama Exp $	*/
      2  1.82       mrg 
      3  1.82       mrg /*
      4  1.82       mrg  * Copyright (c) 1999, 2000 Matthew R. Green
      5  1.82       mrg  * All rights reserved.
      6  1.82       mrg  *
      7  1.82       mrg  * Redistribution and use in source and binary forms, with or without
      8  1.82       mrg  * modification, are permitted provided that the following conditions
      9  1.82       mrg  * are met:
     10  1.82       mrg  * 1. Redistributions of source code must retain the above copyright
     11  1.82       mrg  *    notice, this list of conditions and the following disclaimer.
     12  1.82       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.82       mrg  *    notice, this list of conditions and the following disclaimer in the
     14  1.82       mrg  *    documentation and/or other materials provided with the distribution.
     15  1.82       mrg  *
     16  1.82       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.82       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.82       mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.82       mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.82       mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.82       mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.82       mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.82       mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.82       mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.82       mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.82       mrg  * SUCH DAMAGE.
     27  1.82       mrg  */
     28   1.7       mrg 
     29   1.7       mrg /*
     30  1.48       eeh  * Copyright (c) 2001, 2002 Eduardo Horvath
     31   1.7       mrg  * All rights reserved.
     32   1.7       mrg  *
     33   1.7       mrg  * Redistribution and use in source and binary forms, with or without
     34   1.7       mrg  * modification, are permitted provided that the following conditions
     35   1.7       mrg  * are met:
     36   1.7       mrg  * 1. Redistributions of source code must retain the above copyright
     37   1.7       mrg  *    notice, this list of conditions and the following disclaimer.
     38   1.7       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     39   1.7       mrg  *    notice, this list of conditions and the following disclaimer in the
     40   1.7       mrg  *    documentation and/or other materials provided with the distribution.
     41   1.7       mrg  * 3. The name of the author may not be used to endorse or promote products
     42   1.7       mrg  *    derived from this software without specific prior written permission.
     43   1.7       mrg  *
     44   1.7       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     45   1.7       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     46   1.7       mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     47   1.7       mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     48   1.7       mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     49   1.7       mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     50   1.7       mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     51   1.7       mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     52   1.7       mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     53   1.7       mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     54   1.7       mrg  * SUCH DAMAGE.
     55   1.7       mrg  */
     56   1.1       mrg 
     57   1.7       mrg /*
     58   1.7       mrg  * UltraSPARC IOMMU support; used by both the sbus and pci code.
     59   1.7       mrg  */
     60  1.66     lukem 
     61  1.66     lukem #include <sys/cdefs.h>
     62  1.93  nakayama __KERNEL_RCSID(0, "$NetBSD: iommu.c,v 1.93 2009/12/07 11:18:38 nakayama Exp $");
     63  1.66     lukem 
     64   1.4       mrg #include "opt_ddb.h"
     65   1.4       mrg 
     66   1.1       mrg #include <sys/param.h>
     67   1.1       mrg #include <sys/extent.h>
     68   1.1       mrg #include <sys/malloc.h>
     69   1.1       mrg #include <sys/systm.h>
     70   1.1       mrg #include <sys/device.h>
     71  1.41       chs #include <sys/proc.h>
     72  1.18       mrg 
     73  1.18       mrg #include <uvm/uvm_extern.h>
     74   1.1       mrg 
     75   1.1       mrg #include <machine/bus.h>
     76   1.1       mrg #include <sparc64/dev/iommureg.h>
     77   1.1       mrg #include <sparc64/dev/iommuvar.h>
     78   1.1       mrg 
     79   1.1       mrg #include <machine/autoconf.h>
     80   1.1       mrg #include <machine/cpu.h>
     81   1.1       mrg 
     82   1.1       mrg #ifdef DEBUG
     83  1.22       mrg #define IDB_BUSDMA	0x1
     84  1.22       mrg #define IDB_IOMMU	0x2
     85  1.22       mrg #define IDB_INFO	0x4
     86  1.36       eeh #define	IDB_SYNC	0x8
     87  1.10       mrg int iommudebug = 0x0;
     88   1.4       mrg #define DPRINTF(l, s)   do { if (iommudebug & l) printf s; } while (0)
     89  1.90  nakayama #define IOTTE_DEBUG(n)	(n)
     90   1.4       mrg #else
     91   1.4       mrg #define DPRINTF(l, s)
     92  1.90  nakayama #define IOTTE_DEBUG(n)	0
     93   1.1       mrg #endif
     94   1.1       mrg 
     95  1.55       eeh #define iommu_strbuf_flush(i, v) do {					\
     96  1.55       eeh 	if ((i)->sb_flush)						\
     97  1.55       eeh 		bus_space_write_8((i)->sb_is->is_bustag, (i)->sb_sb,	\
     98  1.50       eeh 			STRBUFREG(strbuf_pgflush), (v));		\
     99  1.42       eeh 	} while (0)
    100  1.42       eeh 
    101  1.78       cdi static	int iommu_strbuf_flush_done(struct strbuf_ctl *);
    102  1.85  nakayama static	void _iommu_dvmamap_sync(bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
    103  1.85  nakayama 		bus_size_t, int);
    104  1.11       eeh 
    105   1.1       mrg /*
    106   1.1       mrg  * initialise the UltraSPARC IOMMU (SBUS or PCI):
    107   1.1       mrg  *	- allocate and setup the iotsb.
    108   1.1       mrg  *	- enable the IOMMU
    109   1.7       mrg  *	- initialise the streaming buffers (if they exist)
    110   1.1       mrg  *	- create a private DVMA map.
    111   1.1       mrg  */
    112   1.1       mrg void
    113  1.79       cdi iommu_init(char *name, struct iommu_state *is, int tsbsize, uint32_t iovabase)
    114   1.1       mrg {
    115  1.11       eeh 	psize_t size;
    116  1.11       eeh 	vaddr_t va;
    117  1.11       eeh 	paddr_t pa;
    118  1.58       chs 	struct vm_page *pg;
    119  1.58       chs 	struct pglist pglist;
    120   1.1       mrg 
    121   1.1       mrg 	/*
    122   1.1       mrg 	 * Setup the iommu.
    123   1.1       mrg 	 *
    124  1.45       eeh 	 * The sun4u iommu is part of the SBUS or PCI controller so we will
    125  1.45       eeh 	 * deal with it here..
    126   1.1       mrg 	 *
    127  1.45       eeh 	 * For sysio and psycho/psycho+ the IOMMU address space always ends at
    128  1.45       eeh 	 * 0xffffe000, but the starting address depends on the size of the
    129  1.45       eeh 	 * map.  The map size is 1024 * 2 ^ is->is_tsbsize entries, where each
    130  1.45       eeh 	 * entry is 8 bytes.  The start of the map can be calculated by
    131  1.45       eeh 	 * (0xffffe000 << (8 + is->is_tsbsize)).
    132  1.45       eeh 	 *
    133  1.45       eeh 	 * But sabre and hummingbird use a different scheme that seems to
    134  1.45       eeh 	 * be hard-wired, so we read the start and size from the PROM and
    135  1.45       eeh 	 * just use those values.
    136   1.2       eeh 	 */
    137  1.11       eeh 	is->is_cr = (tsbsize << 16) | IOMMUCR_EN;
    138  1.11       eeh 	is->is_tsbsize = tsbsize;
    139  1.45       eeh 	if (iovabase == -1) {
    140  1.45       eeh 		is->is_dvmabase = IOTSB_VSTART(is->is_tsbsize);
    141  1.90  nakayama 		is->is_dvmaend = IOTSB_VEND - 1;
    142  1.45       eeh 	} else {
    143  1.45       eeh 		is->is_dvmabase = iovabase;
    144  1.90  nakayama 		is->is_dvmaend = iovabase + IOTSB_VSIZE(tsbsize) - 1;
    145  1.45       eeh 	}
    146  1.11       eeh 
    147  1.11       eeh 	/*
    148  1.15       eeh 	 * Allocate memory for I/O pagetables.  They need to be physically
    149  1.15       eeh 	 * contiguous.
    150  1.11       eeh 	 */
    151  1.11       eeh 
    152  1.64   thorpej 	size = PAGE_SIZE << is->is_tsbsize;
    153  1.11       eeh 	if (uvm_pglistalloc((psize_t)size, (paddr_t)0, (paddr_t)-1,
    154  1.64   thorpej 		(paddr_t)PAGE_SIZE, (paddr_t)0, &pglist, 1, 0) != 0)
    155  1.11       eeh 		panic("iommu_init: no memory");
    156  1.11       eeh 
    157  1.76      yamt 	va = uvm_km_alloc(kernel_map, size, 0, UVM_KMF_VAONLY);
    158  1.11       eeh 	if (va == 0)
    159  1.11       eeh 		panic("iommu_init: no memory");
    160  1.11       eeh 	is->is_tsb = (int64_t *)va;
    161  1.11       eeh 
    162  1.58       chs 	is->is_ptsb = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
    163  1.11       eeh 
    164  1.11       eeh 	/* Map the pages */
    165  1.83        ad 	TAILQ_FOREACH(pg, &pglist, pageq.queue) {
    166  1.58       chs 		pa = VM_PAGE_TO_PHYS(pg);
    167  1.88    cegger 		pmap_kenter_pa(va, pa | PMAP_NVC,
    168  1.88    cegger 		    VM_PROT_READ | VM_PROT_WRITE, 0);
    169  1.64   thorpej 		va += PAGE_SIZE;
    170  1.11       eeh 	}
    171  1.38     chris 	pmap_update(pmap_kernel());
    172  1.58       chs 	memset(is->is_tsb, 0, size);
    173   1.1       mrg 
    174   1.1       mrg #ifdef DEBUG
    175  1.22       mrg 	if (iommudebug & IDB_INFO)
    176   1.1       mrg 	{
    177   1.1       mrg 		/* Probe the iommu */
    178   1.1       mrg 
    179  1.25       mrg 		printf("iommu regs at: cr=%lx tsb=%lx flush=%lx\n",
    180  1.50       eeh 			(u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
    181  1.50       eeh 				offsetof (struct iommureg, iommu_cr)),
    182  1.50       eeh 			(u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
    183  1.50       eeh 				offsetof (struct iommureg, iommu_tsb)),
    184  1.50       eeh 			(u_long)bus_space_read_8(is->is_bustag, is->is_iommu,
    185  1.50       eeh 				offsetof (struct iommureg, iommu_flush)));
    186  1.50       eeh 		printf("iommu cr=%llx tsb=%llx\n",
    187  1.50       eeh 			(unsigned long long)bus_space_read_8(is->is_bustag,
    188  1.50       eeh 				is->is_iommu,
    189  1.50       eeh 				offsetof (struct iommureg, iommu_cr)),
    190  1.50       eeh 			(unsigned long long)bus_space_read_8(is->is_bustag,
    191  1.50       eeh 				is->is_iommu,
    192  1.50       eeh 				offsetof (struct iommureg, iommu_tsb)));
    193  1.58       chs 		printf("TSB base %p phys %llx\n", (void *)is->is_tsb,
    194  1.50       eeh 			(unsigned long long)is->is_ptsb);
    195   1.1       mrg 		delay(1000000); /* 1 s */
    196   1.1       mrg 	}
    197   1.1       mrg #endif
    198   1.1       mrg 
    199   1.1       mrg 	/*
    200   1.1       mrg 	 * now actually start up the IOMMU
    201   1.1       mrg 	 */
    202   1.1       mrg 	iommu_reset(is);
    203   1.1       mrg 
    204   1.1       mrg 	/*
    205   1.1       mrg 	 * Now all the hardware's working we need to allocate a dvma map.
    206   1.1       mrg 	 */
    207  1.58       chs 	printf("DVMA map: %x to %x\n",
    208  1.11       eeh 		(unsigned int)is->is_dvmabase,
    209  1.45       eeh 		(unsigned int)is->is_dvmaend);
    210  1.58       chs 	printf("IOTSB: %llx to %llx\n",
    211  1.47       eeh 		(unsigned long long)is->is_ptsb,
    212  1.90  nakayama 		(unsigned long long)(is->is_ptsb + size - 1));
    213   1.1       mrg 	is->is_dvmamap = extent_create(name,
    214  1.90  nakayama 	    is->is_dvmabase, is->is_dvmaend,
    215  1.64   thorpej 	    M_DEVBUF, 0, 0, EX_NOWAIT);
    216   1.1       mrg }
    217   1.1       mrg 
    218   1.8       mrg /*
    219   1.8       mrg  * Streaming buffers don't exist on the UltraSPARC IIi; we should have
    220   1.8       mrg  * detected that already and disabled them.  If not, we will notice that
    221   1.8       mrg  * they aren't there when the STRBUF_EN bit does not remain.
    222   1.8       mrg  */
    223   1.1       mrg void
    224  1.78       cdi iommu_reset(struct iommu_state *is)
    225   1.1       mrg {
    226  1.45       eeh 	int i;
    227  1.55       eeh 	struct strbuf_ctl *sb;
    228   1.1       mrg 
    229   1.1       mrg 	/* Need to do 64-bit stores */
    230  1.58       chs 	bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_tsb),
    231  1.50       eeh 		is->is_ptsb);
    232  1.50       eeh 
    233  1.11       eeh 	/* Enable IOMMU in diagnostic mode */
    234  1.50       eeh 	bus_space_write_8(is->is_bustag, is->is_iommu, IOMMUREG(iommu_cr),
    235  1.50       eeh 		is->is_cr|IOMMUCR_DE);
    236  1.11       eeh 
    237  1.58       chs 	for (i = 0; i < 2; i++) {
    238  1.55       eeh 		if ((sb = is->is_sb[i])) {
    239   1.5       mrg 
    240  1.45       eeh 			/* Enable diagnostics mode? */
    241  1.58       chs 			bus_space_write_8(is->is_bustag, is->is_sb[i]->sb_sb,
    242  1.50       eeh 				STRBUFREG(strbuf_ctl), STRBUF_EN);
    243  1.45       eeh 
    244  1.45       eeh 			/* No streaming buffers? Disable them */
    245  1.58       chs 			if (bus_space_read_8(is->is_bustag,
    246  1.58       chs 				is->is_sb[i]->sb_sb,
    247  1.55       eeh 				STRBUFREG(strbuf_ctl)) == 0) {
    248  1.55       eeh 				is->is_sb[i]->sb_flush = NULL;
    249  1.55       eeh 			} else {
    250  1.58       chs 
    251  1.55       eeh 				/*
    252  1.55       eeh 				 * locate the pa of the flush buffer.
    253  1.55       eeh 				 */
    254  1.55       eeh 				(void)pmap_extract(pmap_kernel(),
    255  1.55       eeh 					(vaddr_t)is->is_sb[i]->sb_flush,
    256  1.55       eeh 					&is->is_sb[i]->sb_flushpa);
    257  1.55       eeh 			}
    258  1.45       eeh 		}
    259  1.42       eeh 	}
    260   1.2       eeh }
    261   1.2       eeh 
    262   1.2       eeh /*
    263  1.58       chs  * Here are the iommu control routines.
    264   1.2       eeh  */
    265   1.2       eeh void
    266  1.78       cdi iommu_enter(struct strbuf_ctl *sb, vaddr_t va, int64_t pa, int flags)
    267   1.2       eeh {
    268  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    269  1.55       eeh 	int strbuf = (flags & BUS_DMA_STREAMING);
    270   1.2       eeh 	int64_t tte;
    271   1.2       eeh 
    272   1.2       eeh #ifdef DIAGNOSTIC
    273  1.45       eeh 	if (va < is->is_dvmabase || va > is->is_dvmaend)
    274  1.13       mrg 		panic("iommu_enter: va %#lx not in DVMA space", va);
    275   1.2       eeh #endif
    276   1.2       eeh 
    277  1.55       eeh 	/* Is the streamcache flush really needed? */
    278  1.91  nakayama 	if (sb->sb_flush)
    279  1.55       eeh 		iommu_strbuf_flush(sb, va);
    280  1.91  nakayama 	else
    281  1.55       eeh 		/* If we can't flush the strbuf don't enable it. */
    282  1.55       eeh 		strbuf = 0;
    283  1.55       eeh 
    284  1.58       chs 	tte = MAKEIOTTE(pa, !(flags & BUS_DMA_NOWRITE),
    285  1.55       eeh 		!(flags & BUS_DMA_NOCACHE), (strbuf));
    286  1.50       eeh #ifdef DEBUG
    287  1.50       eeh 	tte |= (flags & 0xff000LL)<<(4*8);
    288  1.50       eeh #endif
    289  1.58       chs 
    290  1.58       chs 	DPRINTF(IDB_IOMMU, ("Clearing TSB slot %d for va %p\n",
    291  1.25       mrg 		       (int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va));
    292   1.2       eeh 	is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] = tte;
    293  1.58       chs 	bus_space_write_8(is->is_bustag, is->is_iommu,
    294  1.50       eeh 		IOMMUREG(iommu_flush), va);
    295  1.22       mrg 	DPRINTF(IDB_IOMMU, ("iommu_enter: va %lx pa %lx TSB[%lx]@%p=%lx\n",
    296  1.50       eeh 		va, (long)pa, (u_long)IOTSBSLOT(va,is->is_tsbsize),
    297  1.50       eeh 		(void *)(u_long)&is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)],
    298  1.50       eeh 		(u_long)tte));
    299  1.39       eeh }
    300  1.39       eeh 
    301  1.39       eeh /*
    302  1.39       eeh  * Find the value of a DVMA address (debug routine).
    303  1.39       eeh  */
    304  1.39       eeh paddr_t
    305  1.78       cdi iommu_extract(struct iommu_state *is, vaddr_t dva)
    306  1.39       eeh {
    307  1.39       eeh 	int64_t tte = 0;
    308  1.58       chs 
    309  1.90  nakayama 	if (dva >= is->is_dvmabase && dva <= is->is_dvmaend)
    310  1.55       eeh 		tte = is->is_tsb[IOTSBSLOT(dva, is->is_tsbsize)];
    311  1.39       eeh 
    312  1.54       eeh 	if ((tte & IOTTE_V) == 0)
    313  1.39       eeh 		return ((paddr_t)-1L);
    314  1.54       eeh 	return (tte & IOTTE_PAMASK);
    315   1.2       eeh }
    316   1.2       eeh 
    317   1.2       eeh /*
    318   1.2       eeh  * iommu_remove: removes mappings created by iommu_enter
    319   1.2       eeh  *
    320   1.2       eeh  * Only demap from IOMMU if flag is set.
    321   1.8       mrg  *
    322   1.8       mrg  * XXX: this function needs better internal error checking.
    323   1.2       eeh  */
    324   1.2       eeh void
    325  1.78       cdi iommu_remove(struct iommu_state *is, vaddr_t va, size_t len)
    326   1.2       eeh {
    327   1.2       eeh 
    328   1.2       eeh #ifdef DIAGNOSTIC
    329  1.45       eeh 	if (va < is->is_dvmabase || va > is->is_dvmaend)
    330  1.25       mrg 		panic("iommu_remove: va 0x%lx not in DVMA space", (u_long)va);
    331   1.2       eeh 	if ((long)(va + len) < (long)va)
    332  1.58       chs 		panic("iommu_remove: va 0x%lx + len 0x%lx wraps",
    333   1.2       eeh 		      (long) va, (long) len);
    334  1.58       chs 	if (len & ~0xfffffff)
    335  1.72       snj 		panic("iommu_remove: ridiculous len 0x%lx", (u_long)len);
    336   1.2       eeh #endif
    337   1.2       eeh 
    338   1.2       eeh 	va = trunc_page(va);
    339  1.22       mrg 	DPRINTF(IDB_IOMMU, ("iommu_remove: va %lx TSB[%lx]@%p\n",
    340  1.50       eeh 		va, (u_long)IOTSBSLOT(va, is->is_tsbsize),
    341  1.50       eeh 		&is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)]));
    342   1.2       eeh 	while (len > 0) {
    343  1.50       eeh 		DPRINTF(IDB_IOMMU, ("iommu_remove: clearing TSB slot %d "
    344  1.50       eeh 			"for va %p size %lx\n",
    345  1.50       eeh 			(int)IOTSBSLOT(va,is->is_tsbsize), (void *)(u_long)va,
    346  1.50       eeh 			(u_long)len));
    347  1.64   thorpej 		if (len <= PAGE_SIZE)
    348  1.10       mrg 			len = 0;
    349  1.10       mrg 		else
    350  1.64   thorpej 			len -= PAGE_SIZE;
    351   1.8       mrg 
    352  1.47       eeh 		/* XXX Zero-ing the entry would not require RMW */
    353  1.47       eeh 		is->is_tsb[IOTSBSLOT(va,is->is_tsbsize)] &= ~IOTTE_V;
    354  1.58       chs 		bus_space_write_8(is->is_bustag, is->is_iommu,
    355  1.50       eeh 			IOMMUREG(iommu_flush), va);
    356  1.64   thorpej 		va += PAGE_SIZE;
    357   1.2       eeh 	}
    358   1.2       eeh }
    359   1.2       eeh 
    360  1.58       chs static int
    361  1.78       cdi iommu_strbuf_flush_done(struct strbuf_ctl *sb)
    362   1.2       eeh {
    363  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    364   1.2       eeh 	struct timeval cur, flushtimeout;
    365   1.2       eeh 
    366   1.2       eeh #define BUMPTIME(t, usec) { \
    367   1.2       eeh 	register volatile struct timeval *tp = (t); \
    368   1.2       eeh 	register long us; \
    369   1.2       eeh  \
    370   1.2       eeh 	tp->tv_usec = us = tp->tv_usec + (usec); \
    371   1.2       eeh 	if (us >= 1000000) { \
    372   1.2       eeh 		tp->tv_usec = us - 1000000; \
    373   1.2       eeh 		tp->tv_sec++; \
    374   1.2       eeh 	} \
    375   1.2       eeh }
    376   1.5       mrg 
    377  1.55       eeh 	if (!sb->sb_flush)
    378   1.5       mrg 		return (0);
    379  1.58       chs 
    380   1.7       mrg 	/*
    381   1.7       mrg 	 * Streaming buffer flushes:
    382  1.58       chs 	 *
    383   1.7       mrg 	 *   1 Tell strbuf to flush by storing va to strbuf_pgflush.  If
    384   1.7       mrg 	 *     we're not on a cache line boundary (64-bits):
    385   1.7       mrg 	 *   2 Store 0 in flag
    386   1.7       mrg 	 *   3 Store pointer to flag in flushsync
    387   1.7       mrg 	 *   4 wait till flushsync becomes 0x1
    388   1.7       mrg 	 *
    389   1.7       mrg 	 * If it takes more than .5 sec, something
    390   1.7       mrg 	 * went wrong.
    391   1.7       mrg 	 */
    392   1.2       eeh 
    393  1.55       eeh 	*sb->sb_flush = 0;
    394  1.58       chs 	bus_space_write_8(is->is_bustag, sb->sb_sb,
    395  1.55       eeh 		STRBUFREG(strbuf_flushsync), sb->sb_flushpa);
    396   1.2       eeh 
    397  1.58       chs 	microtime(&flushtimeout);
    398   1.2       eeh 	cur = flushtimeout;
    399   1.2       eeh 	BUMPTIME(&flushtimeout, 500000); /* 1/2 sec */
    400  1.58       chs 
    401  1.55       eeh 	DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flush = %lx "
    402  1.86    martin 		"at va = %lx pa = %lx now=%"PRIx64":%"PRIx32" until = %"PRIx64":%"PRIx32"\n",
    403  1.58       chs 		(long)*sb->sb_flush, (long)sb->sb_flush, (long)sb->sb_flushpa,
    404  1.42       eeh 		cur.tv_sec, cur.tv_usec,
    405  1.42       eeh 		flushtimeout.tv_sec, flushtimeout.tv_usec));
    406  1.42       eeh 
    407   1.2       eeh 	/* Bypass non-coherent D$ */
    408  1.55       eeh 	while ((!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) &&
    409  1.59    martin 		timercmp(&cur, &flushtimeout, <=))
    410   1.2       eeh 		microtime(&cur);
    411   1.2       eeh 
    412   1.2       eeh #ifdef DIAGNOSTIC
    413  1.55       eeh 	if (!ldxa(sb->sb_flushpa, ASI_PHYS_CACHED)) {
    414  1.55       eeh 		printf("iommu_strbuf_flush_done: flush timeout %p, at %p\n",
    415  1.55       eeh 			(void *)(u_long)*sb->sb_flush,
    416  1.55       eeh 			(void *)(u_long)sb->sb_flushpa); /* panic? */
    417   1.2       eeh #ifdef DDB
    418   1.2       eeh 		Debugger();
    419   1.2       eeh #endif
    420   1.2       eeh 	}
    421   1.2       eeh #endif
    422  1.31       eeh 	DPRINTF(IDB_IOMMU, ("iommu_strbuf_flush_done: flushed\n"));
    423  1.55       eeh 	return (*sb->sb_flush);
    424   1.7       mrg }
    425   1.7       mrg 
    426   1.7       mrg /*
    427   1.7       mrg  * IOMMU DVMA operations, common to SBUS and PCI.
    428   1.7       mrg  */
    429   1.7       mrg int
    430  1.85  nakayama iommu_dvmamap_load(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
    431  1.85  nakayama 	bus_size_t buflen, struct proc *p, int flags)
    432   1.7       mrg {
    433  1.85  nakayama 	struct strbuf_ctl *sb = (struct strbuf_ctl *)map->_dm_cookie;
    434  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    435   1.7       mrg 	int s;
    436  1.91  nakayama 	int err, needsflush;
    437   1.7       mrg 	bus_size_t sgsize;
    438   1.7       mrg 	paddr_t curaddr;
    439  1.90  nakayama 	u_long dvmaddr, sgstart, sgend, bmask;
    440  1.71   tsutsui 	bus_size_t align, boundary, len;
    441   1.7       mrg 	vaddr_t vaddr = (vaddr_t)buf;
    442  1.40       eeh 	int seg;
    443  1.58       chs 	struct pmap *pmap;
    444   1.7       mrg 
    445   1.7       mrg 	if (map->dm_nsegs) {
    446   1.7       mrg 		/* Already in use?? */
    447   1.7       mrg #ifdef DIAGNOSTIC
    448   1.7       mrg 		printf("iommu_dvmamap_load: map still in use\n");
    449   1.7       mrg #endif
    450   1.7       mrg 		bus_dmamap_unload(t, map);
    451   1.7       mrg 	}
    452  1.58       chs 
    453   1.7       mrg 	/*
    454   1.7       mrg 	 * Make sure that on error condition we return "no valid mappings".
    455   1.7       mrg 	 */
    456   1.7       mrg 	map->dm_nsegs = 0;
    457   1.7       mrg 	if (buflen > map->_dm_size) {
    458  1.22       mrg 		DPRINTF(IDB_BUSDMA,
    459   1.7       mrg 		    ("iommu_dvmamap_load(): error %d > %d -- "
    460  1.25       mrg 		     "map size exceeded!\n", (int)buflen, (int)map->_dm_size));
    461   1.7       mrg 		return (EINVAL);
    462   1.7       mrg 	}
    463   1.7       mrg 
    464   1.7       mrg 	sgsize = round_page(buflen + ((int)vaddr & PGOFSET));
    465  1.20       mrg 
    466   1.7       mrg 	/*
    467  1.21       eeh 	 * A boundary presented to bus_dmamem_alloc() takes precedence
    468  1.21       eeh 	 * over boundary in the map.
    469   1.7       mrg 	 */
    470  1.21       eeh 	if ((boundary = (map->dm_segs[0]._ds_boundary)) == 0)
    471  1.21       eeh 		boundary = map->_dm_boundary;
    472  1.64   thorpej 	align = max(map->dm_segs[0]._ds_align, PAGE_SIZE);
    473  1.58       chs 
    474  1.58       chs 	/*
    475  1.58       chs 	 * If our segment size is larger than the boundary we need to
    476  1.40       eeh 	 * split the transfer up int little pieces ourselves.
    477  1.40       eeh 	 */
    478  1.58       chs 	s = splhigh();
    479  1.58       chs 	err = extent_alloc(is->is_dvmamap, sgsize, align,
    480  1.71   tsutsui 	    (sgsize > boundary) ? 0 : boundary,
    481  1.71   tsutsui 	    EX_NOWAIT|EX_BOUNDZERO, &dvmaddr);
    482   1.7       mrg 	splx(s);
    483   1.7       mrg 
    484   1.7       mrg #ifdef DEBUG
    485  1.71   tsutsui 	if (err || (dvmaddr == (u_long)-1)) {
    486   1.7       mrg 		printf("iommu_dvmamap_load(): extent_alloc(%d, %x) failed!\n",
    487  1.25       mrg 		    (int)sgsize, flags);
    488  1.40       eeh #ifdef DDB
    489   1.7       mrg 		Debugger();
    490  1.40       eeh #endif
    491  1.58       chs 	}
    492  1.58       chs #endif
    493  1.11       eeh 	if (err != 0)
    494  1.11       eeh 		return (err);
    495  1.11       eeh 
    496  1.65  nakayama 	if (dvmaddr == (u_long)-1)
    497   1.7       mrg 		return (ENOMEM);
    498   1.7       mrg 
    499  1.40       eeh 	/* Set the active DVMA map */
    500  1.40       eeh 	map->_dm_dvmastart = dvmaddr;
    501  1.40       eeh 	map->_dm_dvmasize = sgsize;
    502  1.40       eeh 
    503  1.40       eeh 	/*
    504  1.40       eeh 	 * Now split the DVMA range into segments, not crossing
    505  1.40       eeh 	 * the boundary.
    506  1.40       eeh 	 */
    507  1.40       eeh 	seg = 0;
    508  1.40       eeh 	sgstart = dvmaddr + (vaddr & PGOFSET);
    509  1.40       eeh 	sgend = sgstart + buflen - 1;
    510  1.40       eeh 	map->dm_segs[seg].ds_addr = sgstart;
    511  1.71   tsutsui 	DPRINTF(IDB_INFO, ("iommu_dvmamap_load: boundary %lx boundary - 1 %lx "
    512  1.71   tsutsui 	    "~(boundary - 1) %lx\n", (long)boundary, (long)(boundary - 1),
    513  1.71   tsutsui 	    (long)~(boundary - 1)));
    514  1.90  nakayama 	bmask = ~(boundary - 1);
    515  1.90  nakayama 	while ((sgstart & bmask) != (sgend & bmask)) {
    516  1.40       eeh 		/* Oops.  We crossed a boundary.  Split the xfer. */
    517  1.71   tsutsui 		len = boundary - (sgstart & (boundary - 1));
    518  1.71   tsutsui 		map->dm_segs[seg].ds_len = len;
    519  1.40       eeh 		DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
    520  1.71   tsutsui 		    "seg %d start %lx size %lx\n", seg,
    521  1.71   tsutsui 		    (long)map->dm_segs[seg].ds_addr,
    522  1.71   tsutsui 		    (long)map->dm_segs[seg].ds_len));
    523  1.53       eeh 		if (++seg >= map->_dm_segcnt) {
    524  1.40       eeh 			/* Too many segments.  Fail the operation. */
    525  1.40       eeh 			DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
    526  1.71   tsutsui 			    "too many segments %d\n", seg));
    527  1.40       eeh 			s = splhigh();
    528  1.40       eeh 			/* How can this fail?  And if it does what can we do? */
    529  1.40       eeh 			err = extent_free(is->is_dvmamap,
    530  1.71   tsutsui 			    dvmaddr, sgsize, EX_NOWAIT);
    531  1.40       eeh 			map->_dm_dvmastart = 0;
    532  1.40       eeh 			map->_dm_dvmasize = 0;
    533  1.43       eeh 			splx(s);
    534  1.80       mrg 			return (EFBIG);
    535  1.40       eeh 		}
    536  1.71   tsutsui 		sgstart += len;
    537  1.40       eeh 		map->dm_segs[seg].ds_addr = sgstart;
    538  1.40       eeh 	}
    539  1.40       eeh 	map->dm_segs[seg].ds_len = sgend - sgstart + 1;
    540  1.40       eeh 	DPRINTF(IDB_INFO, ("iommu_dvmamap_load: "
    541  1.71   tsutsui 	    "seg %d start %lx size %lx\n", seg,
    542  1.71   tsutsui 	    (long)map->dm_segs[seg].ds_addr, (long)map->dm_segs[seg].ds_len));
    543  1.71   tsutsui 	map->dm_nsegs = seg + 1;
    544   1.7       mrg 	map->dm_mapsize = buflen;
    545   1.7       mrg 
    546   1.7       mrg 	if (p != NULL)
    547   1.7       mrg 		pmap = p->p_vmspace->vm_map.pmap;
    548   1.7       mrg 	else
    549   1.7       mrg 		pmap = pmap_kernel();
    550   1.7       mrg 
    551  1.91  nakayama 	needsflush = 0;
    552   1.7       mrg 	for (; buflen > 0; ) {
    553  1.58       chs 
    554   1.7       mrg 		/*
    555   1.7       mrg 		 * Get the physical address for this page.
    556   1.7       mrg 		 */
    557   1.7       mrg 		if (pmap_extract(pmap, (vaddr_t)vaddr, &curaddr) == FALSE) {
    558  1.74    petrov #ifdef DIAGNOSTIC
    559  1.74    petrov 			printf("iommu_dvmamap_load: pmap_extract failed %lx\n", vaddr);
    560  1.74    petrov #endif
    561   1.7       mrg 			bus_dmamap_unload(t, map);
    562   1.7       mrg 			return (-1);
    563   1.7       mrg 		}
    564   1.7       mrg 
    565   1.7       mrg 		/*
    566   1.7       mrg 		 * Compute the segment size, and adjust counts.
    567   1.7       mrg 		 */
    568  1.64   thorpej 		sgsize = PAGE_SIZE - ((u_long)vaddr & PGOFSET);
    569   1.7       mrg 		if (buflen < sgsize)
    570   1.7       mrg 			sgsize = buflen;
    571   1.7       mrg 
    572  1.22       mrg 		DPRINTF(IDB_BUSDMA,
    573  1.36       eeh 		    ("iommu_dvmamap_load: map %p loading va %p "
    574  1.71   tsutsui 		    "dva %lx at pa %lx\n",
    575  1.71   tsutsui 		    map, (void *)vaddr, (long)dvmaddr,
    576  1.87  nakayama 		    (long)trunc_page(curaddr)));
    577  1.55       eeh 		iommu_enter(sb, trunc_page(dvmaddr), trunc_page(curaddr),
    578  1.90  nakayama 		    flags | IOTTE_DEBUG(0x4000));
    579  1.91  nakayama 		needsflush = 1;
    580  1.58       chs 
    581   1.7       mrg 		dvmaddr += PAGE_SIZE;
    582   1.7       mrg 		vaddr += sgsize;
    583   1.7       mrg 		buflen -= sgsize;
    584   1.7       mrg 	}
    585  1.91  nakayama 	if (needsflush)
    586  1.91  nakayama 		iommu_strbuf_flush_done(sb);
    587  1.45       eeh #ifdef DIAGNOSTIC
    588  1.45       eeh 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    589  1.45       eeh 		if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
    590  1.45       eeh 			map->dm_segs[seg].ds_addr > is->is_dvmaend) {
    591  1.45       eeh 			printf("seg %d dvmaddr %lx out of range %x - %x\n",
    592  1.71   tsutsui 			    seg, (long)map->dm_segs[seg].ds_addr,
    593  1.71   tsutsui 			    is->is_dvmabase, is->is_dvmaend);
    594  1.57       chs #ifdef DDB
    595  1.45       eeh 			Debugger();
    596  1.57       chs #endif
    597  1.45       eeh 		}
    598  1.45       eeh 	}
    599  1.45       eeh #endif
    600   1.7       mrg 	return (0);
    601   1.7       mrg }
    602   1.7       mrg 
    603   1.7       mrg 
    604   1.7       mrg void
    605  1.85  nakayama iommu_dvmamap_unload(bus_dma_tag_t t, bus_dmamap_t map)
    606   1.7       mrg {
    607  1.85  nakayama 	struct strbuf_ctl *sb = (struct strbuf_ctl *)map->_dm_cookie;
    608  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    609  1.40       eeh 	int error, s;
    610  1.70  christos 	bus_size_t sgsize = map->_dm_dvmasize;
    611   1.7       mrg 
    612  1.40       eeh 	/* Flush the iommu */
    613  1.40       eeh #ifdef DEBUG
    614  1.40       eeh 	if (!map->_dm_dvmastart) {
    615  1.40       eeh 		printf("iommu_dvmamap_unload: No dvmastart is zero\n");
    616  1.40       eeh #ifdef DDB
    617  1.40       eeh 		Debugger();
    618  1.40       eeh #endif
    619  1.40       eeh 	}
    620  1.40       eeh #endif
    621  1.40       eeh 	iommu_remove(is, map->_dm_dvmastart, map->_dm_dvmasize);
    622   1.7       mrg 
    623  1.23       eeh 	/* Flush the caches */
    624  1.23       eeh 	bus_dmamap_unload(t->_parent, map);
    625  1.23       eeh 
    626   1.7       mrg 	/* Mark the mappings as invalid. */
    627   1.7       mrg 	map->dm_mapsize = 0;
    628   1.7       mrg 	map->dm_nsegs = 0;
    629  1.58       chs 
    630   1.7       mrg 	s = splhigh();
    631  1.58       chs 	error = extent_free(is->is_dvmamap, map->_dm_dvmastart,
    632  1.40       eeh 		map->_dm_dvmasize, EX_NOWAIT);
    633  1.43       eeh 	map->_dm_dvmastart = 0;
    634  1.43       eeh 	map->_dm_dvmasize = 0;
    635   1.7       mrg 	splx(s);
    636   1.7       mrg 	if (error != 0)
    637   1.7       mrg 		printf("warning: %qd of DVMA space lost\n", (long long)sgsize);
    638  1.40       eeh 
    639  1.40       eeh 	/* Clear the map */
    640   1.9       eeh }
    641   1.9       eeh 
    642   1.9       eeh 
    643   1.9       eeh int
    644  1.85  nakayama iommu_dvmamap_load_raw(bus_dma_tag_t t, bus_dmamap_t map,
    645  1.85  nakayama 	bus_dma_segment_t *segs, int nsegs, bus_size_t size, int flags)
    646   1.9       eeh {
    647  1.85  nakayama 	struct strbuf_ctl *sb = (struct strbuf_ctl *)map->_dm_cookie;
    648  1.55       eeh 	struct iommu_state *is = sb->sb_is;
    649  1.58       chs 	struct vm_page *pg;
    650  1.40       eeh 	int i, j, s;
    651  1.26    martin 	int left;
    652  1.91  nakayama 	int err, needsflush;
    653   1.9       eeh 	bus_size_t sgsize;
    654   1.9       eeh 	paddr_t pa;
    655  1.21       eeh 	bus_size_t boundary, align;
    656  1.90  nakayama 	u_long dvmaddr, sgstart, sgend, bmask;
    657  1.58       chs 	struct pglist *pglist;
    658  1.90  nakayama 	const int pagesz = PAGE_SIZE;
    659  1.90  nakayama #ifdef DEBUG
    660  1.90  nakayama 	int npg = 0;
    661  1.90  nakayama #endif
    662   1.9       eeh 
    663   1.9       eeh 	if (map->dm_nsegs) {
    664   1.9       eeh 		/* Already in use?? */
    665   1.9       eeh #ifdef DIAGNOSTIC
    666   1.9       eeh 		printf("iommu_dvmamap_load_raw: map still in use\n");
    667   1.9       eeh #endif
    668   1.9       eeh 		bus_dmamap_unload(t, map);
    669   1.9       eeh 	}
    670  1.40       eeh 
    671  1.40       eeh 	/*
    672  1.40       eeh 	 * A boundary presented to bus_dmamem_alloc() takes precedence
    673  1.40       eeh 	 * over boundary in the map.
    674  1.40       eeh 	 */
    675  1.40       eeh 	if ((boundary = segs[0]._ds_boundary) == 0)
    676  1.40       eeh 		boundary = map->_dm_boundary;
    677  1.40       eeh 
    678  1.45       eeh 	align = max(segs[0]._ds_align, pagesz);
    679  1.40       eeh 
    680   1.9       eeh 	/*
    681   1.9       eeh 	 * Make sure that on error condition we return "no valid mappings".
    682   1.9       eeh 	 */
    683   1.9       eeh 	map->dm_nsegs = 0;
    684  1.26    martin 	/* Count up the total number of pages we need */
    685  1.93  nakayama 	pa = trunc_page(segs[0].ds_addr);
    686  1.26    martin 	sgsize = 0;
    687  1.40       eeh 	left = size;
    688  1.93  nakayama 	for (i = 0; left > 0 && i < nsegs; i++) {
    689  1.26    martin 		if (round_page(pa) != round_page(segs[i].ds_addr))
    690  1.93  nakayama 			sgsize = round_page(sgsize) +
    691  1.93  nakayama 			    (segs[i].ds_addr & PGOFSET);
    692  1.40       eeh 		sgsize += min(left, segs[i].ds_len);
    693  1.40       eeh 		left -= segs[i].ds_len;
    694  1.26    martin 		pa = segs[i].ds_addr + segs[i].ds_len;
    695  1.26    martin 	}
    696  1.93  nakayama 	sgsize = round_page(sgsize);
    697   1.9       eeh 
    698  1.40       eeh 	s = splhigh();
    699  1.58       chs 	/*
    700  1.58       chs 	 * If our segment size is larger than the boundary we need to
    701  1.45       eeh 	 * split the transfer up into little pieces ourselves.
    702   1.9       eeh 	 */
    703  1.40       eeh 	err = extent_alloc(is->is_dvmamap, sgsize, align,
    704  1.40       eeh 		(sgsize > boundary) ? 0 : boundary,
    705  1.40       eeh 		((flags & BUS_DMA_NOWAIT) == 0 ? EX_WAITOK : EX_NOWAIT) |
    706  1.54       eeh 		EX_BOUNDZERO, &dvmaddr);
    707   1.9       eeh 	splx(s);
    708   1.9       eeh 
    709   1.9       eeh 	if (err != 0)
    710   1.9       eeh 		return (err);
    711   1.9       eeh 
    712   1.9       eeh #ifdef DEBUG
    713  1.65  nakayama 	if (dvmaddr == (u_long)-1)
    714  1.58       chs 	{
    715   1.9       eeh 		printf("iommu_dvmamap_load_raw(): extent_alloc(%d, %x) failed!\n",
    716  1.25       mrg 		    (int)sgsize, flags);
    717  1.57       chs #ifdef DDB
    718   1.9       eeh 		Debugger();
    719  1.57       chs #endif
    720  1.58       chs 	}
    721  1.58       chs #endif
    722  1.65  nakayama 	if (dvmaddr == (u_long)-1)
    723   1.9       eeh 		return (ENOMEM);
    724   1.9       eeh 
    725  1.40       eeh 	/* Set the active DVMA map */
    726  1.40       eeh 	map->_dm_dvmastart = dvmaddr;
    727  1.40       eeh 	map->_dm_dvmasize = sgsize;
    728  1.40       eeh 
    729  1.90  nakayama 	bmask = ~(boundary - 1);
    730  1.58       chs 	if ((pglist = segs[0]._ds_mlist) == NULL) {
    731  1.92  nakayama 		u_long prev_va = 0UL, last_va = dvmaddr;
    732  1.45       eeh 		paddr_t prev_pa = 0;
    733  1.45       eeh 		int end = 0, offset;
    734  1.92  nakayama 		bus_size_t len = size;
    735  1.45       eeh 
    736  1.26    martin 		/*
    737  1.45       eeh 		 * This segs is made up of individual physical
    738  1.58       chs 		 *  segments, probably by _bus_dmamap_load_uio() or
    739  1.26    martin 		 * _bus_dmamap_load_mbuf().  Ignore the mlist and
    740  1.45       eeh 		 * load each one individually.
    741  1.26    martin 		 */
    742  1.45       eeh 		j = 0;
    743  1.91  nakayama 		needsflush = 0;
    744  1.45       eeh 		for (i = 0; i < nsegs ; i++) {
    745  1.40       eeh 
    746  1.45       eeh 			pa = segs[i].ds_addr;
    747  1.45       eeh 			offset = (pa & PGOFSET);
    748  1.45       eeh 			pa = trunc_page(pa);
    749  1.45       eeh 			dvmaddr = trunc_page(dvmaddr);
    750  1.92  nakayama 			left = min(len, segs[i].ds_len);
    751  1.45       eeh 
    752  1.45       eeh 			DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: converting "
    753  1.58       chs 				"physseg %d start %lx size %lx\n", i,
    754  1.61    martin 				(long)segs[i].ds_addr, (long)segs[i].ds_len));
    755  1.26    martin 
    756  1.58       chs 			if ((pa == prev_pa) &&
    757  1.47       eeh 				((offset != 0) || (end != offset))) {
    758  1.45       eeh 				/* We can re-use this mapping */
    759  1.45       eeh 				dvmaddr = prev_va;
    760  1.45       eeh 			}
    761  1.29    martin 
    762  1.45       eeh 			sgstart = dvmaddr + offset;
    763  1.45       eeh 			sgend = sgstart + left - 1;
    764  1.26    martin 
    765  1.45       eeh 			/* Are the segments virtually adjacent? */
    766  1.58       chs 			if ((j > 0) && (end == offset) &&
    767  1.45       eeh 				((offset == 0) || (pa == prev_pa))) {
    768  1.45       eeh 				/* Just append to the previous segment. */
    769  1.45       eeh 				map->dm_segs[--j].ds_len += left;
    770  1.93  nakayama 				/* Restore sgstart for boundary check */
    771  1.93  nakayama 				sgstart = map->dm_segs[j].ds_addr;
    772  1.45       eeh 				DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    773  1.45       eeh 					"appending seg %d start %lx size %lx\n", j,
    774  1.58       chs 					(long)map->dm_segs[j].ds_addr,
    775  1.61    martin 					(long)map->dm_segs[j].ds_len));
    776  1.45       eeh 			} else {
    777  1.53       eeh 				if (j >= map->_dm_segcnt) {
    778  1.92  nakayama 					iommu_remove(is, map->_dm_dvmastart,
    779  1.92  nakayama 					    last_va - map->_dm_dvmastart);
    780  1.92  nakayama 					goto fail;
    781  1.53       eeh 				}
    782  1.45       eeh 				map->dm_segs[j].ds_addr = sgstart;
    783  1.45       eeh 				map->dm_segs[j].ds_len = left;
    784  1.45       eeh 				DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    785  1.45       eeh 					"seg %d start %lx size %lx\n", j,
    786  1.48       eeh 					(long)map->dm_segs[j].ds_addr,
    787  1.61    martin 					(long)map->dm_segs[j].ds_len));
    788  1.40       eeh 			}
    789  1.45       eeh 			end = (offset + left) & PGOFSET;
    790  1.40       eeh 
    791  1.40       eeh 			/* Check for boundary issues */
    792  1.90  nakayama 			while ((sgstart & bmask) != (sgend & bmask)) {
    793  1.40       eeh 				/* Need a new segment. */
    794  1.40       eeh 				map->dm_segs[j].ds_len =
    795  1.53       eeh 					boundary - (sgstart & (boundary - 1));
    796  1.40       eeh 				DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    797  1.40       eeh 					"seg %d start %lx size %lx\n", j,
    798  1.58       chs 					(long)map->dm_segs[j].ds_addr,
    799  1.61    martin 					(long)map->dm_segs[j].ds_len));
    800  1.53       eeh 				if (++j >= map->_dm_segcnt) {
    801  1.92  nakayama 					iommu_remove(is, map->_dm_dvmastart,
    802  1.92  nakayama 					    last_va - map->_dm_dvmastart);
    803  1.92  nakayama 					goto fail;
    804  1.40       eeh 				}
    805  1.93  nakayama 				sgstart += map->dm_segs[j-1].ds_len;
    806  1.40       eeh 				map->dm_segs[j].ds_addr = sgstart;
    807  1.40       eeh 				map->dm_segs[j].ds_len = sgend - sgstart + 1;
    808  1.40       eeh 			}
    809  1.40       eeh 
    810  1.26    martin 			if (sgsize == 0)
    811  1.26    martin 				panic("iommu_dmamap_load_raw: size botch");
    812  1.40       eeh 
    813  1.45       eeh 			/* Now map a series of pages. */
    814  1.51       eeh 			while (dvmaddr <= sgend) {
    815  1.45       eeh 				DPRINTF(IDB_BUSDMA,
    816  1.45       eeh 					("iommu_dvmamap_load_raw: map %p "
    817  1.45       eeh 						"loading va %lx at pa %lx\n",
    818  1.45       eeh 						map, (long)dvmaddr,
    819  1.45       eeh 						(long)(pa)));
    820  1.45       eeh 				/* Enter it if we haven't before. */
    821  1.91  nakayama 				if (prev_va != dvmaddr) {
    822  1.55       eeh 					iommu_enter(sb, prev_va = dvmaddr,
    823  1.90  nakayama 					    prev_pa = pa,
    824  1.90  nakayama 					    flags | IOTTE_DEBUG(++npg << 12));
    825  1.91  nakayama 					needsflush = 1;
    826  1.91  nakayama 				}
    827  1.45       eeh 				dvmaddr += pagesz;
    828  1.45       eeh 				pa += pagesz;
    829  1.92  nakayama 				last_va = dvmaddr;
    830  1.45       eeh 			}
    831  1.45       eeh 
    832  1.92  nakayama 			len -= left;
    833  1.45       eeh 			++j;
    834  1.26    martin 		}
    835  1.91  nakayama 		if (needsflush)
    836  1.91  nakayama 			iommu_strbuf_flush_done(sb);
    837  1.45       eeh 
    838  1.92  nakayama 		map->dm_mapsize = size;
    839  1.45       eeh 		map->dm_nsegs = j;
    840  1.45       eeh #ifdef DIAGNOSTIC
    841  1.45       eeh 		{ int seg;
    842  1.45       eeh 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    843  1.45       eeh 		if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
    844  1.45       eeh 			map->dm_segs[seg].ds_addr > is->is_dvmaend) {
    845  1.45       eeh 			printf("seg %d dvmaddr %lx out of range %x - %x\n",
    846  1.58       chs 				seg, (long)map->dm_segs[seg].ds_addr,
    847  1.45       eeh 				is->is_dvmabase, is->is_dvmaend);
    848  1.57       chs #ifdef DDB
    849  1.45       eeh 			Debugger();
    850  1.57       chs #endif
    851  1.45       eeh 		}
    852  1.45       eeh 	}
    853  1.45       eeh 		}
    854  1.45       eeh #endif
    855  1.26    martin 		return (0);
    856  1.26    martin 	}
    857  1.58       chs 
    858   1.9       eeh 	/*
    859  1.40       eeh 	 * This was allocated with bus_dmamem_alloc.
    860  1.58       chs 	 * The pages are on a `pglist'.
    861   1.9       eeh 	 */
    862  1.26    martin 	i = 0;
    863  1.40       eeh 	sgstart = dvmaddr;
    864  1.40       eeh 	sgend = sgstart + size - 1;
    865  1.40       eeh 	map->dm_segs[i].ds_addr = sgstart;
    866  1.90  nakayama 	while ((sgstart & bmask) != (sgend & bmask)) {
    867  1.40       eeh 		/* Oops.  We crossed a boundary.  Split the xfer. */
    868  1.53       eeh 		map->dm_segs[i].ds_len = boundary - (sgstart & (boundary - 1));
    869  1.40       eeh 		DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    870  1.40       eeh 			"seg %d start %lx size %lx\n", i,
    871  1.48       eeh 			(long)map->dm_segs[i].ds_addr,
    872  1.61    martin 			(long)map->dm_segs[i].ds_len));
    873  1.53       eeh 		if (++i >= map->_dm_segcnt) {
    874  1.40       eeh 			/* Too many segments.  Fail the operation. */
    875  1.92  nakayama 			goto fail;
    876  1.40       eeh 		}
    877  1.93  nakayama 		sgstart += map->dm_segs[i-1].ds_len;
    878  1.40       eeh 		map->dm_segs[i].ds_addr = sgstart;
    879  1.40       eeh 	}
    880  1.40       eeh 	DPRINTF(IDB_INFO, ("iommu_dvmamap_load_raw: "
    881  1.40       eeh 			"seg %d start %lx size %lx\n", i,
    882  1.61    martin 			(long)map->dm_segs[i].ds_addr, (long)map->dm_segs[i].ds_len));
    883  1.40       eeh 	map->dm_segs[i].ds_len = sgend - sgstart + 1;
    884   1.9       eeh 
    885  1.91  nakayama 	needsflush = 0;
    886  1.83        ad 	TAILQ_FOREACH(pg, pglist, pageq.queue) {
    887   1.9       eeh 		if (sgsize == 0)
    888   1.9       eeh 			panic("iommu_dmamap_load_raw: size botch");
    889  1.58       chs 		pa = VM_PAGE_TO_PHYS(pg);
    890   1.9       eeh 
    891  1.22       mrg 		DPRINTF(IDB_BUSDMA,
    892   1.9       eeh 		    ("iommu_dvmamap_load_raw: map %p loading va %lx at pa %lx\n",
    893   1.9       eeh 		    map, (long)dvmaddr, (long)(pa)));
    894  1.90  nakayama 		iommu_enter(sb, dvmaddr, pa, flags | IOTTE_DEBUG(0x8000));
    895  1.91  nakayama 		needsflush = 1;
    896  1.58       chs 
    897   1.9       eeh 		dvmaddr += pagesz;
    898   1.9       eeh 		sgsize -= pagesz;
    899   1.9       eeh 	}
    900  1.91  nakayama 	if (needsflush)
    901  1.91  nakayama 		iommu_strbuf_flush_done(sb);
    902  1.40       eeh 	map->dm_mapsize = size;
    903  1.40       eeh 	map->dm_nsegs = i+1;
    904  1.45       eeh #ifdef DIAGNOSTIC
    905  1.45       eeh 	{ int seg;
    906  1.45       eeh 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    907  1.45       eeh 		if (map->dm_segs[seg].ds_addr < is->is_dvmabase ||
    908  1.45       eeh 			map->dm_segs[seg].ds_addr > is->is_dvmaend) {
    909  1.45       eeh 			printf("seg %d dvmaddr %lx out of range %x - %x\n",
    910  1.58       chs 				seg, (long)map->dm_segs[seg].ds_addr,
    911  1.45       eeh 				is->is_dvmabase, is->is_dvmaend);
    912  1.57       chs #ifdef DDB
    913  1.45       eeh 			Debugger();
    914  1.57       chs #endif
    915  1.45       eeh 		}
    916  1.45       eeh 	}
    917  1.45       eeh 	}
    918  1.45       eeh #endif
    919   1.9       eeh 	return (0);
    920  1.92  nakayama 
    921  1.92  nakayama fail:
    922  1.92  nakayama 	s = splhigh();
    923  1.92  nakayama 	/* How can this fail?  And if it does what can we do? */
    924  1.92  nakayama 	err = extent_free(is->is_dvmamap, map->_dm_dvmastart, sgsize,
    925  1.92  nakayama 	    EX_NOWAIT);
    926  1.92  nakayama 	map->_dm_dvmastart = 0;
    927  1.92  nakayama 	map->_dm_dvmasize = 0;
    928  1.92  nakayama 	splx(s);
    929  1.92  nakayama 	return (EFBIG);
    930   1.7       mrg }
    931   1.7       mrg 
    932  1.67    petrov 
    933  1.67    petrov /*
    934  1.67    petrov  * Flush an individual dma segment, returns non-zero if the streaming buffers
    935  1.67    petrov  * need flushing afterwards.
    936  1.67    petrov  */
    937  1.67    petrov static int
    938  1.67    petrov iommu_dvmamap_sync_range(struct strbuf_ctl *sb, vaddr_t va, bus_size_t len)
    939  1.67    petrov {
    940  1.67    petrov 	vaddr_t vaend;
    941  1.67    petrov 	struct iommu_state *is = sb->sb_is;
    942  1.67    petrov 
    943  1.67    petrov #ifdef DIAGNOSTIC
    944  1.67    petrov 	if (va < is->is_dvmabase || va > is->is_dvmaend)
    945  1.67    petrov 		panic("invalid va: %llx", (long long)va);
    946  1.67    petrov #endif
    947  1.67    petrov 
    948  1.67    petrov 	if ((is->is_tsb[IOTSBSLOT(va, is->is_tsbsize)] & IOTTE_STREAM) == 0) {
    949  1.67    petrov 		DPRINTF(IDB_BUSDMA,
    950  1.67    petrov 			("iommu_dvmamap_sync_range: attempting to flush "
    951  1.67    petrov 			 "non-streaming entry\n"));
    952  1.67    petrov 		return (0);
    953  1.67    petrov 	}
    954  1.67    petrov 
    955  1.90  nakayama 	vaend = round_page(va + len) - 1;
    956  1.87  nakayama 	va = trunc_page(va);
    957  1.67    petrov 
    958  1.67    petrov #ifdef DIAGNOSTIC
    959  1.67    petrov 	if (va < is->is_dvmabase || vaend > is->is_dvmaend)
    960  1.67    petrov 		panic("invalid va range: %llx to %llx (%x to %x)",
    961  1.67    petrov 		    (long long)va, (long long)vaend,
    962  1.67    petrov 		    is->is_dvmabase,
    963  1.67    petrov 		    is->is_dvmaend);
    964  1.67    petrov #endif
    965  1.67    petrov 
    966  1.67    petrov 	for ( ; va <= vaend; va += PAGE_SIZE) {
    967  1.67    petrov 		DPRINTF(IDB_BUSDMA,
    968  1.67    petrov 		    ("iommu_dvmamap_sync_range: flushing va %p\n",
    969  1.67    petrov 		    (void *)(u_long)va));
    970  1.67    petrov 		iommu_strbuf_flush(sb, va);
    971  1.67    petrov 	}
    972  1.67    petrov 
    973  1.67    petrov 	return (1);
    974  1.67    petrov }
    975  1.67    petrov 
    976  1.85  nakayama static void
    977  1.85  nakayama _iommu_dvmamap_sync(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
    978  1.85  nakayama 	bus_size_t len, int ops)
    979   1.7       mrg {
    980  1.85  nakayama 	struct strbuf_ctl *sb = (struct strbuf_ctl *)map->_dm_cookie;
    981  1.67    petrov 	bus_size_t count;
    982  1.67    petrov 	int i, needsflush = 0;
    983  1.63    petrov 
    984  1.63    petrov 	if (!sb->sb_flush)
    985  1.63    petrov 		return;
    986   1.7       mrg 
    987  1.67    petrov 	for (i = 0; i < map->dm_nsegs; i++) {
    988  1.67    petrov 		if (offset < map->dm_segs[i].ds_len)
    989  1.67    petrov 			break;
    990  1.67    petrov 		offset -= map->dm_segs[i].ds_len;
    991  1.67    petrov 	}
    992  1.60    petrov 
    993  1.67    petrov 	if (i == map->dm_nsegs)
    994  1.68    martin 		panic("iommu_dvmamap_sync: segment too short %llu",
    995  1.68    martin 		    (unsigned long long)offset);
    996  1.60    petrov 
    997  1.62    petrov 	if (ops & (BUS_DMASYNC_PREREAD | BUS_DMASYNC_POSTWRITE)) {
    998  1.60    petrov 		/* Nothing to do */;
    999  1.60    petrov 	}
   1000  1.60    petrov 
   1001  1.62    petrov 	if (ops & (BUS_DMASYNC_POSTREAD | BUS_DMASYNC_PREWRITE)) {
   1002  1.67    petrov 
   1003  1.67    petrov 		for (; len > 0 && i < map->dm_nsegs; i++) {
   1004  1.67    petrov 			count = MIN(map->dm_segs[i].ds_len - offset, len);
   1005  1.67    petrov 			if (count > 0 &&
   1006  1.67    petrov 			    iommu_dvmamap_sync_range(sb,
   1007  1.67    petrov 				map->dm_segs[i].ds_addr + offset, count))
   1008  1.67    petrov 				needsflush = 1;
   1009  1.67    petrov 			offset = 0;
   1010  1.67    petrov 			len -= count;
   1011  1.67    petrov 		}
   1012  1.60    petrov #ifdef DIAGNOSTIC
   1013  1.67    petrov 		if (i == map->dm_nsegs && len > 0)
   1014  1.73  nakayama 			panic("iommu_dvmamap_sync: leftover %llu",
   1015  1.73  nakayama 			    (unsigned long long)len);
   1016  1.60    petrov #endif
   1017  1.55       eeh 
   1018  1.67    petrov 		if (needsflush)
   1019  1.58       chs 			iommu_strbuf_flush_done(sb);
   1020   1.7       mrg 	}
   1021   1.7       mrg }
   1022   1.7       mrg 
   1023  1.85  nakayama void
   1024  1.85  nakayama iommu_dvmamap_sync(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
   1025  1.85  nakayama 	bus_size_t len, int ops)
   1026  1.85  nakayama {
   1027  1.85  nakayama 
   1028  1.89       jdc 	/* If len is 0, then there is nothing to do */
   1029  1.89       jdc 	if (len == 0)
   1030  1.89       jdc 		return;
   1031  1.89       jdc 
   1032  1.85  nakayama 	if (ops & (BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE)) {
   1033  1.85  nakayama 		/* Flush the CPU then the IOMMU */
   1034  1.85  nakayama 		bus_dmamap_sync(t->_parent, map, offset, len, ops);
   1035  1.85  nakayama 		_iommu_dvmamap_sync(t, map, offset, len, ops);
   1036  1.85  nakayama 	}
   1037  1.85  nakayama 	if (ops & (BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE)) {
   1038  1.85  nakayama 		/* Flush the IOMMU then the CPU */
   1039  1.85  nakayama 		_iommu_dvmamap_sync(t, map, offset, len, ops);
   1040  1.85  nakayama 		bus_dmamap_sync(t->_parent, map, offset, len, ops);
   1041  1.85  nakayama 	}
   1042  1.85  nakayama }
   1043  1.85  nakayama 
   1044   1.7       mrg int
   1045  1.85  nakayama iommu_dvmamem_alloc(bus_dma_tag_t t, bus_size_t size, bus_size_t alignment,
   1046  1.85  nakayama 	bus_size_t boundary, bus_dma_segment_t *segs, int nsegs, int *rsegs,
   1047  1.85  nakayama 	int flags)
   1048   1.7       mrg {
   1049   1.7       mrg 
   1050  1.25       mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_alloc: sz %llx align %llx bound %llx "
   1051  1.25       mrg 	   "segp %p flags %d\n", (unsigned long long)size,
   1052  1.25       mrg 	   (unsigned long long)alignment, (unsigned long long)boundary,
   1053  1.25       mrg 	   segs, flags));
   1054   1.7       mrg 	return (bus_dmamem_alloc(t->_parent, size, alignment, boundary,
   1055  1.21       eeh 	    segs, nsegs, rsegs, flags|BUS_DMA_DVMA));
   1056   1.7       mrg }
   1057   1.7       mrg 
   1058   1.7       mrg void
   1059  1.85  nakayama iommu_dvmamem_free(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs)
   1060   1.7       mrg {
   1061   1.7       mrg 
   1062  1.22       mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_free: segp %p nsegs %d\n",
   1063   1.7       mrg 	    segs, nsegs));
   1064   1.7       mrg 	bus_dmamem_free(t->_parent, segs, nsegs);
   1065   1.7       mrg }
   1066   1.7       mrg 
   1067   1.7       mrg /*
   1068   1.7       mrg  * Map the DVMA mappings into the kernel pmap.
   1069   1.7       mrg  * Check the flags to see whether we're streaming or coherent.
   1070   1.7       mrg  */
   1071   1.7       mrg int
   1072  1.85  nakayama iommu_dvmamem_map(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
   1073  1.85  nakayama 	size_t size, void **kvap, int flags)
   1074   1.7       mrg {
   1075  1.58       chs 	struct vm_page *pg;
   1076   1.7       mrg 	vaddr_t va;
   1077   1.7       mrg 	bus_addr_t addr;
   1078  1.58       chs 	struct pglist *pglist;
   1079   1.8       mrg 	int cbit;
   1080  1.77      yamt 	const uvm_flag_t kmflags =
   1081  1.77      yamt 	    (flags & BUS_DMA_NOWAIT) != 0 ? UVM_KMF_NOWAIT : 0;
   1082   1.7       mrg 
   1083  1.22       mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: segp %p nsegs %d size %lx\n",
   1084   1.7       mrg 	    segs, nsegs, size));
   1085   1.7       mrg 
   1086   1.7       mrg 	/*
   1087   1.8       mrg 	 * Allocate some space in the kernel map, and then map these pages
   1088   1.8       mrg 	 * into this space.
   1089   1.7       mrg 	 */
   1090   1.8       mrg 	size = round_page(size);
   1091  1.77      yamt 	va = uvm_km_alloc(kernel_map, size, 0, UVM_KMF_VAONLY | kmflags);
   1092   1.8       mrg 	if (va == 0)
   1093   1.8       mrg 		return (ENOMEM);
   1094   1.7       mrg 
   1095  1.81  christos 	*kvap = (void *)va;
   1096   1.7       mrg 
   1097  1.58       chs 	/*
   1098   1.7       mrg 	 * digest flags:
   1099   1.7       mrg 	 */
   1100   1.7       mrg 	cbit = 0;
   1101   1.7       mrg 	if (flags & BUS_DMA_COHERENT)	/* Disable vcache */
   1102   1.7       mrg 		cbit |= PMAP_NVC;
   1103   1.7       mrg 	if (flags & BUS_DMA_NOCACHE)	/* sideffects */
   1104   1.7       mrg 		cbit |= PMAP_NC;
   1105   1.7       mrg 
   1106   1.7       mrg 	/*
   1107   1.8       mrg 	 * Now take this and map it into the CPU.
   1108   1.7       mrg 	 */
   1109  1.58       chs 	pglist = segs[0]._ds_mlist;
   1110  1.83        ad 	TAILQ_FOREACH(pg, pglist, pageq.queue) {
   1111   1.8       mrg #ifdef DIAGNOSTIC
   1112   1.7       mrg 		if (size == 0)
   1113   1.7       mrg 			panic("iommu_dvmamem_map: size botch");
   1114   1.8       mrg #endif
   1115  1.58       chs 		addr = VM_PAGE_TO_PHYS(pg);
   1116  1.22       mrg 		DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_map: "
   1117  1.25       mrg 		    "mapping va %lx at %llx\n", va, (unsigned long long)addr | cbit));
   1118  1.88    cegger 		pmap_kenter_pa(va, addr | cbit,
   1119  1.88    cegger 		    VM_PROT_READ | VM_PROT_WRITE, 0);
   1120   1.7       mrg 		va += PAGE_SIZE;
   1121   1.7       mrg 		size -= PAGE_SIZE;
   1122   1.7       mrg 	}
   1123  1.38     chris 	pmap_update(pmap_kernel());
   1124   1.7       mrg 	return (0);
   1125   1.7       mrg }
   1126   1.7       mrg 
   1127   1.7       mrg /*
   1128   1.7       mrg  * Unmap DVMA mappings from kernel
   1129   1.7       mrg  */
   1130   1.7       mrg void
   1131  1.85  nakayama iommu_dvmamem_unmap(bus_dma_tag_t t, void *kva, size_t size)
   1132   1.7       mrg {
   1133  1.58       chs 
   1134  1.22       mrg 	DPRINTF(IDB_BUSDMA, ("iommu_dvmamem_unmap: kvm %p size %lx\n",
   1135   1.7       mrg 	    kva, size));
   1136  1.58       chs 
   1137   1.7       mrg #ifdef DIAGNOSTIC
   1138   1.7       mrg 	if ((u_long)kva & PGOFSET)
   1139   1.7       mrg 		panic("iommu_dvmamem_unmap");
   1140   1.7       mrg #endif
   1141  1.58       chs 
   1142   1.7       mrg 	size = round_page(size);
   1143  1.58       chs 	pmap_kremove((vaddr_t)kva, size);
   1144  1.38     chris 	pmap_update(pmap_kernel());
   1145  1.76      yamt 	uvm_km_free(kernel_map, (vaddr_t)kva, size, UVM_KMF_VAONLY);
   1146   1.1       mrg }
   1147