Home | History | Annotate | Line # | Download | only in dev
iommureg.h revision 1.2
      1  1.2  mrg /*	$NetBSD: iommureg.h,v 1.2 1999/05/24 00:25:31 mrg Exp $	*/
      2  1.1  mrg 
      3  1.1  mrg /*
      4  1.1  mrg  * Copyright (c) 1992, 1993
      5  1.1  mrg  *	The Regents of the University of California.  All rights reserved.
      6  1.1  mrg  *
      7  1.1  mrg  * This software was developed by the Computer Systems Engineering group
      8  1.1  mrg  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9  1.1  mrg  * contributed to Berkeley.
     10  1.1  mrg  *
     11  1.1  mrg  * All advertising materials mentioning features or use of this software
     12  1.1  mrg  * must display the following acknowledgement:
     13  1.1  mrg  *	This product includes software developed by the University of
     14  1.1  mrg  *	California, Lawrence Berkeley Laboratory.
     15  1.1  mrg  *
     16  1.1  mrg  * Redistribution and use in source and binary forms, with or without
     17  1.1  mrg  * modification, are permitted provided that the following conditions
     18  1.1  mrg  * are met:
     19  1.1  mrg  * 1. Redistributions of source code must retain the above copyright
     20  1.1  mrg  *    notice, this list of conditions and the following disclaimer.
     21  1.1  mrg  * 2. Redistributions in binary form must reproduce the above copyright
     22  1.1  mrg  *    notice, this list of conditions and the following disclaimer in the
     23  1.1  mrg  *    documentation and/or other materials provided with the distribution.
     24  1.1  mrg  * 3. All advertising materials mentioning features or use of this software
     25  1.1  mrg  *    must display the following acknowledgement:
     26  1.1  mrg  *	This product includes software developed by the University of
     27  1.1  mrg  *	California, Berkeley and its contributors.
     28  1.1  mrg  * 4. Neither the name of the University nor the names of its contributors
     29  1.1  mrg  *    may be used to endorse or promote products derived from this software
     30  1.1  mrg  *    without specific prior written permission.
     31  1.1  mrg  *
     32  1.1  mrg  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     33  1.1  mrg  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     34  1.1  mrg  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     35  1.1  mrg  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     36  1.1  mrg  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     37  1.1  mrg  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     38  1.1  mrg  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     39  1.1  mrg  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     40  1.1  mrg  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     41  1.1  mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     42  1.1  mrg  * SUCH DAMAGE.
     43  1.1  mrg  *
     44  1.1  mrg  *	@(#)sbusreg.h	8.1 (Berkeley) 6/11/93
     45  1.1  mrg  */
     46  1.1  mrg 
     47  1.2  mrg #ifndef _SPARC64_DEV_IOMMUREG_H_
     48  1.2  mrg #define _SPARC64_DEV_IOMMUREG_H_
     49  1.2  mrg 
     50  1.1  mrg /*
     51  1.1  mrg  * UltraSPARC IOMMU registers, common to both the sbus and PCI
     52  1.1  mrg  * controllers.
     53  1.1  mrg  */
     54  1.1  mrg 
     55  1.2  mrg /* iommmu registers */
     56  1.1  mrg struct iommureg {
     57  1.1  mrg 	u_int64_t	iommu_cr;	/* IOMMU control register */
     58  1.1  mrg 	u_int64_t	iommu_tsb;	/* IOMMU TSB base register */
     59  1.1  mrg 	u_int64_t	iommu_flush;	/* IOMMU flush register */
     60  1.1  mrg };
     61  1.1  mrg 
     62  1.2  mrg /* streaming buffer registers */
     63  1.2  mrg struct iommu_strbuf {
     64  1.2  mrg 	u_int64_t	strbuf_ctl;	/* streaming buffer control reg */
     65  1.2  mrg 	u_int64_t	strbuf_pgflush;	/* streaming buffer page flush */
     66  1.2  mrg 	u_int64_t	strbuf_flushsync;/* streaming buffer flush sync */
     67  1.2  mrg };
     68  1.2  mrg 
     69  1.2  mrg /* streaming buffer control register */
     70  1.2  mrg #define STRBUF_EN	0x000000000000000001LL
     71  1.2  mrg #define STRBUF_D	0x000000000000000002LL
     72  1.2  mrg 
     73  1.1  mrg /* control register bits */
     74  1.1  mrg #define IOMMUCR_TSB1K		0x000000000000000000LL	/* Nummber of entries in IOTSB */
     75  1.1  mrg #define IOMMUCR_TSB2K		0x000000000000010000LL
     76  1.1  mrg #define IOMMUCR_TSB4K		0x000000000000020000LL
     77  1.1  mrg #define IOMMUCR_TSB8K		0x000000000000030000LL
     78  1.1  mrg #define IOMMUCR_TSB16K		0x000000000000040000LL
     79  1.1  mrg #define IOMMUCR_TSB32K		0x000000000000050000LL
     80  1.1  mrg #define IOMMUCR_TSB64K		0x000000000000060000LL
     81  1.1  mrg #define IOMMUCR_TSB128K		0x000000000000070000LL
     82  1.2  mrg #define IOMMUCR_TSBMASK		0xfffffffffffff8ffffLL	/* Mask for above */
     83  1.1  mrg #define IOMMUCR_8KPG		0x000000000000000000LL	/* 8K iommu page size */
     84  1.1  mrg #define IOMMUCR_64KPG		0x000000000000000004LL	/* 64K iommu page size */
     85  1.1  mrg #define IOMMUCR_DE		0x000000000000000002LL	/* Diag enable */
     86  1.1  mrg #define IOMMUCR_EN		0x000000000000000001LL	/* Enable IOMMU */
     87  1.1  mrg 
     88  1.1  mrg /*
     89  1.1  mrg  * IOMMU stuff
     90  1.1  mrg  */
     91  1.1  mrg #define	IOTTE_V		0x8000000000000000LL	/* Entry valid */
     92  1.1  mrg #define IOTTE_64K	0x2000000000000000LL	/* 8K or 64K page? */
     93  1.1  mrg #define IOTTE_8K	0x0000000000000000LL
     94  1.1  mrg #define IOTTE_STREAM	0x1000000000000000LL	/* Is page streamable? */
     95  1.1  mrg #define	IOTTE_LOCAL	0x0800000000000000LL	/* Accesses to same bus segment? */
     96  1.1  mrg #define IOTTE_PAMASK	0x000001ffffffe000LL	/* Let's assume this is correct */
     97  1.1  mrg #define IOTTE_C		0x0000000000000010LL	/* Accesses to cacheable space */
     98  1.1  mrg #define IOTTE_W		0x0000000000000002LL	/* Writeable */
     99  1.1  mrg 
    100  1.2  mrg #define IOTSB_VEND	0xffffe000
    101  1.2  mrg #define IOTSB_VSTART(sz)	(u_int)(IOTSB_VEND << (PGSHIFT + (sz)))
    102  1.2  mrg 
    103  1.1  mrg #define MAKEIOTTE(pa,w,c,s)	(((pa)&IOTTE_PAMASK)|((w)?IOTTE_W:0)|((c)?IOTTE_C:0)|((s)?IOTTE_STREAM:0)|(IOTTE_V|IOTTE_8K))
    104  1.1  mrg #if 0
    105  1.1  mrg /* This version generates a pointer to a int64_t */
    106  1.2  mrg #define IOTSBSLOT(va,sz)	((((((vaddr_t)(va))-((vaddr_t)IOTSB_VSTART(sz))))>>(PGSHIFT-3))&(~7))
    107  1.1  mrg #else
    108  1.1  mrg /* Here we just try to create an array index */
    109  1.2  mrg #define IOTSBSLOT(va,sz)	((u_int)((((((vaddr_t)(va))-((vaddr_t)IOTSB_VSTART(sz))))>>(PGSHIFT))))
    110  1.1  mrg #endif
    111  1.1  mrg 
    112  1.1  mrg /*
    113  1.1  mrg  * interrupt map stuff.
    114  1.1  mrg  */
    115  1.1  mrg 
    116  1.1  mrg #define INTMAP_V	0x080000000LL	/* Interrupt valid (enabled) */
    117  1.1  mrg #define INTMAP_TID	0x07c000000LL	/* UPA target ID mask */
    118  1.2  mrg #define INTMAP_IGN	0x0000007c0LL	/* Interrupt group no (sbus only). */
    119  1.1  mrg #define INTMAP_INO	0x00000003fLL	/* Interrupt number */
    120  1.1  mrg #define INTMAP_INR	(INTMAP_IGN|INTMAP_INO)
    121  1.1  mrg #define INTMAP_SLOT	0x000000018LL	/* SBUS slot # */
    122  1.1  mrg #define INTMAP_OBIO	0x000000020LL	/* Onboard device */
    123  1.1  mrg #define INTMAP_LSHIFT	11		/* Encode level in vector */
    124  1.1  mrg #define	INTLEVENCODE(x)	(((x)&0x0f)<<INTMAP_LSHIFT)
    125  1.1  mrg #define INTLEV(x)	(((x)>>INTMAP_LSHIFT)&0x0f)
    126  1.1  mrg #define INTVEC(x)	((x)&INTMAP_INR)
    127  1.1  mrg #define INTSLOT(x)	(((x)>>3)&0x7)
    128  1.1  mrg #define	INTPRI(x)	((x)&0x7)
    129  1.2  mrg 
    130  1.2  mrg #endif /* _SPARC64_DEV_IOMMUREG_H_ */
    131