iommuvar.h revision 1.10 1 1.10 eeh /* $NetBSD: iommuvar.h,v 1.10 2002/02/07 21:35:27 eeh Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.1 mrg * Copyright (c) 1999 Matthew R. Green
5 1.1 mrg * All rights reserved.
6 1.1 mrg *
7 1.1 mrg * Redistribution and use in source and binary forms, with or without
8 1.1 mrg * modification, are permitted provided that the following conditions
9 1.1 mrg * are met:
10 1.1 mrg * 1. Redistributions of source code must retain the above copyright
11 1.1 mrg * notice, this list of conditions and the following disclaimer.
12 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 mrg * notice, this list of conditions and the following disclaimer in the
14 1.1 mrg * documentation and/or other materials provided with the distribution.
15 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
16 1.1 mrg * derived from this software without specific prior written permission.
17 1.1 mrg *
18 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 mrg * SUCH DAMAGE.
29 1.1 mrg */
30 1.1 mrg
31 1.1 mrg #ifndef _SPARC64_DEV_IOMMUVAR_H_
32 1.1 mrg #define _SPARC64_DEV_IOMMUVAR_H_
33 1.1 mrg
34 1.1 mrg /*
35 1.1 mrg * per-IOMMU state
36 1.1 mrg */
37 1.1 mrg struct iommu_state {
38 1.1 mrg paddr_t is_ptsb; /* TSB physical address */
39 1.1 mrg int64_t *is_tsb; /* TSB virtual address */
40 1.1 mrg int is_tsbsize; /* 0 = 8K, ... */
41 1.1 mrg u_int is_dvmabase;
42 1.10 eeh u_int is_dvmaend;
43 1.1 mrg int64_t is_cr; /* IOMMU control regiter value */
44 1.1 mrg struct extent *is_dvmamap; /* DVMA map for this instance */
45 1.1 mrg
46 1.1 mrg paddr_t is_flushpa; /* used to flush the SBUS */
47 1.1 mrg /* Needs to be volatile or egcs optimizes away loads */
48 1.9 eeh volatile int64_t is_flush[2];
49 1.1 mrg
50 1.1 mrg /* copies of our parents state, to allow us to be self contained */
51 1.1 mrg bus_space_tag_t is_bustag; /* our bus tag */
52 1.1 mrg struct iommureg *is_iommu; /* IOMMU registers */
53 1.9 eeh struct iommu_strbuf *is_sb[2]; /* streaming buffer(s) */
54 1.1 mrg };
55 1.1 mrg
56 1.1 mrg /* interfaces for PCI/SBUS code */
57 1.7 eeh void iommu_init __P((char *, struct iommu_state *, int, u_int32_t));
58 1.1 mrg void iommu_reset __P((struct iommu_state *));
59 1.2 eeh void iommu_enter __P((struct iommu_state *, vaddr_t, int64_t, int));
60 1.2 eeh void iommu_remove __P((struct iommu_state *, vaddr_t, size_t));
61 1.8 eeh paddr_t iommu_extract __P((struct iommu_state *, vaddr_t));
62 1.3 mrg
63 1.3 mrg int iommu_dvmamap_load __P((bus_dma_tag_t, struct iommu_state *,
64 1.3 mrg bus_dmamap_t, void *, bus_size_t, struct proc *, int));
65 1.3 mrg void iommu_dvmamap_unload __P((bus_dma_tag_t, struct iommu_state *,
66 1.3 mrg bus_dmamap_t));
67 1.4 eeh int iommu_dvmamap_load_raw __P((bus_dma_tag_t, struct iommu_state *,
68 1.6 mrg bus_dmamap_t, bus_dma_segment_t *, int, int, bus_size_t));
69 1.3 mrg void iommu_dvmamap_sync __P((bus_dma_tag_t, struct iommu_state *,
70 1.3 mrg bus_dmamap_t, bus_addr_t, bus_size_t, int));
71 1.3 mrg int iommu_dvmamem_alloc __P((bus_dma_tag_t, struct iommu_state *,
72 1.3 mrg bus_size_t, bus_size_t, bus_size_t, bus_dma_segment_t *,
73 1.3 mrg int, int *, int));
74 1.3 mrg void iommu_dvmamem_free __P((bus_dma_tag_t, struct iommu_state *,
75 1.3 mrg bus_dma_segment_t *, int));
76 1.3 mrg int iommu_dvmamem_map __P((bus_dma_tag_t, struct iommu_state *,
77 1.3 mrg bus_dma_segment_t *, int, size_t, caddr_t *, int));
78 1.3 mrg void iommu_dvmamem_unmap __P((bus_dma_tag_t, struct iommu_state *,
79 1.3 mrg caddr_t, size_t));
80 1.1 mrg
81 1.1 mrg #endif /* _SPARC64_DEV_IOMMUVAR_H_ */
82