lom.c revision 1.2 1 1.2 nakayama /* $NetBSD: lom.c,v 1.2 2009/11/16 13:11:51 nakayama Exp $ */
2 1.2 nakayama /* $OpenBSD: lom.c,v 1.19 2009/11/10 22:26:48 kettenis Exp $ */
3 1.1 nakayama /*
4 1.1 nakayama * Copyright (c) 2009 Mark Kettenis
5 1.1 nakayama *
6 1.1 nakayama * Permission to use, copy, modify, and distribute this software for any
7 1.1 nakayama * purpose with or without fee is hereby granted, provided that the above
8 1.1 nakayama * copyright notice and this permission notice appear in all copies.
9 1.1 nakayama *
10 1.1 nakayama * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.1 nakayama * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.1 nakayama * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.1 nakayama * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.1 nakayama * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.1 nakayama * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.1 nakayama * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.1 nakayama */
18 1.1 nakayama
19 1.1 nakayama #include <sys/cdefs.h>
20 1.2 nakayama __KERNEL_RCSID(0, "$NetBSD: lom.c,v 1.2 2009/11/16 13:11:51 nakayama Exp $");
21 1.1 nakayama
22 1.1 nakayama #include <sys/param.h>
23 1.1 nakayama #include <sys/device.h>
24 1.1 nakayama #include <sys/kernel.h>
25 1.1 nakayama #include <sys/proc.h>
26 1.1 nakayama #include <sys/envsys.h>
27 1.1 nakayama #include <sys/systm.h>
28 1.1 nakayama #include <sys/callout.h>
29 1.1 nakayama
30 1.1 nakayama #include <machine/autoconf.h>
31 1.1 nakayama
32 1.1 nakayama #include <dev/ebus/ebusreg.h>
33 1.1 nakayama #include <dev/ebus/ebusvar.h>
34 1.1 nakayama #include <dev/sysmon/sysmonvar.h>
35 1.1 nakayama
36 1.1 nakayama /*
37 1.1 nakayama * LOMlite is a so far unidentified microcontroller.
38 1.1 nakayama */
39 1.1 nakayama #define LOM1_STATUS 0x00 /* R */
40 1.1 nakayama #define LOM1_STATUS_BUSY 0x80
41 1.1 nakayama #define LOM1_CMD 0x00 /* W */
42 1.1 nakayama #define LOM1_DATA 0x01 /* R/W */
43 1.1 nakayama
44 1.1 nakayama /*
45 1.1 nakayama * LOMlite2 is implemented as a H8/3437 microcontroller which has its
46 1.1 nakayama * on-chip host interface hooked up to EBus.
47 1.1 nakayama */
48 1.1 nakayama #define LOM2_DATA 0x00 /* R/W */
49 1.1 nakayama #define LOM2_CMD 0x01 /* W */
50 1.1 nakayama #define LOM2_STATUS 0x01 /* R */
51 1.1 nakayama #define LOM2_STATUS_OBF 0x01 /* Output Buffer Full */
52 1.1 nakayama #define LOM2_STATUS_IBF 0x02 /* Input Buffer Full */
53 1.1 nakayama
54 1.1 nakayama #define LOM_IDX_CMD 0x00
55 1.1 nakayama #define LOM_IDX_CMD_GENERIC 0x00
56 1.1 nakayama #define LOM_IDX_CMD_TEMP 0x04
57 1.1 nakayama #define LOM_IDX_CMD_FAN 0x05
58 1.1 nakayama
59 1.1 nakayama #define LOM_IDX_FW_REV 0x01 /* Firmware revision */
60 1.1 nakayama
61 1.1 nakayama #define LOM_IDX_FAN1 0x04 /* Fan speed */
62 1.1 nakayama #define LOM_IDX_FAN2 0x05
63 1.1 nakayama #define LOM_IDX_FAN3 0x06
64 1.1 nakayama #define LOM_IDX_FAN4 0x07
65 1.1 nakayama #define LOM_IDX_PSU1 0x08 /* PSU status */
66 1.1 nakayama #define LOM_IDX_PSU2 0x09
67 1.1 nakayama #define LOM_IDX_PSU3 0x0a
68 1.1 nakayama #define LOM_PSU_INPUTA 0x01
69 1.1 nakayama #define LOM_PSU_INPUTB 0x02
70 1.1 nakayama #define LOM_PSU_OUTPUT 0x04
71 1.1 nakayama #define LOM_PSU_PRESENT 0x08
72 1.1 nakayama #define LOM_PSU_STANDBY 0x10
73 1.1 nakayama
74 1.1 nakayama #define LOM_IDX_TEMP1 0x18 /* Temperature */
75 1.1 nakayama #define LOM_IDX_TEMP2 0x19
76 1.1 nakayama #define LOM_IDX_TEMP3 0x1a
77 1.1 nakayama #define LOM_IDX_TEMP4 0x1b
78 1.1 nakayama #define LOM_IDX_TEMP5 0x1c
79 1.1 nakayama #define LOM_IDX_TEMP6 0x1d
80 1.1 nakayama #define LOM_IDX_TEMP7 0x1e
81 1.1 nakayama #define LOM_IDX_TEMP8 0x1f
82 1.1 nakayama
83 1.1 nakayama #define LOM_IDX_LED1 0x25
84 1.1 nakayama
85 1.1 nakayama #define LOM_IDX_ALARM 0x30
86 1.1 nakayama #define LOM_IDX_WDOG_CTL 0x31
87 1.1 nakayama #define LOM_WDOG_ENABLE 0x01
88 1.1 nakayama #define LOM_WDOG_RESET 0x02
89 1.1 nakayama #define LOM_WDOG_AL3_WDOG 0x04
90 1.1 nakayama #define LOM_WDOG_AL3_FANPSU 0x08
91 1.1 nakayama #define LOM_IDX_WDOG_TIME 0x32
92 1.1 nakayama #define LOM_WDOG_TIME_MAX 126
93 1.1 nakayama
94 1.1 nakayama #define LOM1_IDX_HOSTNAME1 0x33
95 1.1 nakayama #define LOM1_IDX_HOSTNAME2 0x34
96 1.1 nakayama #define LOM1_IDX_HOSTNAME3 0x35
97 1.1 nakayama #define LOM1_IDX_HOSTNAME4 0x36
98 1.1 nakayama #define LOM1_IDX_HOSTNAME5 0x37
99 1.1 nakayama #define LOM1_IDX_HOSTNAME6 0x38
100 1.1 nakayama #define LOM1_IDX_HOSTNAME7 0x39
101 1.1 nakayama #define LOM1_IDX_HOSTNAME8 0x3a
102 1.1 nakayama #define LOM1_IDX_HOSTNAME9 0x3b
103 1.1 nakayama #define LOM1_IDX_HOSTNAME10 0x3c
104 1.1 nakayama #define LOM1_IDX_HOSTNAME11 0x3d
105 1.1 nakayama #define LOM1_IDX_HOSTNAME12 0x3e
106 1.1 nakayama
107 1.1 nakayama #define LOM2_IDX_HOSTNAMELEN 0x38
108 1.1 nakayama #define LOM2_IDX_HOSTNAME 0x39
109 1.1 nakayama
110 1.1 nakayama #define LOM_IDX_CONFIG 0x5d
111 1.1 nakayama #define LOM_IDX_FAN1_CAL 0x5e
112 1.1 nakayama #define LOM_IDX_FAN2_CAL 0x5f
113 1.1 nakayama #define LOM_IDX_FAN3_CAL 0x60
114 1.1 nakayama #define LOM_IDX_FAN4_CAL 0x61
115 1.1 nakayama #define LOM_IDX_FAN1_LOW 0x62
116 1.1 nakayama #define LOM_IDX_FAN2_LOW 0x63
117 1.1 nakayama #define LOM_IDX_FAN3_LOW 0x64
118 1.1 nakayama #define LOM_IDX_FAN4_LOW 0x65
119 1.1 nakayama
120 1.1 nakayama #define LOM_IDX_CONFIG2 0x66
121 1.1 nakayama #define LOM_IDX_CONFIG3 0x67
122 1.1 nakayama
123 1.1 nakayama #define LOM_IDX_PROBE55 0x7e /* Always returns 0x55 */
124 1.1 nakayama #define LOM_IDX_PROBEAA 0x7f /* Always returns 0xaa */
125 1.1 nakayama
126 1.1 nakayama #define LOM_IDX_WRITE 0x80
127 1.1 nakayama
128 1.1 nakayama #define LOM_IDX4_TEMP_NAME_START 0x40
129 1.1 nakayama #define LOM_IDX4_TEMP_NAME_END 0xff
130 1.1 nakayama
131 1.1 nakayama #define LOM_IDX5_FAN_NAME_START 0x40
132 1.1 nakayama #define LOM_IDX5_FAN_NAME_END 0xff
133 1.1 nakayama
134 1.1 nakayama #define LOM_MAX_FAN 4
135 1.1 nakayama #define LOM_MAX_PSU 3
136 1.1 nakayama #define LOM_MAX_TEMP 8
137 1.1 nakayama
138 1.1 nakayama struct lom_cmd {
139 1.1 nakayama uint8_t lc_cmd;
140 1.1 nakayama uint8_t lc_data;
141 1.1 nakayama
142 1.1 nakayama TAILQ_ENTRY(lom_cmd) lc_next;
143 1.1 nakayama };
144 1.1 nakayama
145 1.1 nakayama struct lom_softc {
146 1.1 nakayama device_t sc_dev;
147 1.1 nakayama bus_space_tag_t sc_iot;
148 1.1 nakayama bus_space_handle_t sc_ioh;
149 1.1 nakayama
150 1.1 nakayama int sc_type;
151 1.1 nakayama #define LOM_LOMLITE 0
152 1.1 nakayama #define LOM_LOMLITE2 2
153 1.1 nakayama int sc_space;
154 1.1 nakayama
155 1.1 nakayama struct sysmon_envsys *sc_sme;
156 1.1 nakayama envsys_data_t sc_fan[LOM_MAX_FAN];
157 1.1 nakayama envsys_data_t sc_psu[LOM_MAX_PSU];
158 1.1 nakayama envsys_data_t sc_temp[LOM_MAX_TEMP];
159 1.1 nakayama
160 1.1 nakayama int sc_num_fan;
161 1.1 nakayama int sc_num_psu;
162 1.1 nakayama int sc_num_temp;
163 1.1 nakayama
164 1.1 nakayama uint8_t sc_fan_cal[LOM_MAX_FAN];
165 1.1 nakayama uint8_t sc_fan_low[LOM_MAX_FAN];
166 1.1 nakayama
167 1.1 nakayama char sc_hostname[MAXHOSTNAMELEN];
168 1.1 nakayama
169 1.1 nakayama struct sysmon_wdog sc_smw;
170 1.1 nakayama int sc_wdog_period;
171 1.1 nakayama uint8_t sc_wdog_ctl;
172 1.1 nakayama struct lom_cmd sc_wdog_pat;
173 1.1 nakayama
174 1.1 nakayama TAILQ_HEAD(, lom_cmd) sc_queue;
175 1.1 nakayama kmutex_t sc_queue_mtx;
176 1.1 nakayama struct callout sc_state_to;
177 1.1 nakayama int sc_state;
178 1.1 nakayama #define LOM_STATE_IDLE 0
179 1.1 nakayama #define LOM_STATE_CMD 1
180 1.1 nakayama #define LOM_STATE_DATA 2
181 1.1 nakayama int sc_retry;
182 1.1 nakayama };
183 1.1 nakayama
184 1.1 nakayama static int lom_match(device_t, cfdata_t, void *);
185 1.1 nakayama static void lom_attach(device_t, device_t, void *);
186 1.1 nakayama
187 1.1 nakayama CFATTACH_DECL_NEW(lom, sizeof(struct lom_softc),
188 1.1 nakayama lom_match, lom_attach, NULL, NULL);
189 1.1 nakayama
190 1.1 nakayama static int lom_read(struct lom_softc *, uint8_t, uint8_t *);
191 1.1 nakayama static int lom_write(struct lom_softc *, uint8_t, uint8_t);
192 1.1 nakayama static void lom_queue_cmd(struct lom_softc *, struct lom_cmd *);
193 1.2 nakayama static void lom_dequeue_cmd(struct lom_softc *, struct lom_cmd *);
194 1.1 nakayama static int lom1_read(struct lom_softc *, uint8_t, uint8_t *);
195 1.1 nakayama static int lom1_write(struct lom_softc *, uint8_t, uint8_t);
196 1.1 nakayama static int lom1_read_polled(struct lom_softc *, uint8_t, uint8_t *);
197 1.1 nakayama static int lom1_write_polled(struct lom_softc *, uint8_t, uint8_t);
198 1.1 nakayama static void lom1_queue_cmd(struct lom_softc *, struct lom_cmd *);
199 1.1 nakayama static void lom1_process_queue(void *);
200 1.1 nakayama static void lom1_process_queue_locked(struct lom_softc *);
201 1.1 nakayama static int lom2_read(struct lom_softc *, uint8_t, uint8_t *);
202 1.1 nakayama static int lom2_write(struct lom_softc *, uint8_t, uint8_t);
203 1.2 nakayama static int lom2_read_polled(struct lom_softc *, uint8_t, uint8_t *);
204 1.2 nakayama static int lom2_write_polled(struct lom_softc *, uint8_t, uint8_t);
205 1.1 nakayama static void lom2_queue_cmd(struct lom_softc *, struct lom_cmd *);
206 1.2 nakayama static int lom2_intr(void *);
207 1.1 nakayama
208 1.1 nakayama static int lom_init_desc(struct lom_softc *);
209 1.1 nakayama static void lom_refresh(struct sysmon_envsys *, envsys_data_t *);
210 1.1 nakayama static void lom1_write_hostname(struct lom_softc *);
211 1.1 nakayama static void lom2_write_hostname(struct lom_softc *);
212 1.1 nakayama
213 1.1 nakayama static int lom_wdog_tickle(struct sysmon_wdog *);
214 1.1 nakayama static int lom_wdog_setmode(struct sysmon_wdog *);
215 1.1 nakayama
216 1.2 nakayama static bool lom_shutdown(device_t, int);
217 1.2 nakayama
218 1.1 nakayama static int
219 1.1 nakayama lom_match(device_t parent, cfdata_t match, void *aux)
220 1.1 nakayama {
221 1.1 nakayama struct ebus_attach_args *ea = aux;
222 1.1 nakayama
223 1.1 nakayama if (strcmp(ea->ea_name, "SUNW,lom") == 0 ||
224 1.1 nakayama strcmp(ea->ea_name, "SUNW,lomh") == 0)
225 1.1 nakayama return (1);
226 1.1 nakayama
227 1.1 nakayama return (0);
228 1.1 nakayama }
229 1.1 nakayama
230 1.1 nakayama static void
231 1.1 nakayama lom_attach(device_t parent, device_t self, void *aux)
232 1.1 nakayama {
233 1.1 nakayama struct lom_softc *sc = device_private(self);
234 1.1 nakayama struct ebus_attach_args *ea = aux;
235 1.1 nakayama uint8_t reg, fw_rev, config, config2, config3;
236 1.1 nakayama uint8_t cal, low;
237 1.1 nakayama int i;
238 1.1 nakayama
239 1.2 nakayama if (strcmp(ea->ea_name, "SUNW,lomh") == 0) {
240 1.2 nakayama if (ea->ea_nintr < 1) {
241 1.2 nakayama aprint_error(": no interrupt\n");
242 1.2 nakayama return;
243 1.2 nakayama }
244 1.1 nakayama sc->sc_type = LOM_LOMLITE2;
245 1.2 nakayama }
246 1.1 nakayama
247 1.1 nakayama sc->sc_dev = self;
248 1.1 nakayama sc->sc_iot = ea->ea_bustag;
249 1.1 nakayama if (bus_space_map(sc->sc_iot, EBUS_ADDR_FROM_REG(&ea->ea_reg[0]),
250 1.1 nakayama ea->ea_reg[0].size, 0, &sc->sc_ioh) != 0) {
251 1.1 nakayama aprint_error(": can't map register space\n");
252 1.1 nakayama return;
253 1.1 nakayama }
254 1.1 nakayama
255 1.1 nakayama if (sc->sc_type < LOM_LOMLITE2) {
256 1.1 nakayama /* XXX Magic */
257 1.1 nakayama (void)bus_space_read_1(sc->sc_iot, sc->sc_ioh, 0);
258 1.1 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, 3, 0xca);
259 1.1 nakayama }
260 1.1 nakayama
261 1.1 nakayama if (lom_read(sc, LOM_IDX_PROBE55, ®) || reg != 0x55 ||
262 1.1 nakayama lom_read(sc, LOM_IDX_PROBEAA, ®) || reg != 0xaa ||
263 1.1 nakayama lom_read(sc, LOM_IDX_FW_REV, &fw_rev) ||
264 1.1 nakayama lom_read(sc, LOM_IDX_CONFIG, &config))
265 1.1 nakayama {
266 1.1 nakayama aprint_error(": not responding\n");
267 1.1 nakayama return;
268 1.1 nakayama }
269 1.1 nakayama
270 1.1 nakayama aprint_normal(": %s: %s rev %d.%d\n", ea->ea_name,
271 1.1 nakayama sc->sc_type < LOM_LOMLITE2 ? "LOMlite" : "LOMlite2",
272 1.1 nakayama fw_rev >> 4, fw_rev & 0x0f);
273 1.1 nakayama
274 1.2 nakayama TAILQ_INIT(&sc->sc_queue);
275 1.2 nakayama mutex_init(&sc->sc_queue_mtx, MUTEX_DEFAULT, IPL_BIO);
276 1.2 nakayama
277 1.1 nakayama config2 = config3 = 0;
278 1.2 nakayama if (sc->sc_type < LOM_LOMLITE2) {
279 1.2 nakayama /*
280 1.2 nakayama * LOMlite doesn't do interrupts so we limp along on
281 1.2 nakayama * timeouts.
282 1.2 nakayama */
283 1.2 nakayama callout_init(&sc->sc_state_to, 0);
284 1.2 nakayama callout_setfunc(&sc->sc_state_to, lom1_process_queue, sc);
285 1.2 nakayama } else {
286 1.1 nakayama lom_read(sc, LOM_IDX_CONFIG2, &config2);
287 1.1 nakayama lom_read(sc, LOM_IDX_CONFIG3, &config3);
288 1.2 nakayama
289 1.2 nakayama bus_intr_establish(sc->sc_iot, ea->ea_intr[0],
290 1.2 nakayama IPL_BIO, lom2_intr, sc);
291 1.1 nakayama }
292 1.1 nakayama
293 1.1 nakayama sc->sc_num_fan = min((config >> 5) & 0x7, LOM_MAX_FAN);
294 1.1 nakayama sc->sc_num_psu = min((config >> 3) & 0x3, LOM_MAX_PSU);
295 1.1 nakayama sc->sc_num_temp = min((config2 >> 4) & 0xf, LOM_MAX_TEMP);
296 1.1 nakayama
297 1.1 nakayama aprint_verbose_dev(self, "%d fan(s), %d PSU(s), %d temp sensor(s)\n",
298 1.1 nakayama sc->sc_num_fan, sc->sc_num_psu, sc->sc_num_temp);
299 1.1 nakayama
300 1.1 nakayama for (i = 0; i < sc->sc_num_fan; i++) {
301 1.1 nakayama if (lom_read(sc, LOM_IDX_FAN1_CAL + i, &cal) ||
302 1.1 nakayama lom_read(sc, LOM_IDX_FAN1_LOW + i, &low)) {
303 1.1 nakayama aprint_error_dev(self, "can't read fan information\n");
304 1.1 nakayama return;
305 1.1 nakayama }
306 1.1 nakayama sc->sc_fan_cal[i] = cal;
307 1.1 nakayama sc->sc_fan_low[i] = low;
308 1.1 nakayama }
309 1.1 nakayama
310 1.1 nakayama /* Initialize sensor data. */
311 1.1 nakayama sc->sc_sme = sysmon_envsys_create();
312 1.1 nakayama for (i = 0; i < sc->sc_num_fan; i++) {
313 1.1 nakayama sc->sc_fan[i].units = ENVSYS_SFANRPM;
314 1.1 nakayama snprintf(sc->sc_fan[i].desc, sizeof(sc->sc_fan[i].desc),
315 1.1 nakayama "fan%d", i + 1);
316 1.1 nakayama if (sysmon_envsys_sensor_attach(sc->sc_sme, &sc->sc_fan[i])) {
317 1.1 nakayama sysmon_envsys_destroy(sc->sc_sme);
318 1.1 nakayama aprint_error_dev(self, "can't attach fan sensor\n");
319 1.1 nakayama return;
320 1.1 nakayama }
321 1.1 nakayama }
322 1.1 nakayama for (i = 0; i < sc->sc_num_psu; i++) {
323 1.1 nakayama sc->sc_psu[i].units = ENVSYS_INDICATOR;
324 1.1 nakayama snprintf(sc->sc_psu[i].desc, sizeof(sc->sc_psu[i].desc),
325 1.1 nakayama "PSU%d", i + 1);
326 1.1 nakayama if (sysmon_envsys_sensor_attach(sc->sc_sme, &sc->sc_psu[i])) {
327 1.1 nakayama sysmon_envsys_destroy(sc->sc_sme);
328 1.1 nakayama aprint_error_dev(self, "can't attach PSU sensor\n");
329 1.1 nakayama return;
330 1.1 nakayama }
331 1.1 nakayama }
332 1.1 nakayama for (i = 0; i < sc->sc_num_temp; i++) {
333 1.1 nakayama sc->sc_temp[i].units = ENVSYS_STEMP;
334 1.1 nakayama snprintf(sc->sc_temp[i].desc, sizeof(sc->sc_temp[i].desc),
335 1.1 nakayama "temp%d", i + 1);
336 1.1 nakayama if (sysmon_envsys_sensor_attach(sc->sc_sme, &sc->sc_temp[i])) {
337 1.1 nakayama sysmon_envsys_destroy(sc->sc_sme);
338 1.1 nakayama aprint_error_dev(self, "can't attach temp sensor\n");
339 1.1 nakayama return;
340 1.1 nakayama }
341 1.1 nakayama }
342 1.1 nakayama if (lom_init_desc(sc)) {
343 1.1 nakayama aprint_error_dev(self, "can't read sensor names\n");
344 1.1 nakayama sysmon_envsys_destroy(sc->sc_sme);
345 1.1 nakayama return;
346 1.1 nakayama }
347 1.1 nakayama
348 1.1 nakayama sc->sc_sme->sme_name = device_xname(self);
349 1.1 nakayama sc->sc_sme->sme_cookie = sc;
350 1.1 nakayama sc->sc_sme->sme_refresh = lom_refresh;
351 1.1 nakayama if (sysmon_envsys_register(sc->sc_sme)) {
352 1.1 nakayama aprint_error_dev(self,
353 1.1 nakayama "unable to register envsys with sysmon\n");
354 1.1 nakayama sysmon_envsys_destroy(sc->sc_sme);
355 1.1 nakayama return;
356 1.1 nakayama }
357 1.1 nakayama
358 1.1 nakayama /* Initialize watchdog. */
359 1.1 nakayama lom_write(sc, LOM_IDX_WDOG_TIME, LOM_WDOG_TIME_MAX);
360 1.1 nakayama lom_read(sc, LOM_IDX_WDOG_CTL, &sc->sc_wdog_ctl);
361 1.1 nakayama sc->sc_wdog_ctl &= ~(LOM_WDOG_ENABLE|LOM_WDOG_RESET);
362 1.1 nakayama lom_write(sc, LOM_IDX_WDOG_CTL, sc->sc_wdog_ctl);
363 1.1 nakayama
364 1.1 nakayama sc->sc_wdog_period = LOM_WDOG_TIME_MAX;
365 1.1 nakayama
366 1.1 nakayama sc->sc_smw.smw_name = device_xname(self);
367 1.1 nakayama sc->sc_smw.smw_cookie = sc;
368 1.1 nakayama sc->sc_smw.smw_setmode = lom_wdog_setmode;
369 1.1 nakayama sc->sc_smw.smw_tickle = lom_wdog_tickle;
370 1.1 nakayama sc->sc_smw.smw_period = sc->sc_wdog_period;
371 1.1 nakayama if (sysmon_wdog_register(&sc->sc_smw)) {
372 1.1 nakayama aprint_error_dev(self,
373 1.1 nakayama "unable to register wdog with sysmon\n");
374 1.1 nakayama return;
375 1.1 nakayama }
376 1.1 nakayama
377 1.1 nakayama aprint_verbose_dev(self, "Watchdog timer configured.\n");
378 1.2 nakayama
379 1.2 nakayama if (!pmf_device_register1(self, NULL, NULL, lom_shutdown))
380 1.2 nakayama aprint_error_dev(self, "unable to register power handler\n");
381 1.1 nakayama }
382 1.1 nakayama
383 1.1 nakayama static int
384 1.1 nakayama lom_read(struct lom_softc *sc, uint8_t reg, uint8_t *val)
385 1.1 nakayama {
386 1.1 nakayama if (sc->sc_type < LOM_LOMLITE2)
387 1.1 nakayama return lom1_read(sc, reg, val);
388 1.1 nakayama else
389 1.1 nakayama return lom2_read(sc, reg, val);
390 1.1 nakayama }
391 1.1 nakayama
392 1.1 nakayama static int
393 1.1 nakayama lom_write(struct lom_softc *sc, uint8_t reg, uint8_t val)
394 1.1 nakayama {
395 1.1 nakayama if (sc->sc_type < LOM_LOMLITE2)
396 1.1 nakayama return lom1_write(sc, reg, val);
397 1.1 nakayama else
398 1.1 nakayama return lom2_write(sc, reg, val);
399 1.1 nakayama }
400 1.1 nakayama
401 1.1 nakayama static void
402 1.1 nakayama lom_queue_cmd(struct lom_softc *sc, struct lom_cmd *lc)
403 1.1 nakayama {
404 1.1 nakayama if (sc->sc_type < LOM_LOMLITE2)
405 1.1 nakayama return lom1_queue_cmd(sc, lc);
406 1.1 nakayama else
407 1.1 nakayama return lom2_queue_cmd(sc, lc);
408 1.1 nakayama }
409 1.1 nakayama
410 1.2 nakayama static void
411 1.2 nakayama lom_dequeue_cmd(struct lom_softc *sc, struct lom_cmd *lc)
412 1.2 nakayama {
413 1.2 nakayama struct lom_cmd *lcp;
414 1.2 nakayama
415 1.2 nakayama mutex_enter(&sc->sc_queue_mtx);
416 1.2 nakayama TAILQ_FOREACH(lcp, &sc->sc_queue, lc_next) {
417 1.2 nakayama if (lcp == lc) {
418 1.2 nakayama TAILQ_REMOVE(&sc->sc_queue, lc, lc_next);
419 1.2 nakayama break;
420 1.2 nakayama }
421 1.2 nakayama }
422 1.2 nakayama mutex_exit(&sc->sc_queue_mtx);
423 1.2 nakayama }
424 1.2 nakayama
425 1.1 nakayama static int
426 1.1 nakayama lom1_read(struct lom_softc *sc, uint8_t reg, uint8_t *val)
427 1.1 nakayama {
428 1.1 nakayama struct lom_cmd lc;
429 1.1 nakayama int error;
430 1.1 nakayama
431 1.1 nakayama if (cold)
432 1.1 nakayama return lom1_read_polled(sc, reg, val);
433 1.1 nakayama
434 1.1 nakayama lc.lc_cmd = reg;
435 1.1 nakayama lc.lc_data = 0xff;
436 1.1 nakayama lom1_queue_cmd(sc, &lc);
437 1.1 nakayama
438 1.1 nakayama error = tsleep(&lc, PZERO, "lomrd", hz);
439 1.1 nakayama if (error)
440 1.2 nakayama lom_dequeue_cmd(sc, &lc);
441 1.1 nakayama
442 1.1 nakayama *val = lc.lc_data;
443 1.1 nakayama
444 1.1 nakayama return (error);
445 1.1 nakayama }
446 1.1 nakayama
447 1.1 nakayama static int
448 1.2 nakayama lom1_write(struct lom_softc *sc, uint8_t reg, uint8_t val)
449 1.1 nakayama {
450 1.1 nakayama struct lom_cmd lc;
451 1.1 nakayama int error;
452 1.1 nakayama
453 1.1 nakayama if (cold)
454 1.1 nakayama return lom1_write_polled(sc, reg, val);
455 1.1 nakayama
456 1.1 nakayama lc.lc_cmd = reg | LOM_IDX_WRITE;
457 1.1 nakayama lc.lc_data = val;
458 1.1 nakayama lom1_queue_cmd(sc, &lc);
459 1.1 nakayama
460 1.2 nakayama error = tsleep(&lc, PZERO, "lomwr", 2 * hz);
461 1.1 nakayama if (error)
462 1.2 nakayama lom_dequeue_cmd(sc, &lc);
463 1.1 nakayama
464 1.1 nakayama return (error);
465 1.1 nakayama }
466 1.1 nakayama
467 1.1 nakayama static int
468 1.1 nakayama lom1_read_polled(struct lom_softc *sc, uint8_t reg, uint8_t *val)
469 1.1 nakayama {
470 1.1 nakayama uint8_t str;
471 1.1 nakayama int i;
472 1.1 nakayama
473 1.1 nakayama /* Wait for input buffer to become available. */
474 1.1 nakayama for (i = 30; i > 0; i--) {
475 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM1_STATUS);
476 1.1 nakayama delay(1000);
477 1.1 nakayama if ((str & LOM1_STATUS_BUSY) == 0)
478 1.1 nakayama break;
479 1.1 nakayama }
480 1.1 nakayama if (i == 0)
481 1.1 nakayama return (ETIMEDOUT);
482 1.1 nakayama
483 1.1 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, LOM1_CMD, reg);
484 1.1 nakayama
485 1.1 nakayama /* Wait until the microcontroller fills output buffer. */
486 1.1 nakayama for (i = 30; i > 0; i--) {
487 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM1_STATUS);
488 1.1 nakayama delay(1000);
489 1.1 nakayama if ((str & LOM1_STATUS_BUSY) == 0)
490 1.1 nakayama break;
491 1.1 nakayama }
492 1.1 nakayama if (i == 0)
493 1.1 nakayama return (ETIMEDOUT);
494 1.1 nakayama
495 1.1 nakayama *val = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM1_DATA);
496 1.1 nakayama return (0);
497 1.1 nakayama }
498 1.1 nakayama
499 1.1 nakayama static int
500 1.2 nakayama lom1_write_polled(struct lom_softc *sc, uint8_t reg, uint8_t val)
501 1.1 nakayama {
502 1.1 nakayama uint8_t str;
503 1.1 nakayama int i;
504 1.1 nakayama
505 1.1 nakayama /* Wait for input buffer to become available. */
506 1.1 nakayama for (i = 30; i > 0; i--) {
507 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM1_STATUS);
508 1.1 nakayama delay(1000);
509 1.1 nakayama if ((str & LOM1_STATUS_BUSY) == 0)
510 1.1 nakayama break;
511 1.1 nakayama }
512 1.1 nakayama if (i == 0)
513 1.1 nakayama return (ETIMEDOUT);
514 1.1 nakayama
515 1.1 nakayama reg |= LOM_IDX_WRITE;
516 1.1 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, LOM1_CMD, reg);
517 1.1 nakayama
518 1.1 nakayama /* Wait until the microcontroller fills output buffer. */
519 1.1 nakayama for (i = 30; i > 0; i--) {
520 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM1_STATUS);
521 1.1 nakayama delay(1000);
522 1.1 nakayama if ((str & LOM1_STATUS_BUSY) == 0)
523 1.1 nakayama break;
524 1.1 nakayama }
525 1.1 nakayama if (i == 0)
526 1.1 nakayama return (ETIMEDOUT);
527 1.1 nakayama
528 1.1 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, LOM1_DATA, val);
529 1.1 nakayama
530 1.1 nakayama return (0);
531 1.1 nakayama }
532 1.1 nakayama
533 1.1 nakayama static void
534 1.1 nakayama lom1_queue_cmd(struct lom_softc *sc, struct lom_cmd *lc)
535 1.1 nakayama {
536 1.1 nakayama mutex_enter(&sc->sc_queue_mtx);
537 1.1 nakayama TAILQ_INSERT_TAIL(&sc->sc_queue, lc, lc_next);
538 1.1 nakayama if (sc->sc_state == LOM_STATE_IDLE) {
539 1.1 nakayama sc->sc_state = LOM_STATE_CMD;
540 1.1 nakayama lom1_process_queue_locked(sc);
541 1.1 nakayama }
542 1.1 nakayama mutex_exit(&sc->sc_queue_mtx);
543 1.1 nakayama }
544 1.1 nakayama
545 1.1 nakayama static void
546 1.1 nakayama lom1_process_queue(void *arg)
547 1.1 nakayama {
548 1.1 nakayama struct lom_softc *sc = arg;
549 1.1 nakayama
550 1.1 nakayama mutex_enter(&sc->sc_queue_mtx);
551 1.1 nakayama lom1_process_queue_locked(sc);
552 1.1 nakayama mutex_exit(&sc->sc_queue_mtx);
553 1.1 nakayama }
554 1.1 nakayama
555 1.1 nakayama static void
556 1.1 nakayama lom1_process_queue_locked(struct lom_softc *sc)
557 1.1 nakayama {
558 1.1 nakayama struct lom_cmd *lc;
559 1.1 nakayama uint8_t str;
560 1.1 nakayama
561 1.1 nakayama lc = TAILQ_FIRST(&sc->sc_queue);
562 1.2 nakayama if (lc == NULL) {
563 1.2 nakayama sc->sc_state = LOM_STATE_IDLE;
564 1.2 nakayama return;
565 1.2 nakayama }
566 1.1 nakayama
567 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM1_STATUS);
568 1.1 nakayama if (str & LOM1_STATUS_BUSY) {
569 1.2 nakayama if (sc->sc_retry++ < 30) {
570 1.2 nakayama callout_schedule(&sc->sc_state_to, mstohz(1));
571 1.1 nakayama return;
572 1.2 nakayama }
573 1.2 nakayama
574 1.2 nakayama /*
575 1.2 nakayama * Looks like the microcontroller got wedged. Unwedge
576 1.2 nakayama * it by writing this magic value. Give it some time
577 1.2 nakayama * to recover.
578 1.2 nakayama */
579 1.2 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, LOM1_DATA, 0xac);
580 1.2 nakayama callout_schedule(&sc->sc_state_to, mstohz(1000));
581 1.2 nakayama sc->sc_state = LOM_STATE_CMD;
582 1.1 nakayama return;
583 1.1 nakayama }
584 1.1 nakayama
585 1.1 nakayama sc->sc_retry = 0;
586 1.1 nakayama
587 1.1 nakayama if (sc->sc_state == LOM_STATE_CMD) {
588 1.1 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, LOM1_CMD, lc->lc_cmd);
589 1.1 nakayama sc->sc_state = LOM_STATE_DATA;
590 1.1 nakayama callout_schedule(&sc->sc_state_to, mstohz(250));
591 1.1 nakayama return;
592 1.1 nakayama }
593 1.1 nakayama
594 1.1 nakayama KASSERT(sc->sc_state == LOM_STATE_DATA);
595 1.1 nakayama if ((lc->lc_cmd & LOM_IDX_WRITE) == 0)
596 1.1 nakayama lc->lc_data = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM1_DATA);
597 1.1 nakayama else
598 1.1 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, LOM1_DATA, lc->lc_data);
599 1.1 nakayama
600 1.1 nakayama TAILQ_REMOVE(&sc->sc_queue, lc, lc_next);
601 1.1 nakayama
602 1.1 nakayama wakeup(lc);
603 1.1 nakayama
604 1.1 nakayama if (!TAILQ_EMPTY(&sc->sc_queue)) {
605 1.1 nakayama sc->sc_state = LOM_STATE_CMD;
606 1.1 nakayama callout_schedule(&sc->sc_state_to, mstohz(1));
607 1.1 nakayama return;
608 1.1 nakayama }
609 1.1 nakayama
610 1.1 nakayama sc->sc_state = LOM_STATE_IDLE;
611 1.1 nakayama }
612 1.1 nakayama
613 1.1 nakayama static int
614 1.1 nakayama lom2_read(struct lom_softc *sc, uint8_t reg, uint8_t *val)
615 1.1 nakayama {
616 1.2 nakayama struct lom_cmd lc;
617 1.2 nakayama int error;
618 1.2 nakayama
619 1.2 nakayama if (cold)
620 1.2 nakayama return lom2_read_polled(sc, reg, val);
621 1.2 nakayama
622 1.2 nakayama lc.lc_cmd = reg;
623 1.2 nakayama lc.lc_data = 0xff;
624 1.2 nakayama lom2_queue_cmd(sc, &lc);
625 1.2 nakayama
626 1.2 nakayama error = tsleep(&lc, PZERO, "lom2rd", hz);
627 1.2 nakayama if (error)
628 1.2 nakayama aprint_error_dev(sc->sc_dev, "lom2_read failed\n");
629 1.2 nakayama
630 1.2 nakayama *val = lc.lc_data;
631 1.2 nakayama
632 1.2 nakayama return (error);
633 1.2 nakayama }
634 1.2 nakayama
635 1.2 nakayama static int
636 1.2 nakayama lom2_read_polled(struct lom_softc *sc, uint8_t reg, uint8_t *val)
637 1.2 nakayama {
638 1.1 nakayama uint8_t str;
639 1.1 nakayama int i;
640 1.1 nakayama
641 1.1 nakayama /* Wait for input buffer to become available. */
642 1.1 nakayama for (i = 1000; i > 0; i--) {
643 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_STATUS);
644 1.1 nakayama delay(10);
645 1.1 nakayama if ((str & LOM2_STATUS_IBF) == 0)
646 1.1 nakayama break;
647 1.1 nakayama }
648 1.1 nakayama if (i == 0)
649 1.1 nakayama return (ETIMEDOUT);
650 1.1 nakayama
651 1.1 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, LOM2_CMD, reg);
652 1.1 nakayama
653 1.1 nakayama /* Wait until the microcontroller fills output buffer. */
654 1.1 nakayama for (i = 1000; i > 0; i--) {
655 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_STATUS);
656 1.1 nakayama delay(10);
657 1.1 nakayama if (str & LOM2_STATUS_OBF)
658 1.1 nakayama break;
659 1.1 nakayama }
660 1.1 nakayama if (i == 0)
661 1.1 nakayama return (ETIMEDOUT);
662 1.1 nakayama
663 1.1 nakayama *val = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_DATA);
664 1.1 nakayama return (0);
665 1.1 nakayama }
666 1.1 nakayama
667 1.1 nakayama static int
668 1.1 nakayama lom2_write(struct lom_softc *sc, uint8_t reg, uint8_t val)
669 1.1 nakayama {
670 1.2 nakayama struct lom_cmd lc;
671 1.2 nakayama int error;
672 1.2 nakayama
673 1.2 nakayama if (cold)
674 1.2 nakayama return lom2_write_polled(sc, reg, val);
675 1.2 nakayama
676 1.2 nakayama lc.lc_cmd = reg | LOM_IDX_WRITE;
677 1.2 nakayama lc.lc_data = val;
678 1.2 nakayama lom2_queue_cmd(sc, &lc);
679 1.2 nakayama
680 1.2 nakayama error = tsleep(&lc, PZERO, "lom2wr", hz);
681 1.2 nakayama if (error)
682 1.2 nakayama lom_dequeue_cmd(sc, &lc);
683 1.2 nakayama
684 1.2 nakayama return (error);
685 1.2 nakayama }
686 1.2 nakayama
687 1.2 nakayama static int
688 1.2 nakayama lom2_write_polled(struct lom_softc *sc, uint8_t reg, uint8_t val)
689 1.2 nakayama {
690 1.1 nakayama uint8_t str;
691 1.1 nakayama int i;
692 1.1 nakayama
693 1.1 nakayama /* Wait for input buffer to become available. */
694 1.1 nakayama for (i = 1000; i > 0; i--) {
695 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_STATUS);
696 1.1 nakayama delay(10);
697 1.1 nakayama if ((str & LOM2_STATUS_IBF) == 0)
698 1.1 nakayama break;
699 1.1 nakayama }
700 1.1 nakayama if (i == 0)
701 1.1 nakayama return (ETIMEDOUT);
702 1.1 nakayama
703 1.1 nakayama if (sc->sc_space == LOM_IDX_CMD_GENERIC && reg != LOM_IDX_CMD)
704 1.2 nakayama reg |= LOM_IDX_WRITE;
705 1.1 nakayama
706 1.1 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, LOM2_CMD, reg);
707 1.1 nakayama
708 1.1 nakayama /* Wait until the microcontroller fills output buffer. */
709 1.1 nakayama for (i = 1000; i > 0; i--) {
710 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_STATUS);
711 1.1 nakayama delay(10);
712 1.1 nakayama if (str & LOM2_STATUS_OBF)
713 1.1 nakayama break;
714 1.1 nakayama }
715 1.1 nakayama if (i == 0)
716 1.1 nakayama return (ETIMEDOUT);
717 1.1 nakayama
718 1.1 nakayama (void)bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_DATA);
719 1.1 nakayama
720 1.1 nakayama /* Wait for input buffer to become available. */
721 1.1 nakayama for (i = 1000; i > 0; i--) {
722 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_STATUS);
723 1.1 nakayama delay(10);
724 1.1 nakayama if ((str & LOM2_STATUS_IBF) == 0)
725 1.1 nakayama break;
726 1.1 nakayama }
727 1.1 nakayama if (i == 0)
728 1.1 nakayama return (ETIMEDOUT);
729 1.1 nakayama
730 1.1 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh, LOM2_DATA, val);
731 1.1 nakayama
732 1.1 nakayama /* Wait until the microcontroller fills output buffer. */
733 1.1 nakayama for (i = 1000; i > 0; i--) {
734 1.1 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_STATUS);
735 1.1 nakayama delay(10);
736 1.1 nakayama if (str & LOM2_STATUS_OBF)
737 1.1 nakayama break;
738 1.1 nakayama }
739 1.1 nakayama if (i == 0)
740 1.1 nakayama return (ETIMEDOUT);
741 1.1 nakayama
742 1.1 nakayama (void)bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_DATA);
743 1.1 nakayama
744 1.1 nakayama /* If we switched spaces, remember the one we're in now. */
745 1.1 nakayama if (reg == LOM_IDX_CMD)
746 1.1 nakayama sc->sc_space = val;
747 1.1 nakayama
748 1.1 nakayama return (0);
749 1.1 nakayama }
750 1.1 nakayama
751 1.1 nakayama static void
752 1.1 nakayama lom2_queue_cmd(struct lom_softc *sc, struct lom_cmd *lc)
753 1.1 nakayama {
754 1.2 nakayama uint8_t str;
755 1.2 nakayama
756 1.2 nakayama mutex_enter(&sc->sc_queue_mtx);
757 1.2 nakayama TAILQ_INSERT_TAIL(&sc->sc_queue, lc, lc_next);
758 1.2 nakayama if (sc->sc_state == LOM_STATE_IDLE) {
759 1.2 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_STATUS);
760 1.2 nakayama if ((str & LOM2_STATUS_IBF) == 0) {
761 1.2 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh,
762 1.2 nakayama LOM2_CMD, lc->lc_cmd);
763 1.2 nakayama sc->sc_state = LOM_STATE_DATA;
764 1.2 nakayama }
765 1.2 nakayama }
766 1.2 nakayama mutex_exit(&sc->sc_queue_mtx);
767 1.2 nakayama }
768 1.2 nakayama
769 1.2 nakayama static int
770 1.2 nakayama lom2_intr(void *arg)
771 1.2 nakayama {
772 1.2 nakayama struct lom_softc *sc = arg;
773 1.2 nakayama struct lom_cmd *lc;
774 1.2 nakayama uint8_t str, obr;
775 1.2 nakayama
776 1.2 nakayama mutex_enter(&sc->sc_queue_mtx);
777 1.2 nakayama
778 1.2 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_STATUS);
779 1.2 nakayama obr = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_DATA);
780 1.2 nakayama
781 1.2 nakayama lc = TAILQ_FIRST(&sc->sc_queue);
782 1.2 nakayama if (lc == NULL) {
783 1.2 nakayama mutex_exit(&sc->sc_queue_mtx);
784 1.2 nakayama return (0);
785 1.2 nakayama }
786 1.2 nakayama
787 1.2 nakayama if (lc->lc_cmd & LOM_IDX_WRITE) {
788 1.2 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh,
789 1.2 nakayama LOM2_DATA, lc->lc_data);
790 1.2 nakayama lc->lc_cmd &= ~LOM_IDX_WRITE;
791 1.2 nakayama mutex_exit(&sc->sc_queue_mtx);
792 1.2 nakayama return (1);
793 1.2 nakayama }
794 1.2 nakayama
795 1.2 nakayama KASSERT(sc->sc_state = LOM_STATE_DATA);
796 1.2 nakayama lc->lc_data = obr;
797 1.2 nakayama
798 1.2 nakayama TAILQ_REMOVE(&sc->sc_queue, lc, lc_next);
799 1.2 nakayama
800 1.2 nakayama wakeup(lc);
801 1.2 nakayama
802 1.2 nakayama sc->sc_state = LOM_STATE_IDLE;
803 1.2 nakayama
804 1.2 nakayama if (!TAILQ_EMPTY(&sc->sc_queue)) {
805 1.2 nakayama str = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LOM2_STATUS);
806 1.2 nakayama if ((str & LOM2_STATUS_IBF) == 0) {
807 1.2 nakayama bus_space_write_1(sc->sc_iot, sc->sc_ioh,
808 1.2 nakayama LOM2_CMD, lc->lc_cmd);
809 1.2 nakayama sc->sc_state = LOM_STATE_DATA;
810 1.2 nakayama }
811 1.2 nakayama }
812 1.2 nakayama
813 1.2 nakayama mutex_exit(&sc->sc_queue_mtx);
814 1.2 nakayama
815 1.2 nakayama return (1);
816 1.1 nakayama }
817 1.1 nakayama
818 1.1 nakayama static int
819 1.1 nakayama lom_init_desc(struct lom_softc *sc)
820 1.1 nakayama {
821 1.1 nakayama uint8_t val;
822 1.1 nakayama int i, j, k;
823 1.1 nakayama int error;
824 1.1 nakayama
825 1.1 nakayama /* LOMlite doesn't provide sensor descriptions. */
826 1.1 nakayama if (sc->sc_type < LOM_LOMLITE2)
827 1.1 nakayama return (0);
828 1.1 nakayama
829 1.1 nakayama /*
830 1.1 nakayama * Read temperature sensor names.
831 1.1 nakayama */
832 1.1 nakayama error = lom_write(sc, LOM_IDX_CMD, LOM_IDX_CMD_TEMP);
833 1.1 nakayama if (error)
834 1.1 nakayama return (error);
835 1.1 nakayama
836 1.1 nakayama i = 0;
837 1.1 nakayama j = 0;
838 1.1 nakayama k = LOM_IDX4_TEMP_NAME_START;
839 1.1 nakayama while (k <= LOM_IDX4_TEMP_NAME_END) {
840 1.1 nakayama error = lom_read(sc, k++, &val);
841 1.1 nakayama if (error)
842 1.1 nakayama goto fail;
843 1.1 nakayama
844 1.1 nakayama if (val == 0xff)
845 1.1 nakayama break;
846 1.1 nakayama
847 1.1 nakayama if (j < sizeof (sc->sc_temp[i].desc) - 1)
848 1.1 nakayama sc->sc_temp[i].desc[j++] = val;
849 1.1 nakayama
850 1.1 nakayama if (val == '\0') {
851 1.1 nakayama i++;
852 1.1 nakayama j = 0;
853 1.1 nakayama if (i < sc->sc_num_temp)
854 1.1 nakayama continue;
855 1.1 nakayama
856 1.1 nakayama break;
857 1.1 nakayama }
858 1.1 nakayama }
859 1.1 nakayama
860 1.1 nakayama /*
861 1.1 nakayama * Read fan names.
862 1.1 nakayama */
863 1.1 nakayama error = lom_write(sc, LOM_IDX_CMD, LOM_IDX_CMD_FAN);
864 1.1 nakayama if (error)
865 1.1 nakayama return (error);
866 1.1 nakayama
867 1.1 nakayama i = 0;
868 1.1 nakayama j = 0;
869 1.1 nakayama k = LOM_IDX5_FAN_NAME_START;
870 1.1 nakayama while (k <= LOM_IDX5_FAN_NAME_END) {
871 1.1 nakayama error = lom_read(sc, k++, &val);
872 1.1 nakayama if (error)
873 1.1 nakayama goto fail;
874 1.1 nakayama
875 1.1 nakayama if (val == 0xff)
876 1.1 nakayama break;
877 1.1 nakayama
878 1.1 nakayama if (j < sizeof (sc->sc_fan[i].desc) - 1)
879 1.1 nakayama sc->sc_fan[i].desc[j++] = val;
880 1.1 nakayama
881 1.1 nakayama if (val == '\0') {
882 1.1 nakayama i++;
883 1.1 nakayama j = 0;
884 1.1 nakayama if (i < sc->sc_num_fan)
885 1.1 nakayama continue;
886 1.1 nakayama
887 1.1 nakayama break;
888 1.1 nakayama }
889 1.1 nakayama }
890 1.1 nakayama
891 1.1 nakayama fail:
892 1.1 nakayama lom_write(sc, LOM_IDX_CMD, LOM_IDX_CMD_GENERIC);
893 1.1 nakayama return (error);
894 1.1 nakayama }
895 1.1 nakayama
896 1.1 nakayama static void
897 1.1 nakayama lom_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
898 1.1 nakayama {
899 1.1 nakayama struct lom_softc *sc = sme->sme_cookie;
900 1.1 nakayama uint8_t val;
901 1.1 nakayama int i;
902 1.1 nakayama
903 1.1 nakayama for (i = 0; i < sc->sc_num_fan; i++) {
904 1.1 nakayama if (lom_read(sc, LOM_IDX_FAN1 + i, &val)) {
905 1.1 nakayama sc->sc_fan[i].state = ENVSYS_SINVALID;
906 1.1 nakayama continue;
907 1.1 nakayama }
908 1.1 nakayama
909 1.1 nakayama sc->sc_fan[i].value_cur = (60 * sc->sc_fan_cal[i] * val) / 100;
910 1.1 nakayama if (val < sc->sc_fan_low[i])
911 1.1 nakayama sc->sc_fan[i].state = ENVSYS_SCRITICAL;
912 1.1 nakayama else
913 1.1 nakayama sc->sc_fan[i].state = ENVSYS_SVALID;
914 1.1 nakayama }
915 1.1 nakayama
916 1.1 nakayama for (i = 0; i < sc->sc_num_psu; i++) {
917 1.1 nakayama if (lom_read(sc, LOM_IDX_PSU1 + i, &val) ||
918 1.1 nakayama !ISSET(val, LOM_PSU_PRESENT)) {
919 1.1 nakayama sc->sc_psu[i].state = ENVSYS_SINVALID;
920 1.1 nakayama continue;
921 1.1 nakayama }
922 1.1 nakayama
923 1.1 nakayama if (val & LOM_PSU_STANDBY) {
924 1.1 nakayama sc->sc_psu[i].value_cur = 0;
925 1.1 nakayama sc->sc_psu[i].state = ENVSYS_SVALID;
926 1.1 nakayama } else {
927 1.1 nakayama sc->sc_psu[i].value_cur = 1;
928 1.1 nakayama if (ISSET(val, LOM_PSU_INPUTA) &&
929 1.1 nakayama ISSET(val, LOM_PSU_INPUTB) &&
930 1.1 nakayama ISSET(val, LOM_PSU_OUTPUT))
931 1.1 nakayama sc->sc_psu[i].state = ENVSYS_SVALID;
932 1.1 nakayama else
933 1.1 nakayama sc->sc_psu[i].state = ENVSYS_SCRITICAL;
934 1.1 nakayama }
935 1.1 nakayama }
936 1.1 nakayama
937 1.1 nakayama for (i = 0; i < sc->sc_num_temp; i++) {
938 1.1 nakayama if (lom_read(sc, LOM_IDX_TEMP1 + i, &val)) {
939 1.1 nakayama sc->sc_temp[i].state = ENVSYS_SINVALID;
940 1.1 nakayama continue;
941 1.1 nakayama }
942 1.1 nakayama
943 1.1 nakayama sc->sc_temp[i].value_cur = val * 1000000 + 273150000;
944 1.1 nakayama sc->sc_temp[i].state = ENVSYS_SVALID;
945 1.1 nakayama }
946 1.1 nakayama
947 1.1 nakayama /*
948 1.1 nakayama * If our hostname is set and differs from what's stored in
949 1.1 nakayama * the LOM, write the new hostname back to the LOM. Note that
950 1.1 nakayama * we include the terminating NUL when writing the hostname
951 1.1 nakayama * back to the LOM, otherwise the LOM will print any trailing
952 1.1 nakayama * garbage.
953 1.1 nakayama */
954 1.1 nakayama if (hostnamelen > 0 &&
955 1.1 nakayama strncmp(sc->sc_hostname, hostname, sizeof(hostname)) != 0) {
956 1.1 nakayama if (sc->sc_type < LOM_LOMLITE2)
957 1.1 nakayama lom1_write_hostname(sc);
958 1.1 nakayama else
959 1.1 nakayama lom2_write_hostname(sc);
960 1.1 nakayama strlcpy(sc->sc_hostname, hostname, sizeof(hostname));
961 1.1 nakayama }
962 1.1 nakayama }
963 1.1 nakayama
964 1.1 nakayama static void
965 1.1 nakayama lom1_write_hostname(struct lom_softc *sc)
966 1.1 nakayama {
967 1.1 nakayama char name[LOM1_IDX_HOSTNAME12 - LOM1_IDX_HOSTNAME1 + 1];
968 1.1 nakayama char *p;
969 1.1 nakayama int i;
970 1.1 nakayama
971 1.1 nakayama /*
972 1.1 nakayama * LOMlite generally doesn't have enough space to store the
973 1.1 nakayama * fully qualified hostname. If the hostname is too long,
974 1.1 nakayama * strip off the domain name.
975 1.1 nakayama */
976 1.1 nakayama strlcpy(name, hostname, sizeof(name));
977 1.1 nakayama if (hostnamelen > sizeof(name)) {
978 1.1 nakayama p = strchr(name, '.');
979 1.1 nakayama if (p)
980 1.1 nakayama *p = '\0';
981 1.1 nakayama }
982 1.1 nakayama
983 1.1 nakayama for (i = 0; i < strlen(name) + 1; i++)
984 1.1 nakayama if (lom_write(sc, LOM1_IDX_HOSTNAME1 + i, name[i]))
985 1.1 nakayama break;
986 1.1 nakayama }
987 1.1 nakayama
988 1.1 nakayama static void
989 1.1 nakayama lom2_write_hostname(struct lom_softc *sc)
990 1.1 nakayama {
991 1.1 nakayama int i;
992 1.1 nakayama
993 1.1 nakayama lom_write(sc, LOM2_IDX_HOSTNAMELEN, hostnamelen + 1);
994 1.1 nakayama for (i = 0; i < hostnamelen + 1; i++)
995 1.1 nakayama lom_write(sc, LOM2_IDX_HOSTNAME, hostname[i]);
996 1.1 nakayama }
997 1.1 nakayama
998 1.1 nakayama static int
999 1.1 nakayama lom_wdog_tickle(struct sysmon_wdog *smw)
1000 1.1 nakayama {
1001 1.1 nakayama struct lom_softc *sc = smw->smw_cookie;
1002 1.1 nakayama
1003 1.1 nakayama /* Pat the dog. */
1004 1.1 nakayama sc->sc_wdog_pat.lc_cmd = LOM_IDX_WDOG_CTL | LOM_IDX_WRITE;
1005 1.1 nakayama sc->sc_wdog_pat.lc_data = sc->sc_wdog_ctl;
1006 1.1 nakayama lom_queue_cmd(sc, &sc->sc_wdog_pat);
1007 1.1 nakayama
1008 1.1 nakayama return 0;
1009 1.1 nakayama }
1010 1.1 nakayama
1011 1.1 nakayama static int
1012 1.1 nakayama lom_wdog_setmode(struct sysmon_wdog *smw)
1013 1.1 nakayama {
1014 1.1 nakayama struct lom_softc *sc = smw->smw_cookie;
1015 1.1 nakayama
1016 1.1 nakayama if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
1017 1.1 nakayama /* disable watchdog */
1018 1.1 nakayama sc->sc_wdog_ctl &= ~(LOM_WDOG_ENABLE|LOM_WDOG_RESET);
1019 1.1 nakayama lom_write(sc, LOM_IDX_WDOG_CTL, sc->sc_wdog_ctl);
1020 1.1 nakayama } else {
1021 1.1 nakayama if (smw->smw_period == WDOG_PERIOD_DEFAULT)
1022 1.1 nakayama smw->smw_period = sc->sc_wdog_period;
1023 1.1 nakayama else if (smw->smw_period == 0 ||
1024 1.1 nakayama smw->smw_period > LOM_WDOG_TIME_MAX)
1025 1.1 nakayama return EINVAL;
1026 1.1 nakayama lom_write(sc, LOM_IDX_WDOG_TIME, smw->smw_period);
1027 1.1 nakayama
1028 1.1 nakayama /* enable watchdog */
1029 1.2 nakayama lom_dequeue_cmd(sc, &sc->sc_wdog_pat);
1030 1.1 nakayama sc->sc_wdog_ctl |= LOM_WDOG_ENABLE|LOM_WDOG_RESET;
1031 1.1 nakayama sc->sc_wdog_pat.lc_cmd = LOM_IDX_WDOG_CTL | LOM_IDX_WRITE;
1032 1.1 nakayama sc->sc_wdog_pat.lc_data = sc->sc_wdog_ctl;
1033 1.1 nakayama lom_queue_cmd(sc, &sc->sc_wdog_pat);
1034 1.1 nakayama }
1035 1.1 nakayama
1036 1.1 nakayama return 0;
1037 1.1 nakayama }
1038 1.2 nakayama
1039 1.2 nakayama static bool
1040 1.2 nakayama lom_shutdown(device_t dev, int how)
1041 1.2 nakayama {
1042 1.2 nakayama struct lom_softc *sc = device_private(dev);
1043 1.2 nakayama
1044 1.2 nakayama sc->sc_wdog_ctl &= ~LOM_WDOG_ENABLE;
1045 1.2 nakayama lom_write(sc, LOM_IDX_WDOG_CTL, sc->sc_wdog_ctl);
1046 1.2 nakayama return true;
1047 1.2 nakayama }
1048