pci_machdep.c revision 1.28 1 1.28 thorpej /* $NetBSD: pci_machdep.c,v 1.28 2002/05/15 17:40:11 thorpej Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.5 mrg * Copyright (c) 1999, 2000 Matthew R. Green
5 1.1 mrg * All rights reserved.
6 1.1 mrg *
7 1.1 mrg * Redistribution and use in source and binary forms, with or without
8 1.1 mrg * modification, are permitted provided that the following conditions
9 1.1 mrg * are met:
10 1.1 mrg * 1. Redistributions of source code must retain the above copyright
11 1.1 mrg * notice, this list of conditions and the following disclaimer.
12 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 mrg * notice, this list of conditions and the following disclaimer in the
14 1.1 mrg * documentation and/or other materials provided with the distribution.
15 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
16 1.1 mrg * derived from this software without specific prior written permission.
17 1.1 mrg *
18 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 mrg * SUCH DAMAGE.
29 1.1 mrg */
30 1.1 mrg
31 1.1 mrg /*
32 1.1 mrg * functions expected by the MI PCI code.
33 1.1 mrg */
34 1.1 mrg
35 1.1 mrg #ifdef DEBUG
36 1.1 mrg #define SPDB_CONF 0x01
37 1.1 mrg #define SPDB_INTR 0x04
38 1.1 mrg #define SPDB_INTMAP 0x08
39 1.1 mrg #define SPDB_INTFIX 0x10
40 1.22 eeh #define SPDB_PROBE 0x20
41 1.4 mrg int sparc_pci_debug = 0x0;
42 1.1 mrg #define DPRINTF(l, s) do { if (sparc_pci_debug & l) printf s; } while (0)
43 1.1 mrg #else
44 1.1 mrg #define DPRINTF(l, s)
45 1.1 mrg #endif
46 1.1 mrg
47 1.1 mrg #include <sys/types.h>
48 1.1 mrg #include <sys/param.h>
49 1.1 mrg #include <sys/time.h>
50 1.1 mrg #include <sys/systm.h>
51 1.1 mrg #include <sys/errno.h>
52 1.1 mrg #include <sys/device.h>
53 1.1 mrg #include <sys/malloc.h>
54 1.1 mrg
55 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
56 1.1 mrg #include <machine/bus.h>
57 1.1 mrg #include <machine/autoconf.h>
58 1.22 eeh #include <machine/openfirm.h>
59 1.1 mrg
60 1.1 mrg #include <dev/pci/pcivar.h>
61 1.1 mrg #include <dev/pci/pcireg.h>
62 1.1 mrg
63 1.19 mrg #include <dev/ofw/ofw_pci.h>
64 1.19 mrg
65 1.27 eeh #include <sparc64/dev/ofpcivar.h>
66 1.27 eeh
67 1.1 mrg #include <sparc64/dev/iommureg.h>
68 1.1 mrg #include <sparc64/dev/iommuvar.h>
69 1.1 mrg #include <sparc64/dev/psychoreg.h>
70 1.1 mrg #include <sparc64/dev/psychovar.h>
71 1.1 mrg
72 1.1 mrg /* this is a base to be copied */
73 1.1 mrg struct sparc_pci_chipset _sparc_pci_chipset = {
74 1.1 mrg NULL,
75 1.1 mrg };
76 1.2 mrg
77 1.1 mrg /*
78 1.1 mrg * functions provided to the MI code.
79 1.1 mrg */
80 1.1 mrg
81 1.1 mrg void
82 1.1 mrg pci_attach_hook(parent, self, pba)
83 1.1 mrg struct device *parent;
84 1.1 mrg struct device *self;
85 1.1 mrg struct pcibus_attach_args *pba;
86 1.1 mrg {
87 1.22 eeh /* Don't do nothing */
88 1.1 mrg }
89 1.1 mrg
90 1.1 mrg int
91 1.1 mrg pci_bus_maxdevs(pc, busno)
92 1.1 mrg pci_chipset_tag_t pc;
93 1.1 mrg int busno;
94 1.1 mrg {
95 1.1 mrg
96 1.1 mrg return 32;
97 1.1 mrg }
98 1.19 mrg
99 1.19 mrg #ifdef __PCI_BUS_DEVORDER
100 1.19 mrg int
101 1.19 mrg pci_bus_devorder(pc, busno, devs)
102 1.19 mrg pci_chipset_tag_t pc;
103 1.19 mrg int busno;
104 1.19 mrg char *devs;
105 1.19 mrg {
106 1.22 eeh struct ofw_pci_register reg;
107 1.19 mrg int node, len, device, i = 0;
108 1.19 mrg u_int32_t done = 0;
109 1.22 eeh #ifdef DEBUG
110 1.22 eeh char name[80];
111 1.22 eeh #endif
112 1.19 mrg
113 1.22 eeh node = pc->curnode;
114 1.22 eeh #ifdef DEBUG
115 1.22 eeh if (sparc_pci_debug & SPDB_PROBE) {
116 1.22 eeh OF_getprop(node, "name", &name, sizeof(name));
117 1.22 eeh printf("pci_bus_devorder: curnode %x %s\n", node, name);
118 1.22 eeh }
119 1.22 eeh #endif
120 1.22 eeh /*
121 1.22 eeh * Initially, curnode is the root of the pci tree. As we
122 1.22 eeh * attach bridges, curnode should be set to that of the bridge.
123 1.22 eeh */
124 1.22 eeh for (node = OF_child(node); node; node = OF_peer(node)) {
125 1.19 mrg len = OF_getproplen(node, "reg");
126 1.22 eeh if (len < sizeof(reg))
127 1.19 mrg continue;
128 1.22 eeh if (OF_getprop(node, "reg", (void *)®, sizeof(reg)) != len)
129 1.19 mrg panic("pci_probe_bus: OF_getprop len botch");
130 1.19 mrg
131 1.22 eeh device = OFW_PCI_PHYS_HI_DEVICE(reg.phys_hi);
132 1.19 mrg
133 1.19 mrg if (done & (1 << device))
134 1.19 mrg continue;
135 1.19 mrg
136 1.19 mrg devs[i++] = device;
137 1.19 mrg done |= 1 << device;
138 1.22 eeh #ifdef DEBUG
139 1.22 eeh if (sparc_pci_debug & SPDB_PROBE) {
140 1.22 eeh OF_getprop(node, "name", &name, sizeof(name));
141 1.22 eeh printf("pci_bus_devorder: adding %x %s\n", node, name);
142 1.22 eeh }
143 1.22 eeh #endif
144 1.19 mrg if (i == 32)
145 1.19 mrg break;
146 1.19 mrg }
147 1.19 mrg if (i < 32)
148 1.19 mrg devs[i] = -1;
149 1.19 mrg
150 1.19 mrg return i;
151 1.19 mrg }
152 1.19 mrg #endif
153 1.19 mrg
154 1.19 mrg #ifdef __PCI_DEV_FUNCORDER
155 1.19 mrg int
156 1.19 mrg pci_dev_funcorder(pc, busno, device, funcs)
157 1.19 mrg pci_chipset_tag_t pc;
158 1.19 mrg int busno;
159 1.19 mrg int device;
160 1.19 mrg char *funcs;
161 1.19 mrg {
162 1.22 eeh struct ofw_pci_register reg;
163 1.19 mrg int node, len, i = 0;
164 1.22 eeh #ifdef DEBUG
165 1.22 eeh char name[80];
166 1.22 eeh #endif
167 1.19 mrg
168 1.22 eeh node = pc->curnode;
169 1.22 eeh #ifdef DEBUG
170 1.22 eeh if (sparc_pci_debug & SPDB_PROBE) {
171 1.22 eeh OF_getprop(node, "name", &name, sizeof(name));
172 1.22 eeh printf("pci_bus_funcorder: curnode %x %s\n", node, name);
173 1.22 eeh }
174 1.22 eeh #endif
175 1.22 eeh /*
176 1.25 thorpej * Initially, curnode is the root of the pci tree. As we
177 1.25 thorpej * attach bridges, curnode should be set to that of the bridge.
178 1.25 thorpej *
179 1.25 thorpej * Note this search is almost exactly the same as pci_bus_devorder()'s,
180 1.25 thorpej * except that we limit the search to only those with a matching
181 1.25 thorpej * "device" number.
182 1.22 eeh */
183 1.25 thorpej for (node = OF_child(node); node; node = OF_peer(node)) {
184 1.19 mrg len = OF_getproplen(node, "reg");
185 1.22 eeh if (len < sizeof(reg))
186 1.19 mrg continue;
187 1.22 eeh if (OF_getprop(node, "reg", (void *)®, sizeof(reg)) != len)
188 1.19 mrg panic("pci_probe_bus: OF_getprop len botch");
189 1.19 mrg
190 1.22 eeh if (device != OFW_PCI_PHYS_HI_DEVICE(reg.phys_hi))
191 1.19 mrg continue;
192 1.19 mrg
193 1.22 eeh funcs[i++] = OFW_PCI_PHYS_HI_FUNCTION(reg.phys_hi);
194 1.22 eeh #ifdef DEBUG
195 1.22 eeh if (sparc_pci_debug & SPDB_PROBE) {
196 1.22 eeh OF_getprop(node, "name", &name, sizeof(name));
197 1.22 eeh printf("pci_bus_funcorder: adding %x %s\n", node, name);
198 1.22 eeh }
199 1.22 eeh #endif
200 1.19 mrg if (i == 8)
201 1.19 mrg break;
202 1.19 mrg }
203 1.19 mrg if (i < 8)
204 1.19 mrg funcs[i] = -1;
205 1.19 mrg
206 1.19 mrg return i;
207 1.19 mrg }
208 1.19 mrg #endif
209 1.1 mrg
210 1.1 mrg pcitag_t
211 1.1 mrg pci_make_tag(pc, b, d, f)
212 1.1 mrg pci_chipset_tag_t pc;
213 1.1 mrg int b;
214 1.1 mrg int d;
215 1.1 mrg int f;
216 1.1 mrg {
217 1.22 eeh struct ofw_pci_register reg;
218 1.22 eeh pcitag_t tag;
219 1.22 eeh int busrange[2];
220 1.22 eeh int node, len;
221 1.22 eeh #ifdef DEBUG
222 1.22 eeh char name[80];
223 1.22 eeh bzero(name, sizeof(name));
224 1.22 eeh #endif
225 1.1 mrg
226 1.22 eeh /*
227 1.22 eeh * Hunt for the node that corresponds to this device
228 1.22 eeh *
229 1.22 eeh * We could cache this info in an array in the parent
230 1.22 eeh * device... except then we have problems with devices
231 1.22 eeh * attached below pci-pci bridges, and we would need to
232 1.22 eeh * add special code to the pci-pci bridge to cache this
233 1.22 eeh * info.
234 1.22 eeh */
235 1.1 mrg
236 1.22 eeh tag = PCITAG_CREATE(-1, b, d, f);
237 1.22 eeh node = pc->rootnode;
238 1.22 eeh /*
239 1.22 eeh * First make sure we're on the right bus. If our parent
240 1.22 eeh * has a bus-range property and we're not in the range,
241 1.22 eeh * then we're obviously on the wrong bus. So go up one
242 1.22 eeh * level.
243 1.22 eeh */
244 1.22 eeh #ifdef DEBUG
245 1.22 eeh if (sparc_pci_debug & SPDB_PROBE) {
246 1.22 eeh OF_getprop(node, "name", &name, sizeof(name));
247 1.22 eeh printf("curnode %x %s\n", node, name);
248 1.22 eeh }
249 1.22 eeh #endif
250 1.22 eeh #if 0
251 1.22 eeh while ((OF_getprop(OF_parent(node), "bus-range", (void *)&busrange,
252 1.22 eeh sizeof(busrange)) == sizeof(busrange)) &&
253 1.22 eeh (b < busrange[0] || b > busrange[1])) {
254 1.22 eeh /* Out of range, go up one */
255 1.22 eeh node = OF_parent(node);
256 1.22 eeh #ifdef DEBUG
257 1.22 eeh if (sparc_pci_debug & SPDB_PROBE) {
258 1.22 eeh OF_getprop(node, "name", &name, sizeof(name));
259 1.22 eeh printf("going up to node %x %s\n", node, name);
260 1.22 eeh }
261 1.22 eeh #endif
262 1.22 eeh }
263 1.22 eeh #endif
264 1.22 eeh /*
265 1.22 eeh * Now traverse all peers until we find the node or we find
266 1.22 eeh * the right bridge.
267 1.22 eeh *
268 1.22 eeh * XXX We go up one and down one to make sure nobody's missed.
269 1.22 eeh * but this should not be necessary.
270 1.22 eeh */
271 1.22 eeh for (node = ((node)); node; node = OF_peer(node)) {
272 1.1 mrg
273 1.22 eeh #ifdef DEBUG
274 1.22 eeh if (sparc_pci_debug & SPDB_PROBE) {
275 1.22 eeh OF_getprop(node, "name", &name, sizeof(name));
276 1.22 eeh printf("checking node %x %s\n", node, name);
277 1.22 eeh }
278 1.22 eeh #endif
279 1.1 mrg
280 1.22 eeh #if 1
281 1.1 mrg /*
282 1.22 eeh * Check for PCI-PCI bridges. If the device we want is
283 1.22 eeh * in the bus-range for that bridge, work our way down.
284 1.1 mrg */
285 1.22 eeh while ((OF_getprop(node, "bus-range", (void *)&busrange,
286 1.22 eeh sizeof(busrange)) == sizeof(busrange)) &&
287 1.22 eeh (b >= busrange[0] && b <= busrange[1])) {
288 1.22 eeh /* Go down 1 level */
289 1.22 eeh node = OF_child(node);
290 1.22 eeh #ifdef DEBUG
291 1.22 eeh if (sparc_pci_debug & SPDB_PROBE) {
292 1.22 eeh OF_getprop(node, "name", &name, sizeof(name));
293 1.22 eeh printf("going down to node %x %s\n",
294 1.22 eeh node, name);
295 1.22 eeh }
296 1.22 eeh #endif
297 1.1 mrg }
298 1.22 eeh #endif
299 1.22 eeh /*
300 1.22 eeh * We only really need the first `reg' property.
301 1.22 eeh *
302 1.22 eeh * For simplicity, we'll query the `reg' when we
303 1.22 eeh * need it. Otherwise we could malloc() it, but
304 1.22 eeh * that gets more complicated.
305 1.22 eeh */
306 1.22 eeh len = OF_getproplen(node, "reg");
307 1.22 eeh if (len < sizeof(reg))
308 1.22 eeh continue;
309 1.22 eeh if (OF_getprop(node, "reg", (void *)®, sizeof(reg)) != len)
310 1.22 eeh panic("pci_probe_bus: OF_getprop len botch");
311 1.22 eeh
312 1.22 eeh if (b != OFW_PCI_PHYS_HI_BUS(reg.phys_hi))
313 1.22 eeh continue;
314 1.22 eeh if (d != OFW_PCI_PHYS_HI_DEVICE(reg.phys_hi))
315 1.22 eeh continue;
316 1.22 eeh if (f != OFW_PCI_PHYS_HI_FUNCTION(reg.phys_hi))
317 1.22 eeh continue;
318 1.22 eeh
319 1.22 eeh /* Got a match */
320 1.27 eeh tag = ofpci_make_tag(pc, node, b, d, f);
321 1.22 eeh
322 1.1 mrg /*
323 1.22 eeh * Record the node. This has two effects:
324 1.22 eeh *
325 1.22 eeh * 1) We don't have to search as far.
326 1.22 eeh * 2) pci_bus_devorder will scan the right bus.
327 1.1 mrg */
328 1.22 eeh pc->curnode = node;
329 1.22 eeh return (tag);
330 1.1 mrg }
331 1.22 eeh /* No device found -- return a dead tag */
332 1.27 eeh return (tag);
333 1.28 thorpej }
334 1.28 thorpej
335 1.28 thorpej void
336 1.28 thorpej pci_decompose_tag(pc, tag, bp, dp, fp)
337 1.28 thorpej pci_chipset_tag_t pc;
338 1.28 thorpej pcitag_t tag;
339 1.28 thorpej int *bp, *dp, *fp;
340 1.28 thorpej {
341 1.28 thorpej
342 1.28 thorpej if (bp != NULL)
343 1.28 thorpej *bp = PCITAG_BUS(tag);
344 1.28 thorpej if (dp != NULL)
345 1.28 thorpej *dp = PCITAG_DEV(tag);
346 1.28 thorpej if (fp != NULL)
347 1.28 thorpej *fp = PCITAG_FUN(tag);
348 1.27 eeh }
349 1.27 eeh
350 1.27 eeh pcitag_t
351 1.27 eeh ofpci_make_tag(pc, node, b, d, f)
352 1.27 eeh pci_chipset_tag_t pc;
353 1.27 eeh int node;
354 1.27 eeh int b;
355 1.27 eeh int d;
356 1.27 eeh int f;
357 1.27 eeh {
358 1.27 eeh pcitag_t tag;
359 1.27 eeh
360 1.27 eeh tag = PCITAG_CREATE(node, b, d, f);
361 1.27 eeh
362 1.27 eeh /*
363 1.27 eeh * Record the node. This has two effects:
364 1.27 eeh *
365 1.27 eeh * 1) We don't have to search as far.
366 1.27 eeh * 2) pci_bus_devorder will scan the right bus.
367 1.27 eeh */
368 1.27 eeh pc->curnode = node;
369 1.27 eeh
370 1.27 eeh /* Enable all the different spaces for this device */
371 1.27 eeh pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG,
372 1.27 eeh PCI_COMMAND_MEM_ENABLE|PCI_COMMAND_MASTER_ENABLE|
373 1.27 eeh PCI_COMMAND_IO_ENABLE);
374 1.22 eeh return (tag);
375 1.1 mrg }
376 1.1 mrg
377 1.1 mrg /* assume we are mapped little-endian/side-effect */
378 1.1 mrg pcireg_t
379 1.1 mrg pci_conf_read(pc, tag, reg)
380 1.1 mrg pci_chipset_tag_t pc;
381 1.1 mrg pcitag_t tag;
382 1.1 mrg int reg;
383 1.1 mrg {
384 1.1 mrg struct psycho_pbm *pp = pc->cookie;
385 1.1 mrg struct psycho_softc *sc = pp->pp_sc;
386 1.22 eeh pcireg_t val = (pcireg_t)~0;
387 1.22 eeh
388 1.22 eeh DPRINTF(SPDB_CONF, ("pci_conf_read: tag %lx reg %x ",
389 1.22 eeh (long)tag, reg));
390 1.22 eeh if (PCITAG_NODE(tag) != -1) {
391 1.22 eeh DPRINTF(SPDB_CONF, ("asi=%x addr=%qx (offset=%x) ...",
392 1.26 eeh sc->sc_configaddr._asi,
393 1.26 eeh (long long)(sc->sc_configaddr._ptr +
394 1.22 eeh PCITAG_OFFSET(tag) + reg),
395 1.22 eeh (int)PCITAG_OFFSET(tag) + reg));
396 1.1 mrg
397 1.1 mrg val = bus_space_read_4(sc->sc_configtag, sc->sc_configaddr,
398 1.22 eeh PCITAG_OFFSET(tag) + reg);
399 1.1 mrg }
400 1.22 eeh #ifdef DEBUG
401 1.24 mrg else DPRINTF(SPDB_CONF, ("pci_conf_read: bogus pcitag %x\n",
402 1.24 mrg (int)PCITAG_OFFSET(tag)));
403 1.22 eeh #endif
404 1.1 mrg DPRINTF(SPDB_CONF, (" returning %08x\n", (u_int)val));
405 1.1 mrg
406 1.1 mrg return (val);
407 1.1 mrg }
408 1.1 mrg
409 1.1 mrg void
410 1.1 mrg pci_conf_write(pc, tag, reg, data)
411 1.1 mrg pci_chipset_tag_t pc;
412 1.1 mrg pcitag_t tag;
413 1.1 mrg int reg;
414 1.1 mrg pcireg_t data;
415 1.1 mrg {
416 1.1 mrg struct psycho_pbm *pp = pc->cookie;
417 1.1 mrg struct psycho_softc *sc = pp->pp_sc;
418 1.1 mrg
419 1.22 eeh DPRINTF(SPDB_CONF, ("pci_conf_write: tag %lx; reg %x; data %x; ",
420 1.22 eeh (long)PCITAG_OFFSET(tag), reg, (int)data));
421 1.1 mrg DPRINTF(SPDB_CONF, ("asi = %x; readaddr = %qx (offset = %x)\n",
422 1.26 eeh sc->sc_configaddr._asi,
423 1.26 eeh (long long)(sc->sc_configaddr._ptr + PCITAG_OFFSET(tag) + reg),
424 1.22 eeh (int)PCITAG_OFFSET(tag) + reg));
425 1.1 mrg
426 1.24 mrg /* If we don't know it, just punt it. */
427 1.24 mrg if (PCITAG_NODE(tag) == -1) {
428 1.24 mrg DPRINTF(SPDB_CONF, ("pci_conf_write: bad addr"));
429 1.24 mrg return;
430 1.24 mrg }
431 1.1 mrg
432 1.22 eeh bus_space_write_4(sc->sc_configtag, sc->sc_configaddr,
433 1.22 eeh PCITAG_OFFSET(tag) + reg, data);
434 1.1 mrg }
435 1.1 mrg
436 1.1 mrg /*
437 1.1 mrg * interrupt mapping foo.
438 1.20 mrg * XXX: how does this deal with multiple interrupts for a device?
439 1.1 mrg */
440 1.1 mrg int
441 1.16 sommerfe pci_intr_map(pa, ihp)
442 1.16 sommerfe struct pci_attach_args *pa;
443 1.1 mrg pci_intr_handle_t *ihp;
444 1.1 mrg {
445 1.22 eeh pcitag_t tag = pa->pa_tag;
446 1.22 eeh int interrupts;
447 1.22 eeh int len, node = PCITAG_NODE(tag);
448 1.22 eeh char devtype[30];
449 1.22 eeh
450 1.22 eeh len = OF_getproplen(node, "interrupts");
451 1.22 eeh if (len < sizeof(interrupts)) {
452 1.22 eeh DPRINTF(SPDB_INTMAP,
453 1.22 eeh ("pci_intr_map: interrupts len %d too small\n", len));
454 1.22 eeh return (ENODEV);
455 1.22 eeh }
456 1.22 eeh if (OF_getprop(node, "interrupts", (void *)&interrupts,
457 1.22 eeh sizeof(interrupts)) != len) {
458 1.22 eeh DPRINTF(SPDB_INTMAP,
459 1.22 eeh ("pci_intr_map: could not read interrupts\n"));
460 1.22 eeh return (ENODEV);
461 1.22 eeh }
462 1.20 mrg
463 1.22 eeh if (OF_mapintr(node, &interrupts, sizeof(interrupts),
464 1.23 eeh sizeof(interrupts)) < 0) {
465 1.22 eeh printf("OF_mapintr failed\n");
466 1.22 eeh }
467 1.22 eeh /* Try to find an IPL for this type of device. */
468 1.22 eeh if (OF_getprop(node, "device_type", &devtype, sizeof(devtype)) > 0) {
469 1.22 eeh for (len = 0; intrmap[len].in_class; len++)
470 1.22 eeh if (strcmp(intrmap[len].in_class, devtype) == 0) {
471 1.22 eeh interrupts |= INTLEVENCODE(intrmap[len].in_lev);
472 1.22 eeh break;
473 1.22 eeh }
474 1.22 eeh }
475 1.20 mrg
476 1.22 eeh /* XXXX -- we use the ino. What if there is a valid IGN? */
477 1.22 eeh *ihp = interrupts;
478 1.22 eeh return (0);
479 1.1 mrg }
480 1.1 mrg
481 1.1 mrg const char *
482 1.1 mrg pci_intr_string(pc, ih)
483 1.1 mrg pci_chipset_tag_t pc;
484 1.1 mrg pci_intr_handle_t ih;
485 1.1 mrg {
486 1.1 mrg static char str[16];
487 1.1 mrg
488 1.1 mrg DPRINTF(SPDB_INTR, ("pci_intr_string: ih %u", ih));
489 1.22 eeh sprintf(str, "ivec %x", ih);
490 1.1 mrg DPRINTF(SPDB_INTR, ("; returning %s\n", str));
491 1.1 mrg
492 1.1 mrg return (str);
493 1.8 cgd }
494 1.8 cgd
495 1.8 cgd const struct evcnt *
496 1.8 cgd pci_intr_evcnt(pc, ih)
497 1.8 cgd pci_chipset_tag_t pc;
498 1.8 cgd pci_intr_handle_t ih;
499 1.8 cgd {
500 1.8 cgd
501 1.8 cgd /* XXX for now, no evcnt parent reported */
502 1.8 cgd return NULL;
503 1.1 mrg }
504 1.1 mrg
505 1.1 mrg void *
506 1.1 mrg pci_intr_establish(pc, ih, level, func, arg)
507 1.1 mrg pci_chipset_tag_t pc;
508 1.1 mrg pci_intr_handle_t ih;
509 1.1 mrg int level;
510 1.1 mrg int (*func) __P((void *));
511 1.1 mrg void *arg;
512 1.1 mrg {
513 1.1 mrg void *cookie;
514 1.1 mrg struct psycho_pbm *pp = (struct psycho_pbm *)pc->cookie;
515 1.1 mrg
516 1.1 mrg DPRINTF(SPDB_INTR, ("pci_intr_establish: ih %lu; level %d", (u_long)ih, level));
517 1.13 pk cookie = bus_intr_establish(pp->pp_memt, ih, level, 0, func, arg);
518 1.1 mrg
519 1.1 mrg DPRINTF(SPDB_INTR, ("; returning handle %p\n", cookie));
520 1.1 mrg return (cookie);
521 1.1 mrg }
522 1.1 mrg
523 1.1 mrg void
524 1.1 mrg pci_intr_disestablish(pc, cookie)
525 1.1 mrg pci_chipset_tag_t pc;
526 1.1 mrg void *cookie;
527 1.1 mrg {
528 1.1 mrg
529 1.1 mrg DPRINTF(SPDB_INTR, ("pci_intr_disestablish: cookie %p\n", cookie));
530 1.1 mrg
531 1.1 mrg /* XXX */
532 1.1 mrg panic("can't disestablish PCI interrupts yet");
533 1.1 mrg }
534