psmreg.h revision 1.1 1 1.1 gdamore /*
2 1.1 gdamore * Copyright (c) 2006 Itronix Inc.
3 1.1 gdamore * All rights reserved.
4 1.1 gdamore *
5 1.1 gdamore * Ported from Tadpole Solaris sources by Garrett D'Amore for Itronix Inc.
6 1.1 gdamore *
7 1.1 gdamore * Redistribution and use in source and binary forms, with or without
8 1.1 gdamore * modification, are permitted provided that the following conditions
9 1.1 gdamore * are met:
10 1.1 gdamore * 1. Redistributions of source code must retain the above copyright
11 1.1 gdamore * notice, this list of conditions and the following disclaimer.
12 1.1 gdamore * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 gdamore * notice, this list of conditions and the following disclaimer in the
14 1.1 gdamore * documentation and/or other materials provided with the distribution.
15 1.1 gdamore * 3. The name of Itronix Inc. may not be used to endorse
16 1.1 gdamore * or promote products derived from this software without specific
17 1.1 gdamore * prior written permission.
18 1.1 gdamore *
19 1.1 gdamore * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND
20 1.1 gdamore * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 gdamore * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 gdamore * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
23 1.1 gdamore * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 1.1 gdamore * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 1.1 gdamore * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26 1.1 gdamore * ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 gdamore * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 gdamore * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 gdamore * POSSIBILITY OF SUCH DAMAGE.
30 1.1 gdamore */
31 1.1 gdamore
32 1.1 gdamore /*
33 1.1 gdamore * Copyright (c) 2002 by Tadpole Technology
34 1.1 gdamore */
35 1.1 gdamore
36 1.1 gdamore #ifndef PSM_H
37 1.1 gdamore #define PSM_H
38 1.1 gdamore
39 1.1 gdamore #define PSM_PRDL 0x00 /* Posted read data low byte */
40 1.1 gdamore #define PSM_PRDU 0x01 /* Posted read data high byte */
41 1.1 gdamore #define PSM_ISR 0x02 /* Interrupt status register */
42 1.1 gdamore #define PSM_STAT 0x03 /* Status register */
43 1.1 gdamore #define PSM_PSR0 0x04 /* Programmable status register #0 */
44 1.1 gdamore #define PSM_PSR1 0x05 /* Programmable status register #1 */
45 1.1 gdamore #define PSM_PSR2 0x06 /* Programmable status register #2 */
46 1.1 gdamore #define PSM_PSR3 0x07 /* Programmable status register #3 */
47 1.1 gdamore
48 1.1 gdamore #define PSM_PWDL 0x00 /* Posted write data low byte */
49 1.1 gdamore #define PSM_PWDU 0x01 /* Posted write data high byte */
50 1.1 gdamore #define PSM_IAR 0x02 /* Indirect access register */
51 1.1 gdamore #define PSM_CMR 0x03 /* Command mode register */
52 1.1 gdamore #define PSM_RSV1 0x04 /* Reserved */
53 1.1 gdamore #define PSM_ICR 0x05 /* Interrupt clear register */
54 1.1 gdamore #define PSM_RSV2 0x06 /* Reserved */
55 1.1 gdamore #define PSM_MCR 0x07 /* Master command register */
56 1.1 gdamore
57 1.1 gdamore /* Interrupt status register defenitions */
58 1.1 gdamore
59 1.1 gdamore #define PSM_ISR_PO 0x01 /* Power switch activated */
60 1.1 gdamore #define PSM_ISR_DK 0x02 /* System has been docked */
61 1.1 gdamore #define PSM_ISR_UDK 0x04 /* System has been un-docked */
62 1.1 gdamore #define PSM_ISR_LIDO 0x08 /* Transition to clamshell closed */
63 1.1 gdamore #define PSM_ISR_LIDC 0x10 /* Transition to clamshell open */
64 1.1 gdamore #define PSM_ISR_TMP 0x20 /* Over temperature condition detected */
65 1.1 gdamore #define PSM_ISR_BCC 0x40 /* Battery configuration changed */
66 1.1 gdamore #define PSM_ISR_RPD 0x80 /* Request to power down */
67 1.1 gdamore
68 1.1 gdamore /* Status registert defenitions */
69 1.1 gdamore
70 1.1 gdamore #define PSM_STAT_AC 0x01 /* Operating under AC power */
71 1.1 gdamore #define PSM_STAT_OVT 0x02 /* Over temperature condition */
72 1.1 gdamore #define PSM_STAT_UN1 0x04 /* Unused */
73 1.1 gdamore #define PSM_STAT_UN2 0x08 /* Unused */
74 1.1 gdamore #define PSM_STAT_ERR 0x10 /* Hardware error occured */
75 1.1 gdamore #define PSM_STAT_MCR 0x20 /* Master Command Register busy */
76 1.1 gdamore #define PSM_STAT_WBF 0x40 /* Write buffer full */
77 1.1 gdamore #define PSM_STAT_RDA 0x80 /* Read data available */
78 1.1 gdamore
79 1.1 gdamore /* Command Mode Register defenitions */
80 1.1 gdamore
81 1.1 gdamore #define PSM_CMR_DATA(m,l,d,ra) (ra & 0x07) | \
82 1.1 gdamore ((d & 0x01) << 3) | \
83 1.1 gdamore ((l & 0x01) << 4) | \
84 1.1 gdamore ((m & 0x07) << 5)
85 1.1 gdamore
86 1.1 gdamore #define PSM_MODE_SYSCFG 0x00 /* System configuration mode */
87 1.1 gdamore #define PSM_MODE_BQRW 0x01 /* Read write battery fuel guage */
88 1.1 gdamore #define PSM_MODE_BCB 0x02 /* Battery status block control */
89 1.1 gdamore #define PSM_MODE_PMPS 0x03 /* Power management policies/status */
90 1.1 gdamore #define PSM_MODE_MISC 0x04 /* Misc. control / status registers */
91 1.1 gdamore #define PSM_MODE_I2C 0x05 /* Direct I2C control */
92 1.1 gdamore #define PSM_MODE_UN1 0x06 /* Unused */
93 1.1 gdamore #define PSM_MODE_UN2 0x07 /* Unused */
94 1.1 gdamore
95 1.1 gdamore #define PSM_L_8 0x00
96 1.1 gdamore #define PSM_L_16 0x01
97 1.1 gdamore
98 1.1 gdamore #define PSM_D_WR 0x00
99 1.1 gdamore #define PSM_D_RD 0x01
100 1.1 gdamore
101 1.1 gdamore /* Master Command Register defenitions */
102 1.1 gdamore
103 1.1 gdamore #define PSM_MCR_NA1 0x01 /* Not available */
104 1.1 gdamore #define PSM_MCR_NA2 0x02 /* Not available */
105 1.1 gdamore #define PSM_MCR_NA3 0x04 /* Not available */
106 1.1 gdamore #define PSM_MCR_AUTO 0x08 /* Enable active battery management */
107 1.1 gdamore #define PSM_MCR_SD 0x10 /* Shutdown permission granted */
108 1.1 gdamore #define PSM_MCR_MON 0x20 /* Monitor motherboard interrupts/dma */
109 1.1 gdamore #define PSM_MCR_OBP 0x40 /* OBP done notification */
110 1.1 gdamore #define PSM_MCR_RST 0x80 /* Reset PSMbus interface */
111 1.1 gdamore
112 1.1 gdamore /* Mode dependant registers */
113 1.1 gdamore
114 1.1 gdamore /* Mode 0 - System configuration */
115 1.1 gdamore
116 1.1 gdamore #define PSM_SYSCFG_PSSR0 0x00
117 1.1 gdamore #define PSM_SYSCFG_PSCR0 0x01
118 1.1 gdamore #define PSM_SYSCFG_PSSR1 0x02
119 1.1 gdamore #define PSM_SYSCFG_PSCR1 0x03
120 1.1 gdamore #define PSM_SYSCFG_PSSR2 0x04
121 1.1 gdamore #define PSM_SYSCFG_PSCR2 0x05
122 1.1 gdamore #define PSM_SYSCFG_PSSR3 0x06
123 1.1 gdamore #define PSM_SYSCFG_PSCR3 0x07
124 1.1 gdamore
125 1.1 gdamore #define PSM_SYSCFG_PSSR(batt,fgr) (fgr & 0x1f ) | \
126 1.1 gdamore ((batt & 0x07) << 5)
127 1.1 gdamore
128 1.1 gdamore #define PSM_SYSCFG_PSCR(e,lo,ti) (ti & 0x0f) | \
129 1.1 gdamore ((lo & 0x01) << 6) | \
130 1.1 gdamore ((e & 0x01) << 7)
131 1.1 gdamore
132 1.1 gdamore /* Mode 1 - Battery fuel guage read / write */
133 1.1 gdamore
134 1.1 gdamore #define PSM_BQRW_CACHED 0x80
135 1.1 gdamore #define PSM_BQRW_REGMASK 0x1f
136 1.1 gdamore
137 1.1 gdamore /* Mode 2 - Battery control block read / write */
138 1.1 gdamore
139 1.1 gdamore #define PSM_BCB_BATC0 0x00
140 1.1 gdamore #define PSM_BCB_BATC1 0x01
141 1.1 gdamore #define PSM_BCB_BATC2 0x02
142 1.1 gdamore #define PSM_BCB_BATC3 0x03
143 1.1 gdamore #define PSM_BCB_BATC4 0x04
144 1.1 gdamore
145 1.1 gdamore #define PSM_BCB_CR 0x01 /* Calibration required */
146 1.1 gdamore #define PSM_BCB_BCF 0x02 /* Battery control block failure */
147 1.1 gdamore #define PSM_BCB_FGF 0x04 /* Fuel guage failure */
148 1.1 gdamore #define PSM_BCB_FULL 0x08 /* Battery is full */
149 1.1 gdamore #define PSM_BCB_CHG 0x10 /* Battery pack charging */
150 1.1 gdamore #define PSM_BCB_USE 0x20 /* Battery pack in use */
151 1.1 gdamore #define PSM_BCB_E 0x40 /* Battery pack enabled */
152 1.1 gdamore #define PSM_BCB_IN 0x80 /* Battery pack in use */
153 1.1 gdamore
154 1.1 gdamore /* Mode 4 - Miscellaneous control/status registers */
155 1.1 gdamore
156 1.1 gdamore #define PSM_MISC_HVER 0x00 /* Hardware version number */
157 1.1 gdamore #define PSM_MISC_FVER 0x01 /* Firmware version number */
158 1.1 gdamore #define PSM_MISC_BLITE 0x10 /* Backlight intensity register */
159 1.1 gdamore #define PSM_MISC_IMR 0x20 /* Interrupt mask register */
160 1.1 gdamore #define PSM_MISC_UPS 0x21 /* UPS battery pack number */
161 1.1 gdamore #define PSM_MISC_FMTA 0x30 /* Battery format registers */
162 1.1 gdamore #define PSM_MISC_FMTB 0x31 /* Battery format registers */
163 1.1 gdamore #define PSM_MISC_FMTC 0x32 /* Battery format registers */
164 1.1 gdamore #define PSM_MISC_FMTD 0x33 /* Battery format registers */
165 1.1 gdamore #define PSM_MISC_FAN0 0x40 /* Fan control */
166 1.1 gdamore #define PSM_MISC_FAN1 0x41 /* Fan control */
167 1.1 gdamore #define PSM_MISC_FAN2 0x42 /* Fan control */
168 1.1 gdamore #define PSM_MISC_FAN3 0x43 /* Fan control */
169 1.1 gdamore #define PSM_MISC_FAN4 0x44 /* Fan control */
170 1.1 gdamore #define PSM_MISC_AD0 0x50 /* Processor internal thermal */
171 1.1 gdamore #define PSM_MISC_AD1 0x51 /* Processor vicinity thermal */
172 1.1 gdamore #define PSM_MISC_AD2 0x52 /* Processor case thermal */
173 1.1 gdamore #define PSM_MISC_AD3 0x53 /* Clamshell ambient thermal */
174 1.1 gdamore #define PSM_MISC_AD4 0x54 /* Reserved */
175 1.1 gdamore #define PSM_MISC_AD5 0x55 /* Reserved */
176 1.1 gdamore #define PSM_MISC_AD6 0x56 /* Reserved */
177 1.1 gdamore #define PSM_MISC_AD7 0x57 /* Discharge bus voltage */
178 1.1 gdamore #define PSM_MISC_XMON 0x60 /* External monitor */
179 1.1 gdamore #define PSM_MISC_PCYCLE 0x70 /* Power cycle */
180 1.1 gdamore #define PSM_MISC_ERROR0 0x80
181 1.1 gdamore #define PSM_MISC_ERROR1 0x81
182 1.1 gdamore #define PSM_MISC_PEM 0x90
183 1.1 gdamore #define PSM_MISC_PEMAD0 0xa0
184 1.1 gdamore #define PSM_MISC_PEMAD1 0xa1
185 1.1 gdamore #define PSM_MISC_PEMAD2 0xa2
186 1.1 gdamore #define PSM_MISC_PEMAD3 0xa3
187 1.1 gdamore
188 1.1 gdamore /* Masks */
189 1.1 gdamore
190 1.1 gdamore #define PSM_FAN_MASK 0x1f /* 0-31 */
191 1.1 gdamore
192 1.1 gdamore /* Interrupt mask register defenitions */
193 1.1 gdamore
194 1.1 gdamore #define PSM_IMR_MBCC 0x40 /* Battery config change interrupt */
195 1.1 gdamore #define PSM_IMR_MTMP 0x20 /* Over temp interrupt */
196 1.1 gdamore #define PSM_IMR_MLIDC 0x10 /* Lid close interrupt */
197 1.1 gdamore #define PSM_IMR_MLIDO 0x08 /* Lid close interrupt */
198 1.1 gdamore #define PSM_IMR_MD 0x04 /* Dock/undock interrupts */
199 1.1 gdamore #define PSM_IMR_MPS 0x01 /* Master power switch interrupt */
200 1.1 gdamore
201 1.1 gdamore #define PSM_IMR_ALL PSM_IMR_MBCC|PSM_IMR_MTMP|PSM_IMR_MLIDO|PSM_IMR_MLIDC \
202 1.1 gdamore |PSM_IMR_MD|PSM_IMR_MPS
203 1.1 gdamore
204 1.1 gdamore /* Battery information */
205 1.1 gdamore
206 1.1 gdamore #define PSM_MAX_BATTERIES 1
207 1.1 gdamore #define PSM_VBATT 11100 /* 11.1v nominal battery voltage */
208 1.1 gdamore
209 1.1 gdamore #endif /* PSMREG_H */
210