Home | History | Annotate | Line # | Download | only in dev
psycho.c revision 1.100
      1  1.100       mrg /*	$NetBSD: psycho.c,v 1.100 2010/01/06 05:55:01 mrg Exp $	*/
      2   1.87       mrg 
      3   1.87       mrg /*
      4   1.87       mrg  * Copyright (c) 1999, 2000 Matthew R. Green
      5   1.87       mrg  * All rights reserved.
      6   1.87       mrg  *
      7   1.87       mrg  * Redistribution and use in source and binary forms, with or without
      8   1.87       mrg  * modification, are permitted provided that the following conditions
      9   1.87       mrg  * are met:
     10   1.87       mrg  * 1. Redistributions of source code must retain the above copyright
     11   1.87       mrg  *    notice, this list of conditions and the following disclaimer.
     12   1.87       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.87       mrg  *    notice, this list of conditions and the following disclaimer in the
     14   1.87       mrg  *    documentation and/or other materials provided with the distribution.
     15   1.87       mrg  *
     16   1.87       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.87       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.87       mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.87       mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.87       mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.87       mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.87       mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.87       mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.87       mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.87       mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.87       mrg  * SUCH DAMAGE.
     27   1.87       mrg  */
     28    1.1       mrg 
     29    1.1       mrg /*
     30   1.46       eeh  * Copyright (c) 2001, 2002 Eduardo E. Horvath
     31    1.1       mrg  * All rights reserved.
     32    1.1       mrg  *
     33    1.1       mrg  * Redistribution and use in source and binary forms, with or without
     34    1.1       mrg  * modification, are permitted provided that the following conditions
     35    1.1       mrg  * are met:
     36    1.1       mrg  * 1. Redistributions of source code must retain the above copyright
     37    1.1       mrg  *    notice, this list of conditions and the following disclaimer.
     38    1.1       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     39    1.1       mrg  *    notice, this list of conditions and the following disclaimer in the
     40    1.1       mrg  *    documentation and/or other materials provided with the distribution.
     41    1.1       mrg  * 3. The name of the author may not be used to endorse or promote products
     42    1.1       mrg  *    derived from this software without specific prior written permission.
     43    1.1       mrg  *
     44    1.1       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     45    1.1       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     46    1.1       mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     47    1.1       mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     48    1.1       mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     49    1.1       mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     50    1.1       mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     51    1.1       mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     52    1.1       mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     53    1.1       mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     54    1.1       mrg  * SUCH DAMAGE.
     55    1.1       mrg  */
     56   1.64     lukem 
     57   1.64     lukem #include <sys/cdefs.h>
     58  1.100       mrg __KERNEL_RCSID(0, "$NetBSD: psycho.c,v 1.100 2010/01/06 05:55:01 mrg Exp $");
     59    1.1       mrg 
     60    1.7       mrg #include "opt_ddb.h"
     61    1.7       mrg 
     62    1.1       mrg /*
     63   1.99  nakayama  * Support for `psycho' and `psycho+' UPA to PCI bridge and
     64   1.34       eeh  * UltraSPARC IIi and IIe `sabre' PCI controllers.
     65    1.1       mrg  */
     66    1.1       mrg 
     67    1.1       mrg #ifdef DEBUG
     68    1.7       mrg #define PDB_PROM	0x01
     69   1.34       eeh #define PDB_BUSMAP	0x02
     70   1.34       eeh #define PDB_INTR	0x04
     71   1.92       mrg #define PDB_INTMAP	0x08
     72   1.92       mrg #define PDB_CONF	0x10
     73    1.3       mrg int psycho_debug = 0x0;
     74    1.1       mrg #define DPRINTF(l, s)   do { if (psycho_debug & l) printf s; } while (0)
     75    1.1       mrg #else
     76    1.1       mrg #define DPRINTF(l, s)
     77    1.1       mrg #endif
     78    1.1       mrg 
     79    1.1       mrg #include <sys/param.h>
     80    1.7       mrg #include <sys/device.h>
     81    1.7       mrg #include <sys/errno.h>
     82    1.1       mrg #include <sys/extent.h>
     83    1.7       mrg #include <sys/malloc.h>
     84    1.7       mrg #include <sys/systm.h>
     85    1.1       mrg #include <sys/time.h>
     86   1.34       eeh #include <sys/reboot.h>
     87    1.1       mrg 
     88   1.58  nakayama #include <uvm/uvm.h>
     89   1.58  nakayama 
     90    1.1       mrg #define _SPARC_BUS_DMA_PRIVATE
     91    1.1       mrg #include <machine/bus.h>
     92    1.1       mrg #include <machine/autoconf.h>
     93   1.18       eeh #include <machine/psl.h>
     94    1.1       mrg 
     95    1.1       mrg #include <dev/pci/pcivar.h>
     96    1.1       mrg #include <dev/pci/pcireg.h>
     97   1.60    martin #include <dev/sysmon/sysmon_taskq.h>
     98    1.1       mrg 
     99    1.1       mrg #include <sparc64/dev/iommureg.h>
    100    1.1       mrg #include <sparc64/dev/iommuvar.h>
    101    1.1       mrg #include <sparc64/dev/psychoreg.h>
    102    1.1       mrg #include <sparc64/dev/psychovar.h>
    103    1.1       mrg 
    104    1.8       mrg #include "ioconf.h"
    105    1.8       mrg 
    106   1.77       cdi static pci_chipset_tag_t psycho_alloc_chipset(struct psycho_pbm *, int,
    107   1.77       cdi 	pci_chipset_tag_t);
    108   1.77       cdi static struct extent *psycho_alloc_extent(struct psycho_pbm *, int, int,
    109   1.77       cdi 	const char *);
    110   1.77       cdi static void psycho_get_bus_range(int, int *);
    111   1.77       cdi static void psycho_get_ranges(int, struct psycho_ranges **, int *);
    112   1.77       cdi static void psycho_set_intr(struct psycho_softc *, int, void *, uint64_t *,
    113   1.77       cdi 	uint64_t *);
    114   1.34       eeh 
    115   1.92       mrg /* chipset handlers */
    116   1.92       mrg static pcireg_t	psycho_pci_conf_read(pci_chipset_tag_t, pcitag_t, int);
    117   1.92       mrg static void	psycho_pci_conf_write(pci_chipset_tag_t, pcitag_t, int,
    118   1.92       mrg 				      pcireg_t);
    119   1.92       mrg static void	*psycho_pci_intr_establish(pci_chipset_tag_t,
    120   1.92       mrg 					   pci_intr_handle_t,
    121   1.92       mrg 					   int, int (*)(void *), void *);
    122   1.92       mrg static int	psycho_pci_find_ino(struct pci_attach_args *,
    123   1.92       mrg 				    pci_intr_handle_t *);
    124   1.92       mrg 
    125   1.34       eeh /* Interrupt handlers */
    126   1.77       cdi static int psycho_ue(void *);
    127   1.77       cdi static int psycho_ce(void *);
    128   1.77       cdi static int psycho_bus_a(void *);
    129   1.77       cdi static int psycho_bus_b(void *);
    130   1.77       cdi static int psycho_powerfail(void *);
    131   1.77       cdi static int psycho_wakeup(void *);
    132   1.34       eeh 
    133    1.1       mrg 
    134    1.1       mrg /* IOMMU support */
    135   1.77       cdi static void psycho_iommu_init(struct psycho_softc *, int);
    136    1.1       mrg 
    137    1.7       mrg /*
    138   1.61       wiz  * bus space and bus DMA support for UltraSPARC `psycho'.  note that most
    139   1.61       wiz  * of the bus DMA support is provided by the iommu dvma controller.
    140    1.7       mrg  */
    141   1.77       cdi static struct psycho_ranges *get_psychorange(struct psycho_pbm *, int);
    142   1.58  nakayama 
    143   1.77       cdi static paddr_t psycho_bus_mmap(bus_space_tag_t, bus_addr_t, off_t, int, int);
    144   1.77       cdi static int _psycho_bus_map(bus_space_tag_t, bus_addr_t, bus_size_t, int,
    145   1.77       cdi 	vaddr_t, bus_space_handle_t *);
    146   1.77       cdi static void *psycho_intr_establish(bus_space_tag_t, int, int, int (*)(void *),
    147   1.77       cdi 	void *, void(*)(void));
    148   1.77       cdi 
    149   1.91  nakayama static int psycho_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
    150   1.91  nakayama 	bus_size_t, int, bus_dmamap_t *);
    151   1.90  nakayama static void psycho_sabre_dmamap_sync(bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
    152   1.90  nakayama 	bus_size_t, int);
    153    1.7       mrg 
    154    1.7       mrg /* base pci_chipset */
    155    1.1       mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
    156    1.1       mrg 
    157   1.60    martin /* power button handlers */
    158   1.60    martin static void psycho_register_power_button(struct psycho_softc *sc);
    159   1.60    martin static void psycho_power_button_pressed(void *arg);
    160   1.60    martin 
    161    1.1       mrg /*
    162    1.1       mrg  * autoconfiguration
    163    1.1       mrg  */
    164   1.77       cdi static	int	psycho_match(struct device *, struct cfdata *, void *);
    165   1.77       cdi static	void	psycho_attach(struct device *, struct device *, void *);
    166   1.77       cdi static	int	psycho_print(void *aux, const char *p);
    167    1.1       mrg 
    168   1.54   thorpej CFATTACH_DECL(psycho, sizeof(struct psycho_softc),
    169   1.55   thorpej     psycho_match, psycho_attach, NULL, NULL);
    170    1.1       mrg 
    171    1.1       mrg /*
    172   1.34       eeh  * "sabre" is the UltraSPARC IIi onboard UPA to PCI bridge.  It manages a
    173   1.34       eeh  * single PCI bus and does not have a streaming buffer.  It often has an APB
    174   1.34       eeh  * (advanced PCI bridge) connected to it, which was designed specifically for
    175   1.34       eeh  * the IIi.  The APB let's the IIi handle two independednt PCI buses, and
    176   1.34       eeh  * appears as two "simba"'s underneath the sabre.
    177   1.34       eeh  *
    178   1.34       eeh  * "psycho" and "psycho+" is a dual UPA to PCI bridge.  It sits on the UPA bus
    179   1.79     lukem  * and manages two PCI buses.  "psycho" has two 64-bit 33 MHz buses, while
    180   1.79     lukem  * "psycho+" controls both a 64-bit 33 MHz and a 64-bit 66 MHz PCI bus.  You
    181   1.34       eeh  * will usually find a "psycho+" since I don't think the original "psycho"
    182   1.99  nakayama  * ever shipped, and if it did it would be in the U30.
    183   1.34       eeh  *
    184   1.34       eeh  * Each "psycho" PCI bus appears as a separate OFW node, but since they are
    185   1.34       eeh  * both part of the same IC, they only have a single register space.  As such,
    186   1.34       eeh  * they need to be configured together, even though the autoconfiguration will
    187   1.34       eeh  * attach them separately.
    188   1.34       eeh  *
    189   1.34       eeh  * On UltraIIi machines, "sabre" itself usually takes pci0, with "simba" often
    190   1.34       eeh  * as pci1 and pci2, although they have been implemented with other PCI bus
    191   1.34       eeh  * numbers on some machines.
    192   1.34       eeh  *
    193   1.34       eeh  * On UltraII machines, there can be any number of "psycho+" ICs, each
    194   1.99  nakayama  * providing two PCI buses.
    195   1.34       eeh  *
    196   1.34       eeh  *
    197   1.34       eeh  * XXXX The psycho/sabre node has an `interrupts' attribute.  They contain
    198   1.34       eeh  * the values of the following interrupts in this order:
    199    1.1       mrg  *
    200   1.34       eeh  * PCI Bus Error	(30)
    201   1.34       eeh  * DMA UE		(2e)
    202   1.34       eeh  * DMA CE		(2f)
    203   1.34       eeh  * Power Fail		(25)
    204   1.34       eeh  *
    205   1.34       eeh  * We really should attach handlers for each.
    206    1.1       mrg  *
    207    1.1       mrg  */
    208   1.35       eeh 
    209    1.1       mrg #define	ROM_PCI_NAME		"pci"
    210   1.35       eeh 
    211   1.35       eeh struct psycho_names {
    212   1.74  christos 	const char *p_name;
    213   1.35       eeh 	int p_type;
    214   1.35       eeh } psycho_names[] = {
    215   1.99  nakayama 	{ "SUNW,psycho",	PSYCHO_MODE_PSYCHO	},
    216   1.99  nakayama 	{ "pci108e,8000",	PSYCHO_MODE_PSYCHO	},
    217   1.99  nakayama 	{ "SUNW,sabre",		PSYCHO_MODE_SABRE	},
    218   1.99  nakayama 	{ "pci108e,a000",	PSYCHO_MODE_SABRE	},
    219   1.99  nakayama 	{ "pci108e,a001",	PSYCHO_MODE_SABRE	},
    220   1.35       eeh 	{ NULL, 0 }
    221   1.35       eeh };
    222    1.1       mrg 
    223    1.1       mrg static	int
    224   1.77       cdi psycho_match(struct device *parent, struct cfdata *match, void *aux)
    225    1.1       mrg {
    226    1.1       mrg 	struct mainbus_attach_args *ma = aux;
    227   1.69        pk 	char *model = prom_getpropstring(ma->ma_node, "model");
    228   1.35       eeh 	int i;
    229    1.1       mrg 
    230    1.1       mrg 	/* match on a name of "pci" and a sabre or a psycho */
    231   1.35       eeh 	if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0) {
    232   1.35       eeh 		for (i=0; psycho_names[i].p_name; i++)
    233   1.35       eeh 			if (strcmp(model, psycho_names[i].p_name) == 0)
    234   1.35       eeh 				return (1);
    235   1.35       eeh 
    236   1.69        pk 		model = prom_getpropstring(ma->ma_node, "compatible");
    237   1.35       eeh 		for (i=0; psycho_names[i].p_name; i++)
    238   1.35       eeh 			if (strcmp(model, psycho_names[i].p_name) == 0)
    239   1.35       eeh 				return (1);
    240   1.35       eeh 	}
    241    1.1       mrg 	return (0);
    242    1.1       mrg }
    243    1.1       mrg 
    244   1.68    petrov #ifdef DEBUG
    245   1.68    petrov static void psycho_dump_intmap(struct psycho_softc *sc);
    246   1.68    petrov static void
    247   1.68    petrov psycho_dump_intmap(struct psycho_softc *sc)
    248   1.68    petrov {
    249   1.77       cdi 	volatile uint64_t *intrmapptr = NULL;
    250   1.68    petrov 
    251   1.68    petrov 	printf("psycho_dump_intmap: OBIO\n");
    252   1.68    petrov 
    253   1.68    petrov 	for (intrmapptr = &sc->sc_regs->scsi_int_map;
    254   1.68    petrov 	     intrmapptr < &sc->sc_regs->ue_int_map;
    255   1.68    petrov 	     intrmapptr++)
    256   1.71  nakayama 		printf("%p: %llx\n", intrmapptr,
    257   1.71  nakayama 		    (unsigned long long)*intrmapptr);
    258   1.68    petrov 
    259   1.68    petrov 	printf("\tintmap:pci\n");
    260   1.68    petrov 	for (intrmapptr = &sc->sc_regs->pcia_slot0_int;
    261   1.68    petrov 	     intrmapptr <= &sc->sc_regs->pcib_slot3_int;
    262   1.68    petrov 	     intrmapptr++)
    263   1.71  nakayama 		printf("%p: %llx\n", intrmapptr,
    264   1.71  nakayama 		    (unsigned long long)*intrmapptr);
    265   1.68    petrov 
    266   1.68    petrov 	printf("\tintmap:ffb\n");
    267   1.68    petrov 	for (intrmapptr = &sc->sc_regs->ffb0_int_map;
    268   1.68    petrov 	     intrmapptr <= &sc->sc_regs->ffb1_int_map;
    269   1.68    petrov 	     intrmapptr++)
    270   1.71  nakayama 		printf("%p: %llx\n", intrmapptr,
    271   1.71  nakayama 		    (unsigned long long)*intrmapptr);
    272   1.68    petrov }
    273   1.68    petrov #endif
    274   1.68    petrov 
    275   1.34       eeh /*
    276   1.34       eeh  * SUNW,psycho initialisation ..
    277   1.34       eeh  *	- find the per-psycho registers
    278   1.34       eeh  *	- figure out the IGN.
    279   1.34       eeh  *	- find our partner psycho
    280   1.34       eeh  *	- configure ourselves
    281   1.99  nakayama  *	- bus range, bus,
    282   1.34       eeh  *	- get interrupt-map and interrupt-map-mask
    283   1.34       eeh  *	- setup the chipsets.
    284   1.34       eeh  *	- if we're the first of the pair, initialise the IOMMU, otherwise
    285   1.34       eeh  *	  just copy it's tags and addresses.
    286   1.34       eeh  */
    287    1.1       mrg static	void
    288   1.77       cdi psycho_attach(struct device *parent, struct device *self, void *aux)
    289    1.1       mrg {
    290    1.1       mrg 	struct psycho_softc *sc = (struct psycho_softc *)self;
    291   1.34       eeh 	struct psycho_softc *osc = NULL;
    292   1.34       eeh 	struct psycho_pbm *pp;
    293   1.47   thorpej 	struct pcibus_attach_args pba;
    294    1.1       mrg 	struct mainbus_attach_args *ma = aux;
    295   1.81  macallan 	struct psycho_ranges *pr;
    296   1.81  macallan 	prop_dictionary_t dict;
    297   1.34       eeh 	bus_space_handle_t bh;
    298   1.81  macallan 	uint64_t csr, mem_base;
    299   1.35       eeh 	int psycho_br[2], n, i;
    300   1.45       eeh 	bus_space_handle_t pci_ctl;
    301   1.69        pk 	char *model = prom_getpropstring(ma->ma_node, "model");
    302    1.1       mrg 
    303   1.84  jmcneill 	aprint_normal("\n");
    304    1.1       mrg 
    305    1.1       mrg 	sc->sc_node = ma->ma_node;
    306    1.1       mrg 	sc->sc_bustag = ma->ma_bustag;
    307    1.1       mrg 	sc->sc_dmatag = ma->ma_dmatag;
    308    1.1       mrg 
    309    1.1       mrg 	/*
    310   1.45       eeh 	 * Identify the device.
    311    1.1       mrg 	 */
    312   1.35       eeh 	for (i=0; psycho_names[i].p_name; i++)
    313   1.35       eeh 		if (strcmp(model, psycho_names[i].p_name) == 0) {
    314   1.35       eeh 			sc->sc_mode = psycho_names[i].p_type;
    315   1.35       eeh 			goto found;
    316   1.35       eeh 		}
    317   1.35       eeh 
    318   1.69        pk 	model = prom_getpropstring(ma->ma_node, "compatible");
    319   1.35       eeh 	for (i=0; psycho_names[i].p_name; i++)
    320   1.35       eeh 		if (strcmp(model, psycho_names[i].p_name) == 0) {
    321   1.35       eeh 			sc->sc_mode = psycho_names[i].p_type;
    322   1.35       eeh 			goto found;
    323   1.35       eeh 		}
    324   1.34       eeh 
    325   1.35       eeh 	panic("unknown psycho model %s", model);
    326   1.35       eeh found:
    327    1.1       mrg 
    328    1.1       mrg 	/*
    329   1.22        pk 	 * The psycho gets three register banks:
    330   1.22        pk 	 * (0) per-PBM configuration and status registers
    331   1.22        pk 	 * (1) per-PBM PCI configuration space, containing only the
    332   1.22        pk 	 *     PBM 256-byte PCI header
    333   1.22        pk 	 * (2) the shared psycho configuration registers (struct psychoreg)
    334   1.22        pk 	 */
    335   1.34       eeh 
    336   1.34       eeh 	/* Register layouts are different.  stuupid. */
    337   1.34       eeh 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
    338   1.34       eeh 		sc->sc_basepaddr = (paddr_t)ma->ma_reg[2].ur_paddr;
    339   1.34       eeh 
    340   1.34       eeh 		if (ma->ma_naddress > 2) {
    341   1.45       eeh 			sparc_promaddr_to_handle(sc->sc_bustag,
    342   1.45       eeh 				ma->ma_address[2], &sc->sc_bh);
    343   1.45       eeh 			sparc_promaddr_to_handle(sc->sc_bustag,
    344   1.45       eeh 				ma->ma_address[0], &pci_ctl);
    345   1.45       eeh 
    346   1.34       eeh 			sc->sc_regs = (struct psychoreg *)
    347   1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    348   1.34       eeh 		} else if (ma->ma_nreg > 2) {
    349   1.34       eeh 
    350   1.34       eeh 			/* We need to map this in ourselves. */
    351   1.44       eeh 			if (bus_space_map(sc->sc_bustag,
    352   1.34       eeh 				ma->ma_reg[2].ur_paddr,
    353   1.45       eeh 				ma->ma_reg[2].ur_len, BUS_SPACE_MAP_LINEAR,
    354   1.45       eeh 				&sc->sc_bh))
    355   1.34       eeh 				panic("psycho_attach: cannot map regs");
    356   1.45       eeh 			sc->sc_regs = (struct psychoreg *)
    357   1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    358   1.34       eeh 
    359   1.44       eeh 			if (bus_space_map(sc->sc_bustag,
    360   1.34       eeh 				ma->ma_reg[0].ur_paddr,
    361   1.45       eeh 				ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
    362   1.45       eeh 				&pci_ctl))
    363   1.34       eeh 				panic("psycho_attach: cannot map ctl");
    364   1.34       eeh 		} else
    365   1.34       eeh 			panic("psycho_attach: %d not enough registers",
    366   1.34       eeh 				ma->ma_nreg);
    367   1.68    petrov 
    368   1.34       eeh 	} else {
    369   1.34       eeh 		sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
    370   1.34       eeh 
    371   1.34       eeh 		if (ma->ma_naddress) {
    372   1.45       eeh 			sparc_promaddr_to_handle(sc->sc_bustag,
    373   1.45       eeh 				ma->ma_address[0], &sc->sc_bh);
    374   1.34       eeh 			sc->sc_regs = (struct psychoreg *)
    375   1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    376   1.45       eeh 			bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    377   1.45       eeh 				offsetof(struct psychoreg,  psy_pcictl),
    378   1.45       eeh 				sizeof(struct pci_ctl), &pci_ctl);
    379   1.34       eeh 		} else if (ma->ma_nreg) {
    380   1.34       eeh 
    381   1.34       eeh 			/* We need to map this in ourselves. */
    382   1.44       eeh 			if (bus_space_map(sc->sc_bustag,
    383   1.34       eeh 				ma->ma_reg[0].ur_paddr,
    384   1.99  nakayama 				ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
    385   1.45       eeh 				&sc->sc_bh))
    386   1.34       eeh 				panic("psycho_attach: cannot map regs");
    387   1.45       eeh 			sc->sc_regs = (struct psychoreg *)
    388   1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    389   1.45       eeh 
    390   1.45       eeh 			bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    391   1.45       eeh 				offsetof(struct psychoreg,  psy_pcictl),
    392   1.45       eeh 				sizeof(struct pci_ctl), &pci_ctl);
    393   1.34       eeh 		} else
    394   1.34       eeh 			panic("psycho_attach: %d not enough registers",
    395   1.34       eeh 				ma->ma_nreg);
    396   1.34       eeh 	}
    397   1.23        pk 
    398   1.45       eeh 
    399   1.99  nakayama 	csr = bus_space_read_8(sc->sc_bustag, sc->sc_bh,
    400   1.45       eeh 		offsetof(struct psychoreg, psy_csr));
    401   1.34       eeh 	sc->sc_ign = 0x7c0; /* APB IGN is always 0x7c */
    402   1.34       eeh 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
    403   1.34       eeh 		sc->sc_ign = PSYCHO_GCSR_IGN(csr) << 6;
    404   1.24        pk 
    405   1.84  jmcneill 	aprint_normal_dev(self, "%s: impl %d, version %d: ign %x ",
    406   1.34       eeh 		model, PSYCHO_GCSR_IMPL(csr), PSYCHO_GCSR_VERS(csr),
    407   1.34       eeh 		sc->sc_ign);
    408   1.22        pk 	/*
    409   1.24        pk 	 * Match other psycho's that are already configured against
    410   1.24        pk 	 * the base physical address. This will be the same for a
    411   1.24        pk 	 * pair of devices that share register space.
    412    1.1       mrg 	 */
    413    1.3       mrg 	for (n = 0; n < psycho_cd.cd_ndevs; n++) {
    414    1.8       mrg 
    415   1.88    cegger 		struct psycho_softc *asc = device_lookup_private(&psycho_cd, n);
    416    1.3       mrg 
    417   1.24        pk 		if (asc == NULL || asc == sc)
    418   1.24        pk 			/* This entry is not there or it is me */
    419   1.24        pk 			continue;
    420   1.23        pk 
    421   1.24        pk 		if (asc->sc_basepaddr != sc->sc_basepaddr)
    422   1.24        pk 			/* This is an unrelated psycho */
    423    1.3       mrg 			continue;
    424    1.3       mrg 
    425   1.24        pk 		/* Found partner */
    426   1.24        pk 		osc = asc;
    427    1.8       mrg 		break;
    428    1.8       mrg 	}
    429    1.8       mrg 
    430    1.3       mrg 
    431    1.3       mrg 	/* Oh, dear.  OK, lets get started */
    432    1.3       mrg 
    433   1.24        pk 	/*
    434   1.24        pk 	 * Setup the PCI control register
    435   1.24        pk 	 */
    436   1.99  nakayama 	csr = bus_space_read_8(sc->sc_bustag, pci_ctl,
    437   1.45       eeh 		offsetof(struct pci_ctl, pci_csr));
    438    1.8       mrg 	csr |= PCICTL_MRLM |
    439    1.8       mrg 	       PCICTL_ARB_PARK |
    440    1.8       mrg 	       PCICTL_ERRINTEN |
    441    1.8       mrg 	       PCICTL_4ENABLE;
    442    1.8       mrg 	csr &= ~(PCICTL_SERR |
    443    1.8       mrg 		 PCICTL_CPU_PRIO |
    444    1.8       mrg 		 PCICTL_ARB_PRIO |
    445    1.8       mrg 		 PCICTL_RTRYWAIT);
    446   1.45       eeh 	bus_space_write_8(sc->sc_bustag, pci_ctl,
    447   1.45       eeh 		offsetof(struct pci_ctl, pci_csr), csr);
    448    1.8       mrg 
    449   1.24        pk 
    450   1.24        pk 	/*
    451   1.24        pk 	 * Allocate our psycho_pbm
    452   1.24        pk 	 */
    453   1.58  nakayama 	pp = sc->sc_psycho_this = malloc(sizeof *pp, M_DEVBUF,
    454   1.58  nakayama 					 M_NOWAIT | M_ZERO);
    455   1.22        pk 	if (pp == NULL)
    456    1.8       mrg 		panic("could not allocate psycho pbm");
    457    1.8       mrg 
    458   1.22        pk 	pp->pp_sc = sc;
    459    1.8       mrg 
    460    1.8       mrg 	/* grab the psycho ranges */
    461   1.22        pk 	psycho_get_ranges(sc->sc_node, &pp->pp_range, &pp->pp_nrange);
    462    1.8       mrg 
    463    1.8       mrg 	/* get the bus-range for the psycho */
    464    1.8       mrg 	psycho_get_bus_range(sc->sc_node, psycho_br);
    465    1.8       mrg 
    466   1.47   thorpej 	pba.pba_bus = psycho_br[0];
    467   1.48       eeh 	pba.pba_bridgetag = NULL;
    468    1.8       mrg 
    469   1.84  jmcneill 	aprint_normal("bus range %u to %u", psycho_br[0], psycho_br[1]);
    470   1.84  jmcneill 	aprint_normal("; PCI bus %d", psycho_br[0]);
    471    1.8       mrg 
    472   1.99  nakayama 	pp->pp_pcictl = pci_ctl;
    473    1.8       mrg 
    474    1.8       mrg 	/* allocate our tags */
    475    1.8       mrg 	pp->pp_memt = psycho_alloc_mem_tag(pp);
    476    1.8       mrg 	pp->pp_iot = psycho_alloc_io_tag(pp);
    477    1.8       mrg 	pp->pp_dmat = psycho_alloc_dma_tag(pp);
    478    1.8       mrg 	pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
    479    1.8       mrg 		       (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
    480    1.8       mrg 
    481    1.8       mrg 	/* allocate a chipset for this */
    482    1.8       mrg 	pp->pp_pc = psycho_alloc_chipset(pp, sc->sc_node, &_sparc_pci_chipset);
    483   1.93  nakayama 	pp->pp_pc->spc_busmax = psycho_br[1];
    484    1.8       mrg 
    485   1.68    petrov 	switch((ma->ma_reg[0].ur_paddr) & 0xf000) {
    486   1.68    petrov 	case 0x2000:
    487   1.68    petrov 		pp->pp_id = PSYCHO_PBM_A;
    488   1.68    petrov 		break;
    489   1.68    petrov 	case 0x4000:
    490   1.68    petrov 		pp->pp_id = PSYCHO_PBM_B;
    491   1.68    petrov 		break;
    492   1.68    petrov 	}
    493   1.68    petrov 
    494   1.84  jmcneill 	aprint_normal("\n");
    495    1.8       mrg 
    496   1.58  nakayama 	/* allocate extents for free bus space */
    497   1.58  nakayama 	pp->pp_exmem = psycho_alloc_extent(pp, sc->sc_node, 0x02, "psycho mem");
    498   1.58  nakayama 	pp->pp_exio = psycho_alloc_extent(pp, sc->sc_node, 0x01, "psycho io");
    499   1.58  nakayama 
    500   1.68    petrov #ifdef DEBUG
    501   1.68    petrov 	if (psycho_debug & PDB_INTR)
    502   1.68    petrov 		psycho_dump_intmap(sc);
    503   1.68    petrov #endif
    504   1.68    petrov 
    505    1.8       mrg 	/*
    506   1.34       eeh 	 * And finally, if we're a sabre or the first of a pair of psycho's to
    507   1.24        pk 	 * arrive here, start up the IOMMU and get a config space tag.
    508    1.8       mrg 	 */
    509   1.24        pk 	if (osc == NULL) {
    510   1.40       eeh 		uint64_t timeo;
    511   1.34       eeh 
    512   1.34       eeh 		/*
    513   1.34       eeh 		 * Establish handlers for interesting interrupts....
    514   1.34       eeh 		 *
    515   1.34       eeh 		 * XXX We need to remember these and remove this to support
    516   1.34       eeh 		 * hotplug on the UPA/FHC bus.
    517   1.34       eeh 		 *
    518   1.34       eeh 		 * XXX Not all controllers have these, but installing them
    519   1.34       eeh 		 * is better than trying to sort through this mess.
    520   1.34       eeh 		 */
    521   1.34       eeh 		psycho_set_intr(sc, 15, psycho_ue,
    522   1.99  nakayama 			&sc->sc_regs->ue_int_map,
    523   1.34       eeh 			&sc->sc_regs->ue_clr_int);
    524   1.34       eeh 		psycho_set_intr(sc, 1, psycho_ce,
    525   1.99  nakayama 			&sc->sc_regs->ce_int_map,
    526   1.34       eeh 			&sc->sc_regs->ce_clr_int);
    527   1.34       eeh 		psycho_set_intr(sc, 15, psycho_bus_a,
    528   1.99  nakayama 			&sc->sc_regs->pciaerr_int_map,
    529   1.34       eeh 			&sc->sc_regs->pciaerr_clr_int);
    530   1.34       eeh 		psycho_set_intr(sc, 15, psycho_powerfail,
    531   1.99  nakayama 			&sc->sc_regs->power_int_map,
    532   1.34       eeh 			&sc->sc_regs->power_clr_int);
    533   1.68    petrov 		psycho_register_power_button(sc);
    534   1.65    petrov 		if (sc->sc_mode != PSYCHO_MODE_SABRE) {
    535   1.78       wiz 			/* sabre doesn't have these interrupts */
    536   1.65    petrov 			psycho_set_intr(sc, 15, psycho_bus_b,
    537   1.99  nakayama 					&sc->sc_regs->pciberr_int_map,
    538   1.65    petrov 					&sc->sc_regs->pciberr_clr_int);
    539   1.65    petrov 			psycho_set_intr(sc, 1, psycho_wakeup,
    540   1.99  nakayama 					&sc->sc_regs->pwrmgt_int_map,
    541   1.65    petrov 					&sc->sc_regs->pwrmgt_clr_int);
    542   1.65    petrov 		}
    543   1.40       eeh 
    544   1.40       eeh 		/*
    545   1.40       eeh 		 * Apparently a number of machines with psycho and psycho+
    546   1.40       eeh 		 * controllers have interrupt latency issues.  We'll try
    547   1.40       eeh 		 * setting the interrupt retry timeout to 0xff which gives us
    548   1.40       eeh 		 * a retry of 3-6 usec (which is what sysio is set to) for the
    549   1.40       eeh 		 * moment, which seems to help alleviate this problem.
    550   1.40       eeh 		 */
    551   1.45       eeh 		timeo = sc->sc_regs->intr_retry_timer;
    552   1.40       eeh 		if (timeo > 0xfff) {
    553   1.40       eeh #ifdef DEBUG
    554   1.40       eeh 			printf("decreasing interrupt retry timeout "
    555   1.40       eeh 				"from %lx to 0xff\n", (long)timeo);
    556   1.40       eeh #endif
    557   1.45       eeh 			sc->sc_regs->intr_retry_timer = 0xff;
    558   1.40       eeh 		}
    559   1.34       eeh 
    560   1.13       eeh 		/*
    561   1.58  nakayama 		 * Allocate bus node, this contains a prom node per bus.
    562   1.58  nakayama 		 */
    563   1.92       mrg 		pp->pp_pc->spc_busnode =
    564   1.92       mrg 		    malloc(sizeof(*pp->pp_pc->spc_busnode), M_DEVBUF,
    565   1.92       mrg 				  M_NOWAIT | M_ZERO);
    566   1.92       mrg 		if (pp->pp_pc->spc_busnode == NULL)
    567   1.92       mrg 			panic("psycho_attach: malloc busnode");
    568   1.58  nakayama 
    569   1.58  nakayama 		/*
    570   1.24        pk 		 * Setup IOMMU and PCI configuration if we're the first
    571   1.24        pk 		 * of a pair of psycho's to arrive here.
    572   1.24        pk 		 *
    573   1.13       eeh 		 * We should calculate a TSB size based on amount of RAM
    574   1.34       eeh 		 * and number of bus controllers and number an type of
    575   1.34       eeh 		 * child devices.
    576   1.13       eeh 		 *
    577   1.13       eeh 		 * For the moment, 32KB should be more than enough.
    578   1.13       eeh 		 */
    579   1.39       eeh 		sc->sc_is = malloc(sizeof(struct iommu_state),
    580   1.39       eeh 			M_DEVBUF, M_NOWAIT);
    581   1.39       eeh 		if (sc->sc_is == NULL)
    582   1.39       eeh 			panic("psycho_attach: malloc iommu_state");
    583   1.39       eeh 
    584   1.50       eeh 		/* Point the strbuf_ctl at the iommu_state */
    585   1.50       eeh 		pp->pp_sb.sb_is = sc->sc_is;
    586   1.39       eeh 
    587   1.51       eeh 		sc->sc_is->is_sb[0] = sc->sc_is->is_sb[1] = NULL;
    588   1.69        pk 		if (prom_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
    589   1.50       eeh 			struct strbuf_ctl *sb = &pp->pp_sb;
    590   1.50       eeh 			vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
    591   1.50       eeh 
    592   1.50       eeh 			/*
    593   1.50       eeh 			 * Initialize the strbuf_ctl.
    594   1.99  nakayama 			 *
    595   1.50       eeh 			 * The flush sync buffer must be 64-byte aligned.
    596   1.50       eeh 			 */
    597   1.50       eeh 			sb->sb_flush = (void *)(va & ~0x3f);
    598   1.50       eeh 
    599   1.49       eeh 			bus_space_subregion(sc->sc_bustag, pci_ctl,
    600   1.45       eeh 				offsetof(struct pci_ctl, pci_strbuf),
    601   1.50       eeh 				sizeof (struct iommu_strbuf), &sb->sb_sb);
    602   1.50       eeh 
    603   1.50       eeh 			/* Point our iommu at the strbuf_ctl */
    604   1.50       eeh 			sc->sc_is->is_sb[0] = sb;
    605   1.45       eeh 		}
    606   1.39       eeh 
    607   1.13       eeh 		psycho_iommu_init(sc, 2);
    608    1.8       mrg 
    609    1.8       mrg 		sc->sc_configtag = psycho_alloc_config_tag(sc->sc_psycho_this);
    610   1.44       eeh 
    611   1.99  nakayama 		/*
    612   1.44       eeh 		 * XXX This is a really ugly hack because PCI config space
    613   1.44       eeh 		 * is explicitly handled with unmapped accesses.
    614   1.44       eeh 		 */
    615   1.44       eeh 		i = sc->sc_bustag->type;
    616   1.44       eeh 		sc->sc_bustag->type = PCI_CONFIG_BUS_SPACE;
    617   1.44       eeh 		if (bus_space_map(sc->sc_bustag, sc->sc_basepaddr + 0x01000000,
    618   1.58  nakayama 			0x01000000, 0, &bh))
    619   1.23        pk 			panic("could not map psycho PCI configuration space");
    620   1.44       eeh 		sc->sc_bustag->type = i;
    621   1.45       eeh 		sc->sc_configaddr = bh;
    622    1.8       mrg 	} else {
    623   1.58  nakayama 		/* Share bus numbers with the pair of mine */
    624   1.92       mrg 		pp->pp_pc->spc_busnode =
    625   1.92       mrg 		    osc->sc_psycho_this->pp_pc->spc_busnode;
    626   1.58  nakayama 
    627   1.24        pk 		/* Just copy IOMMU state, config tag and address */
    628   1.24        pk 		sc->sc_is = osc->sc_is;
    629    1.8       mrg 		sc->sc_configtag = osc->sc_configtag;
    630    1.8       mrg 		sc->sc_configaddr = osc->sc_configaddr;
    631   1.39       eeh 
    632   1.50       eeh 		/* Point the strbuf_ctl at the iommu_state */
    633   1.50       eeh 		pp->pp_sb.sb_is = sc->sc_is;
    634   1.50       eeh 
    635   1.69        pk 		if (prom_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
    636   1.50       eeh 			struct strbuf_ctl *sb = &pp->pp_sb;
    637   1.50       eeh 			vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
    638   1.50       eeh 
    639   1.50       eeh 			/*
    640   1.50       eeh 			 * Initialize the strbuf_ctl.
    641   1.99  nakayama 			 *
    642   1.50       eeh 			 * The flush sync buffer must be 64-byte aligned.
    643   1.50       eeh 			 */
    644   1.50       eeh 			sb->sb_flush = (void *)(va & ~0x3f);
    645   1.50       eeh 
    646   1.49       eeh 			bus_space_subregion(sc->sc_bustag, pci_ctl,
    647   1.45       eeh 				offsetof(struct pci_ctl, pci_strbuf),
    648   1.50       eeh 				sizeof (struct iommu_strbuf), &sb->sb_sb);
    649   1.50       eeh 
    650   1.50       eeh 			/* Point our iommu at the strbuf_ctl */
    651   1.50       eeh 			sc->sc_is->is_sb[1] = sb;
    652   1.45       eeh 		}
    653   1.39       eeh 		iommu_reset(sc->sc_is);
    654    1.8       mrg 	}
    655   1.34       eeh 
    656   1.81  macallan 	dict = device_properties(self);
    657   1.81  macallan 	pr = get_psychorange(pp, 2);	/* memory range */
    658   1.81  macallan #ifdef DEBUG
    659   1.81  macallan 	printf("memory range: %08x %08x\n", pr->phys_hi, pr->phys_lo);
    660   1.81  macallan #endif
    661   1.81  macallan 	mem_base = ((uint64_t)pr->phys_hi) << 32 | pr->phys_lo;
    662   1.81  macallan 	prop_dictionary_set_uint64(dict, "mem_base", mem_base);
    663   1.81  macallan 
    664   1.34       eeh 	/*
    665   1.34       eeh 	 * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
    666   1.34       eeh 	 */
    667   1.47   thorpej 	pba.pba_flags = sc->sc_psycho_this->pp_flags;
    668   1.47   thorpej 	pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
    669   1.63      fvdl 	pba.pba_dmat64 = NULL;
    670   1.47   thorpej 	pba.pba_iot = sc->sc_psycho_this->pp_iot;
    671   1.47   thorpej 	pba.pba_memt = sc->sc_psycho_this->pp_memt;
    672   1.93  nakayama 	pba.pba_pc = pp->pp_pc;
    673   1.34       eeh 
    674   1.73  drochner 	config_found_ia(self, "pcibus", &pba, psycho_print);
    675   1.34       eeh }
    676   1.34       eeh 
    677   1.34       eeh static	int
    678   1.77       cdi psycho_print(void *aux, const char *p)
    679   1.34       eeh {
    680   1.34       eeh 
    681   1.34       eeh 	if (p == NULL)
    682   1.34       eeh 		return (UNCONF);
    683   1.34       eeh 	return (QUIET);
    684   1.34       eeh }
    685   1.34       eeh 
    686   1.34       eeh static void
    687   1.77       cdi psycho_set_intr(struct psycho_softc *sc, int ipl, void *handler,
    688   1.77       cdi 	uint64_t *mapper, uint64_t *clearer)
    689   1.34       eeh {
    690   1.34       eeh 	struct intrhand *ih;
    691   1.34       eeh 
    692   1.34       eeh 	ih = (struct intrhand *)malloc(sizeof(struct intrhand),
    693   1.34       eeh 		M_DEVBUF, M_NOWAIT);
    694   1.34       eeh 	ih->ih_arg = sc;
    695   1.34       eeh 	ih->ih_map = mapper;
    696   1.34       eeh 	ih->ih_clr = clearer;
    697   1.34       eeh 	ih->ih_fun = handler;
    698   1.34       eeh 	ih->ih_pil = (1<<ipl);
    699   1.34       eeh 	ih->ih_number = INTVEC(*(ih->ih_map));
    700   1.86    martin 	intr_establish(ipl, ipl != IPL_VM, ih);
    701   1.76    martin 	*(ih->ih_map) |= INTMAP_V|(CPU_UPAID << INTMAP_TID_SHIFT);
    702    1.1       mrg }
    703    1.1       mrg 
    704    1.1       mrg /*
    705   1.60    martin  * power button handlers
    706   1.60    martin  */
    707   1.60    martin static void
    708   1.60    martin psycho_register_power_button(struct psycho_softc *sc)
    709   1.60    martin {
    710   1.60    martin 	sysmon_task_queue_init();
    711   1.60    martin 
    712   1.60    martin 	sc->sc_powerpressed = 0;
    713   1.60    martin 	sc->sc_smcontext = malloc(sizeof(struct sysmon_pswitch), M_DEVBUF, 0);
    714   1.60    martin 	if (!sc->sc_smcontext) {
    715   1.85    cegger 		aprint_error_dev(&sc->sc_dev, "could not allocate power button context\n");
    716   1.60    martin 		return;
    717   1.60    martin 	}
    718   1.60    martin 	memset(sc->sc_smcontext, 0, sizeof(struct sysmon_pswitch));
    719   1.85    cegger 	sc->sc_smcontext->smpsw_name = device_xname(&sc->sc_dev);
    720   1.60    martin 	sc->sc_smcontext->smpsw_type = PSWITCH_TYPE_POWER;
    721   1.60    martin 	if (sysmon_pswitch_register(sc->sc_smcontext) != 0)
    722   1.99  nakayama 		aprint_error_dev(&sc->sc_dev, "unable to register power button with sysmon\n");
    723   1.60    martin }
    724   1.60    martin 
    725   1.60    martin static void
    726   1.60    martin psycho_power_button_pressed(void *arg)
    727   1.60    martin {
    728   1.60    martin 	struct psycho_softc *sc = arg;
    729   1.60    martin 
    730   1.60    martin 	sysmon_pswitch_event(sc->sc_smcontext, PSWITCH_EVENT_PRESSED);
    731   1.60    martin 	sc->sc_powerpressed = 0;
    732   1.60    martin }
    733   1.60    martin 
    734   1.60    martin /*
    735    1.1       mrg  * PCI bus support
    736    1.1       mrg  */
    737    1.1       mrg 
    738    1.1       mrg /*
    739    1.1       mrg  * allocate a PCI chipset tag and set it's cookie.
    740    1.1       mrg  */
    741    1.1       mrg static pci_chipset_tag_t
    742   1.77       cdi psycho_alloc_chipset(struct psycho_pbm *pp, int node, pci_chipset_tag_t pc)
    743    1.1       mrg {
    744    1.1       mrg 	pci_chipset_tag_t npc;
    745    1.1       mrg 
    746    1.1       mrg 	npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
    747    1.1       mrg 	if (npc == NULL)
    748    1.1       mrg 		panic("could not allocate pci_chipset_tag_t");
    749    1.1       mrg 	memcpy(npc, pc, sizeof *pc);
    750    1.1       mrg 	npc->cookie = pp;
    751   1.34       eeh 	npc->rootnode = node;
    752   1.92       mrg 	npc->spc_conf_read = psycho_pci_conf_read;
    753   1.92       mrg 	npc->spc_conf_write = psycho_pci_conf_write;
    754  1.100       mrg 	npc->spc_intr_map = NULL;
    755   1.92       mrg 	npc->spc_intr_establish = psycho_pci_intr_establish;
    756   1.92       mrg 	npc->spc_find_ino = psycho_pci_find_ino;
    757    1.1       mrg 
    758    1.1       mrg 	return (npc);
    759    1.1       mrg }
    760    1.1       mrg 
    761    1.1       mrg /*
    762   1.58  nakayama  * create extent for free bus space, then allocate assigned regions.
    763   1.58  nakayama  */
    764   1.58  nakayama static struct extent *
    765   1.77       cdi psycho_alloc_extent(struct psycho_pbm *pp, int node, int ss, const char *name)
    766   1.58  nakayama {
    767   1.58  nakayama 	struct psycho_registers *pa = NULL;
    768   1.58  nakayama 	struct psycho_ranges *pr;
    769   1.58  nakayama 	struct extent *ex;
    770   1.58  nakayama 	bus_addr_t baddr, addr;
    771   1.58  nakayama 	bus_size_t bsize, size;
    772   1.58  nakayama 	int i, num;
    773   1.58  nakayama 
    774   1.58  nakayama 	/* get bus space size */
    775   1.58  nakayama 	pr = get_psychorange(pp, ss);
    776   1.58  nakayama 	if (pr == NULL) {
    777   1.58  nakayama 		printf("psycho_alloc_extent: get_psychorange failed\n");
    778   1.58  nakayama 		return NULL;
    779   1.58  nakayama 	}
    780   1.58  nakayama 	baddr = 0x00000000;
    781   1.58  nakayama 	bsize = BUS_ADDR(pr->size_hi, pr->size_lo);
    782   1.58  nakayama 
    783   1.58  nakayama 	/* get available lists */
    784   1.70    martin 	num = 0;
    785   1.69        pk 	if (prom_getprop(node, "available", sizeof(*pa), &num, &pa)) {
    786   1.83       jdc 		printf("psycho_alloc_extent: no \"available\" property\n");
    787   1.58  nakayama 		return NULL;
    788   1.58  nakayama 	}
    789   1.58  nakayama 
    790   1.58  nakayama 	/* create extent */
    791   1.58  nakayama 	ex = extent_create(name, baddr, bsize - baddr - 1, M_DEVBUF, 0, 0,
    792   1.58  nakayama 			   EX_NOWAIT);
    793   1.58  nakayama 	if (ex == NULL) {
    794   1.58  nakayama 		printf("psycho_alloc_extent: extent_create failed\n");
    795   1.58  nakayama 		goto ret;
    796   1.58  nakayama 	}
    797   1.58  nakayama 
    798   1.58  nakayama 	/* allocate assigned regions */
    799   1.58  nakayama 	for (i = 0; i < num; i++)
    800   1.58  nakayama 		if (((pa[i].phys_hi >> 24) & 0x03) == ss) {
    801   1.58  nakayama 			/* allocate bus space */
    802   1.58  nakayama 			addr = BUS_ADDR(pa[i].phys_mid, pa[i].phys_lo);
    803   1.58  nakayama 			size = BUS_ADDR(pa[i].size_hi, pa[i].size_lo);
    804   1.58  nakayama 			if (extent_alloc_region(ex, baddr, addr - baddr,
    805   1.58  nakayama 						EX_NOWAIT)) {
    806   1.58  nakayama 				printf("psycho_alloc_extent: "
    807   1.58  nakayama 				       "extent_alloc_region %" PRIx64 "-%"
    808   1.58  nakayama 				       PRIx64 " failed\n", baddr, addr);
    809   1.58  nakayama 				extent_destroy(ex);
    810   1.58  nakayama 				ex = NULL;
    811   1.58  nakayama 				goto ret;
    812   1.58  nakayama 			}
    813   1.58  nakayama 			baddr = addr + size;
    814   1.58  nakayama 		}
    815   1.58  nakayama 	/* allocate left region if available */
    816   1.58  nakayama 	if (baddr < bsize)
    817   1.58  nakayama 		if (extent_alloc_region(ex, baddr, bsize - baddr, EX_NOWAIT)) {
    818   1.58  nakayama 			printf("psycho_alloc_extent: extent_alloc_region %"
    819   1.58  nakayama 			       PRIx64 "-%" PRIx64 " failed\n", baddr, bsize);
    820   1.58  nakayama 			extent_destroy(ex);
    821   1.58  nakayama 			ex = NULL;
    822   1.58  nakayama 			goto ret;
    823   1.58  nakayama 		}
    824   1.58  nakayama 
    825   1.58  nakayama #ifdef DEBUG
    826   1.58  nakayama 	/* print extent */
    827   1.58  nakayama 	extent_print(ex);
    828   1.58  nakayama #endif
    829   1.58  nakayama 
    830   1.58  nakayama ret:
    831   1.58  nakayama 	/* return extent */
    832   1.58  nakayama 	free(pa, M_DEVBUF);
    833   1.58  nakayama 	return ex;
    834   1.58  nakayama }
    835   1.58  nakayama 
    836   1.58  nakayama /*
    837    1.1       mrg  * grovel the OBP for various psycho properties
    838    1.1       mrg  */
    839    1.1       mrg static void
    840   1.77       cdi psycho_get_bus_range(int node, int *brp)
    841    1.1       mrg {
    842   1.70    martin 	int n, error;
    843    1.1       mrg 
    844   1.72  nakayama 	n = 2;
    845   1.70    martin 	error = prom_getprop(node, "bus-range", sizeof(*brp), &n, &brp);
    846   1.70    martin 	if (error)
    847   1.70    martin 		panic("could not get psycho bus-range, error %d", error);
    848    1.1       mrg 	if (n != 2)
    849    1.1       mrg 		panic("broken psycho bus-range");
    850   1.68    petrov 	DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n",
    851   1.68    petrov 			   node, brp[0], brp[1]));
    852    1.1       mrg }
    853    1.1       mrg 
    854    1.1       mrg static void
    855   1.77       cdi psycho_get_ranges(int node, struct psycho_ranges **rp, int *np)
    856    1.1       mrg {
    857    1.1       mrg 
    858   1.69        pk 	if (prom_getprop(node, "ranges", sizeof(**rp), np, rp))
    859    1.1       mrg 		panic("could not get psycho ranges");
    860    1.1       mrg 	DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
    861    1.1       mrg }
    862    1.1       mrg 
    863   1.34       eeh /*
    864   1.34       eeh  * Interrupt handlers.
    865   1.34       eeh  */
    866   1.34       eeh 
    867   1.34       eeh static int
    868   1.77       cdi psycho_ue(void *arg)
    869   1.34       eeh {
    870   1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    871   1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    872   1.41       eeh 	struct iommu_state *is = sc->sc_is;
    873   1.98  nakayama 	uint64_t afsr = regs->psy_ue_afsr;
    874   1.98  nakayama 	uint64_t afar = regs->psy_ue_afar;
    875   1.98  nakayama 	psize_t size = PAGE_SIZE << is->is_tsbsize;
    876   1.36       eeh 	char bits[128];
    877   1.34       eeh 
    878   1.34       eeh 	/*
    879   1.34       eeh 	 * It's uncorrectable.  Dump the regs and panic.
    880   1.34       eeh 	 */
    881   1.95  christos 	snprintb(bits, sizeof(bits), PSYCHO_UE_AFSR_BITS, afsr);
    882   1.98  nakayama 	aprint_error_dev(&sc->sc_dev,
    883   1.98  nakayama 	    "uncorrectable DMA error AFAR %" PRIx64 " AFSR %s\n", afar, bits);
    884   1.98  nakayama 
    885   1.41       eeh 	/* Sometimes the AFAR points to an IOTSB entry */
    886   1.41       eeh 	if (afar >= is->is_ptsb && afar < is->is_ptsb + size) {
    887   1.98  nakayama 		aprint_error_dev(&sc->sc_dev,
    888   1.98  nakayama 		    "IOVA %" PRIx64 " IOTTE %" PRIx64 "\n",
    889   1.98  nakayama 		    (afar - is->is_ptsb) / sizeof(is->is_tsb[0]) * PAGE_SIZE
    890   1.98  nakayama 		    + is->is_dvmabase, ldxa(afar, ASI_PHYS_CACHED));
    891   1.41       eeh 	}
    892   1.43       chs #ifdef DDB
    893   1.41       eeh 	Debugger();
    894   1.43       chs #endif
    895   1.41       eeh 	regs->psy_ue_afar = 0;
    896   1.41       eeh 	regs->psy_ue_afsr = 0;
    897   1.34       eeh 	return (1);
    898   1.34       eeh }
    899   1.92       mrg 
    900   1.99  nakayama static int
    901   1.77       cdi psycho_ce(void *arg)
    902    1.1       mrg {
    903   1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    904   1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    905   1.34       eeh 
    906   1.34       eeh 	/*
    907   1.34       eeh 	 * It's correctable.  Dump the regs and continue.
    908   1.34       eeh 	 */
    909   1.98  nakayama 	aprint_error_dev(&sc->sc_dev,
    910   1.98  nakayama 	    "correctable DMA error AFAR %" PRIx64 " AFSR %" PRIx64 "\n",
    911   1.98  nakayama 	    regs->psy_ce_afar, regs->psy_ce_afsr);
    912   1.34       eeh 	return (1);
    913    1.1       mrg }
    914   1.92       mrg 
    915   1.99  nakayama static int
    916   1.77       cdi psycho_bus_a(void *arg)
    917   1.34       eeh {
    918   1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    919   1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    920   1.34       eeh 
    921   1.34       eeh 	/*
    922   1.34       eeh 	 * It's uncorrectable.  Dump the regs and panic.
    923   1.34       eeh 	 */
    924    1.1       mrg 
    925   1.98  nakayama 	panic("%s: PCI bus A error AFAR %" PRIx64 " AFSR %" PRIx64,
    926   1.98  nakayama 	    device_xname(&sc->sc_dev),
    927   1.98  nakayama 	    regs->psy_pcictl[0].pci_afar, regs->psy_pcictl[0].pci_afsr);
    928   1.34       eeh 	return (1);
    929   1.34       eeh }
    930   1.92       mrg 
    931   1.99  nakayama static int
    932   1.77       cdi psycho_bus_b(void *arg)
    933    1.1       mrg {
    934   1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    935   1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    936   1.34       eeh 
    937   1.34       eeh 	/*
    938   1.34       eeh 	 * It's uncorrectable.  Dump the regs and panic.
    939   1.34       eeh 	 */
    940    1.1       mrg 
    941   1.98  nakayama 	panic("%s: PCI bus B error AFAR %" PRIx64 " AFSR %" PRIx64,
    942   1.98  nakayama 	    device_xname(&sc->sc_dev),
    943   1.98  nakayama 	    regs->psy_pcictl[0].pci_afar, regs->psy_pcictl[0].pci_afsr);
    944   1.34       eeh 	return (1);
    945    1.1       mrg }
    946   1.60    martin 
    947   1.99  nakayama static int
    948   1.77       cdi psycho_powerfail(void *arg)
    949   1.34       eeh {
    950   1.60    martin 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    951    1.1       mrg 
    952   1.34       eeh 	/*
    953   1.60    martin 	 * We lost power. Queue a callback with thread context to
    954   1.60    martin 	 * handle all the real work.
    955   1.34       eeh 	 */
    956   1.60    martin 	if (sc->sc_powerpressed == 0 && sc->sc_smcontext != NULL) {
    957   1.60    martin 		sc->sc_powerpressed = 1;
    958   1.60    martin 		sysmon_task_queue_sched(0, psycho_power_button_pressed, sc);
    959   1.60    martin 	}
    960   1.34       eeh 	return (1);
    961   1.34       eeh }
    962   1.60    martin 
    963   1.99  nakayama static
    964   1.77       cdi int psycho_wakeup(void *arg)
    965    1.1       mrg {
    966   1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    967    1.1       mrg 
    968   1.34       eeh 	/*
    969   1.34       eeh 	 * Gee, we don't really have a framework to deal with this
    970   1.34       eeh 	 * properly.
    971   1.34       eeh 	 */
    972   1.98  nakayama 	aprint_error_dev(&sc->sc_dev, "power management wakeup\n");
    973   1.34       eeh 	return (1);
    974    1.1       mrg }
    975    1.1       mrg 
    976   1.34       eeh 
    977    1.1       mrg /*
    978    1.1       mrg  * initialise the IOMMU..
    979    1.1       mrg  */
    980    1.1       mrg void
    981   1.77       cdi psycho_iommu_init(struct psycho_softc *sc, int tsbsize)
    982    1.1       mrg {
    983    1.1       mrg 	char *name;
    984   1.39       eeh 	struct iommu_state *is = sc->sc_is;
    985   1.77       cdi 	uint32_t iobase = -1;
    986   1.34       eeh 	int *vdma = NULL;
    987   1.34       eeh 	int nitem;
    988   1.24        pk 
    989    1.1       mrg 	/* punch in our copies */
    990   1.24        pk 	is->is_bustag = sc->sc_bustag;
    991   1.45       eeh 	bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    992   1.99  nakayama 		offsetof(struct psychoreg, psy_iommu),
    993   1.45       eeh 		sizeof (struct iommureg),
    994   1.45       eeh 		&is->is_iommu);
    995    1.1       mrg 
    996   1.34       eeh 	/*
    997   1.34       eeh 	 * Separate the men from the boys.  Get the `virtual-dma'
    998   1.34       eeh 	 * property for sabre and use that to make sure the damn
    999   1.34       eeh 	 * iommu works.
   1000   1.34       eeh 	 *
   1001   1.34       eeh 	 * We could query the `#virtual-dma-size-cells' and
   1002   1.34       eeh 	 * `#virtual-dma-addr-cells' and DTRT, but I'm lazy.
   1003   1.34       eeh 	 */
   1004   1.70    martin 	nitem = 0;
   1005   1.99  nakayama 	if (!prom_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
   1006   1.66       mrg 		&vdma)) {
   1007   1.34       eeh 		/* Damn.  Gotta use these values. */
   1008   1.34       eeh 		iobase = vdma[0];
   1009   1.34       eeh #define	TSBCASE(x)	case 1<<((x)+23): tsbsize = (x); break
   1010   1.99  nakayama 		switch (vdma[1]) {
   1011   1.34       eeh 			TSBCASE(1); TSBCASE(2); TSBCASE(3);
   1012   1.34       eeh 			TSBCASE(4); TSBCASE(5); TSBCASE(6);
   1013   1.99  nakayama 		default:
   1014   1.34       eeh 			printf("bogus tsb size %x, using 7\n", vdma[1]);
   1015   1.34       eeh 			TSBCASE(7);
   1016   1.34       eeh 		}
   1017   1.34       eeh #undef TSBCASE
   1018   1.34       eeh 	}
   1019   1.34       eeh 
   1020    1.1       mrg 	/* give us a nice name.. */
   1021    1.1       mrg 	name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
   1022    1.1       mrg 	if (name == 0)
   1023    1.1       mrg 		panic("couldn't malloc iommu name");
   1024   1.85    cegger 	snprintf(name, 32, "%s dvma", device_xname(&sc->sc_dev));
   1025    1.1       mrg 
   1026   1.34       eeh 	iommu_init(name, is, tsbsize, iobase);
   1027    1.7       mrg }
   1028    1.7       mrg 
   1029    1.7       mrg /*
   1030   1.61       wiz  * below here is bus space and bus DMA support
   1031    1.7       mrg  */
   1032    1.7       mrg bus_space_tag_t
   1033   1.77       cdi psycho_alloc_bus_tag(struct psycho_pbm *pp, int type)
   1034    1.7       mrg {
   1035    1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1036    1.7       mrg 	bus_space_tag_t bt;
   1037    1.7       mrg 
   1038   1.94       mrg 	bt = (bus_space_tag_t) malloc(sizeof(struct sparc_bus_space_tag),
   1039   1.94       mrg 		    M_DEVBUF, M_NOWAIT | M_ZERO);
   1040    1.7       mrg 	if (bt == NULL)
   1041    1.7       mrg 		panic("could not allocate psycho bus tag");
   1042    1.7       mrg 
   1043    1.7       mrg 	bt->cookie = pp;
   1044    1.7       mrg 	bt->parent = sc->sc_bustag;
   1045    1.7       mrg 	bt->type = type;
   1046    1.7       mrg 	bt->sparc_bus_map = _psycho_bus_map;
   1047    1.7       mrg 	bt->sparc_bus_mmap = psycho_bus_mmap;
   1048    1.7       mrg 	bt->sparc_intr_establish = psycho_intr_establish;
   1049    1.7       mrg 	return (bt);
   1050    1.7       mrg }
   1051    1.7       mrg 
   1052    1.7       mrg bus_dma_tag_t
   1053   1.77       cdi psycho_alloc_dma_tag(struct psycho_pbm *pp)
   1054    1.7       mrg {
   1055    1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1056    1.7       mrg 	bus_dma_tag_t dt, pdt = sc->sc_dmatag;
   1057    1.7       mrg 
   1058    1.7       mrg 	dt = (bus_dma_tag_t)
   1059    1.7       mrg 		malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
   1060    1.7       mrg 	if (dt == NULL)
   1061   1.61       wiz 		panic("could not allocate psycho DMA tag");
   1062    1.7       mrg 
   1063   1.67    martin 	memset(dt, 0, sizeof *dt);
   1064    1.7       mrg 	dt->_cookie = pp;
   1065    1.7       mrg 	dt->_parent = pdt;
   1066    1.7       mrg #define PCOPY(x)	dt->x = pdt->x
   1067   1.91  nakayama 	dt->_dmamap_create = psycho_dmamap_create;
   1068    1.7       mrg 	PCOPY(_dmamap_destroy);
   1069   1.91  nakayama 	dt->_dmamap_load = iommu_dvmamap_load;
   1070    1.7       mrg 	PCOPY(_dmamap_load_mbuf);
   1071    1.7       mrg 	PCOPY(_dmamap_load_uio);
   1072   1.91  nakayama 	dt->_dmamap_load_raw = iommu_dvmamap_load_raw;
   1073   1.91  nakayama 	dt->_dmamap_unload = iommu_dvmamap_unload;
   1074   1.90  nakayama 	if (sc->sc_mode == PSYCHO_MODE_SABRE)
   1075   1.90  nakayama 		dt->_dmamap_sync = psycho_sabre_dmamap_sync;
   1076   1.90  nakayama 	else
   1077   1.91  nakayama 		dt->_dmamap_sync = iommu_dvmamap_sync;
   1078   1.91  nakayama 	dt->_dmamem_alloc = iommu_dvmamem_alloc;
   1079   1.91  nakayama 	dt->_dmamem_free = iommu_dvmamem_free;
   1080   1.91  nakayama 	dt->_dmamem_map = iommu_dvmamem_map;
   1081   1.91  nakayama 	dt->_dmamem_unmap = iommu_dvmamem_unmap;
   1082    1.7       mrg 	PCOPY(_dmamem_mmap);
   1083    1.7       mrg #undef	PCOPY
   1084    1.7       mrg 	return (dt);
   1085    1.7       mrg }
   1086    1.7       mrg 
   1087    1.7       mrg /*
   1088    1.7       mrg  * bus space support.  <sparc64/dev/psychoreg.h> has a discussion about
   1089    1.7       mrg  * PCI physical addresses.
   1090    1.7       mrg  */
   1091    1.7       mrg 
   1092   1.58  nakayama static struct psycho_ranges *
   1093   1.77       cdi get_psychorange(struct psycho_pbm *pp, int ss)
   1094   1.58  nakayama {
   1095   1.58  nakayama 	int i;
   1096   1.58  nakayama 
   1097   1.58  nakayama 	for (i = 0; i < pp->pp_nrange; i++) {
   1098   1.58  nakayama 		if (((pp->pp_range[i].cspace >> 24) & 0x03) == ss)
   1099   1.58  nakayama 			return (&pp->pp_range[i]);
   1100   1.58  nakayama 	}
   1101   1.58  nakayama 	/* not found */
   1102   1.58  nakayama 	return (NULL);
   1103   1.58  nakayama }
   1104   1.58  nakayama 
   1105    1.7       mrg static int
   1106   1.77       cdi _psycho_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
   1107   1.77       cdi 	int flags, vaddr_t unused, bus_space_handle_t *hp)
   1108    1.7       mrg {
   1109    1.7       mrg 	struct psycho_pbm *pp = t->cookie;
   1110    1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1111   1.58  nakayama 	struct psycho_ranges *pr;
   1112   1.58  nakayama 	bus_addr_t paddr;
   1113   1.58  nakayama 	int ss;
   1114    1.7       mrg 
   1115   1.99  nakayama 	DPRINTF(PDB_BUSMAP,
   1116   1.99  nakayama 		("_psycho_bus_map: type %d off %qx sz %qx flags %d",
   1117   1.99  nakayama 			t->type, (unsigned long long)offset,
   1118   1.44       eeh 			(unsigned long long)size, flags));
   1119    1.7       mrg 
   1120   1.94       mrg 	ss = sparc_pci_childspace(t->type);
   1121    1.7       mrg 	DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
   1122    1.7       mrg 
   1123   1.58  nakayama 	pr = get_psychorange(pp, ss);
   1124   1.58  nakayama 	if (pr != NULL) {
   1125   1.58  nakayama 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
   1126   1.58  nakayama 		DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr "
   1127   1.58  nakayama 				     "space %lx offset %lx paddr %qx\n",
   1128   1.27      fvdl 			       (long)ss, (long)offset,
   1129   1.27      fvdl 			       (unsigned long long)paddr));
   1130   1.99  nakayama 		return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
   1131   1.44       eeh 			flags, 0, hp));
   1132    1.7       mrg 	}
   1133    1.7       mrg 	DPRINTF(PDB_BUSMAP, (" FAILED\n"));
   1134    1.7       mrg 	return (EINVAL);
   1135    1.7       mrg }
   1136    1.7       mrg 
   1137   1.37       eeh static paddr_t
   1138   1.77       cdi psycho_bus_mmap(bus_space_tag_t t, bus_addr_t paddr, off_t off, int prot,
   1139   1.77       cdi 	int flags)
   1140    1.7       mrg {
   1141    1.7       mrg 	bus_addr_t offset = paddr;
   1142    1.7       mrg 	struct psycho_pbm *pp = t->cookie;
   1143    1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1144   1.58  nakayama 	struct psycho_ranges *pr;
   1145   1.58  nakayama 	int ss;
   1146    1.7       mrg 
   1147   1.94       mrg 	ss = sparc_pci_childspace(t->type);
   1148    1.7       mrg 
   1149   1.99  nakayama 	DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: prot %x flags %d pa %qx\n",
   1150   1.37       eeh 		prot, flags, (unsigned long long)paddr));
   1151    1.7       mrg 
   1152   1.58  nakayama 	pr = get_psychorange(pp, ss);
   1153   1.58  nakayama 	if (pr != NULL) {
   1154   1.58  nakayama 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
   1155   1.37       eeh 		DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr "
   1156   1.58  nakayama 				     "space %lx offset %lx paddr %qx\n",
   1157   1.27      fvdl 			       (long)ss, (long)offset,
   1158   1.27      fvdl 			       (unsigned long long)paddr));
   1159   1.37       eeh 		return (bus_space_mmap(sc->sc_bustag, paddr, off,
   1160   1.37       eeh 				       prot, flags));
   1161    1.7       mrg 	}
   1162    1.7       mrg 
   1163   1.58  nakayama 	return (-1);
   1164   1.58  nakayama }
   1165   1.58  nakayama 
   1166   1.58  nakayama /*
   1167   1.58  nakayama  * Get a PCI offset address from bus_space_handle_t.
   1168   1.58  nakayama  */
   1169   1.58  nakayama bus_addr_t
   1170   1.77       cdi psycho_bus_offset(bus_space_tag_t t, bus_space_handle_t *hp)
   1171   1.58  nakayama {
   1172   1.58  nakayama 	struct psycho_pbm *pp = t->cookie;
   1173   1.58  nakayama 	struct psycho_ranges *pr;
   1174   1.58  nakayama 	bus_addr_t addr, offset;
   1175   1.58  nakayama 	vaddr_t va;
   1176   1.58  nakayama 	int ss;
   1177   1.58  nakayama 
   1178   1.58  nakayama 	addr = hp->_ptr;
   1179   1.94       mrg 	ss = sparc_pci_childspace(t->type);
   1180   1.58  nakayama 	DPRINTF(PDB_BUSMAP, ("psycho_bus_offset: type %d addr %" PRIx64
   1181   1.58  nakayama 			     " cspace %d", t->type, addr, ss));
   1182   1.58  nakayama 
   1183   1.58  nakayama 	pr = get_psychorange(pp, ss);
   1184   1.58  nakayama 	if (pr != NULL) {
   1185   1.58  nakayama 		if (!PHYS_ASI(hp->_asi)) {
   1186   1.58  nakayama 			va = trunc_page((vaddr_t)addr);
   1187   1.58  nakayama 			if (pmap_extract(pmap_kernel(), va, &addr) == FALSE) {
   1188   1.58  nakayama 				DPRINTF(PDB_BUSMAP,
   1189   1.58  nakayama 					("\n pmap_extract FAILED\n"));
   1190   1.58  nakayama 				return (-1);
   1191   1.58  nakayama 			}
   1192   1.58  nakayama 			addr += hp->_ptr & PGOFSET;
   1193   1.58  nakayama 		}
   1194   1.58  nakayama 		offset = BUS_ADDR_PADDR(addr) - pr->phys_lo;
   1195   1.58  nakayama 		DPRINTF(PDB_BUSMAP, ("\npsycho_bus_offset: paddr %" PRIx64
   1196   1.58  nakayama 				     " offset %" PRIx64 "\n", addr, offset));
   1197   1.58  nakayama 		return (offset);
   1198   1.58  nakayama 	}
   1199   1.58  nakayama 	DPRINTF(PDB_BUSMAP, ("\n FAILED\n"));
   1200    1.7       mrg 	return (-1);
   1201    1.7       mrg }
   1202    1.7       mrg 
   1203    1.7       mrg 
   1204    1.7       mrg /*
   1205    1.7       mrg  * install an interrupt handler for a PCI device
   1206    1.7       mrg  */
   1207    1.7       mrg void *
   1208   1.77       cdi psycho_intr_establish(bus_space_tag_t t, int ihandle, int level,
   1209   1.77       cdi 	int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
   1210    1.7       mrg {
   1211    1.7       mrg 	struct psycho_pbm *pp = t->cookie;
   1212    1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1213    1.7       mrg 	struct intrhand *ih;
   1214   1.77       cdi 	volatile uint64_t *intrmapptr = NULL, *intrclrptr = NULL;
   1215   1.74  christos 	int64_t imap = 0;
   1216    1.7       mrg 	int ino;
   1217   1.99  nakayama 	long vec = INTVEC(ihandle);
   1218    1.7       mrg 
   1219    1.7       mrg 	ih = (struct intrhand *)
   1220    1.7       mrg 		malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
   1221    1.7       mrg 	if (ih == NULL)
   1222    1.7       mrg 		return (NULL);
   1223    1.7       mrg 
   1224   1.34       eeh 	/*
   1225   1.34       eeh 	 * Hunt through all the interrupt mapping regs to look for our
   1226   1.34       eeh 	 * interrupt vector.
   1227   1.34       eeh 	 *
   1228   1.34       eeh 	 * XXX We only compare INOs rather than IGNs since the firmware may
   1229   1.34       eeh 	 * not provide the IGN and the IGN is constant for all device on that
   1230   1.34       eeh 	 * PCI controller.  This could cause problems for the FFB/external
   1231   1.99  nakayama 	 * interrupt which has a full vector that can be set arbitrarily.
   1232   1.34       eeh 	 */
   1233   1.34       eeh 
   1234   1.31       mrg 	DPRINTF(PDB_INTR, ("\npsycho_intr_establish: ihandle %x vec %lx", ihandle, vec));
   1235    1.7       mrg 	ino = INTINO(vec);
   1236    1.7       mrg 	DPRINTF(PDB_INTR, (" ino %x", ino));
   1237   1.34       eeh 
   1238   1.34       eeh 	/* If the device didn't ask for an IPL, use the one encoded. */
   1239   1.34       eeh 	if (level == IPL_NONE) level = INTLEV(vec);
   1240   1.34       eeh 	/* If it still has no level, print a warning and assign IPL 2 */
   1241   1.34       eeh 	if (level == IPL_NONE) {
   1242   1.34       eeh 		printf("ERROR: no IPL, setting IPL 2.\n");
   1243   1.34       eeh 		level = 2;
   1244   1.34       eeh 	}
   1245   1.34       eeh 
   1246   1.56        pk 	DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %p\nHunting for IRQ...\n",
   1247   1.56        pk 	    (long)ino, intrlev[ino]));
   1248    1.7       mrg 
   1249   1.99  nakayama  	/*
   1250   1.82     rafal  	 * First look for PCI interrupts, otherwise the PCI A slot 0
   1251   1.82     rafal  	 * INTA# interrupt might match an unused non-PCI (obio)
   1252   1.82     rafal  	 * interrupt.
   1253   1.82     rafal  	 */
   1254   1.56        pk 	for (intrmapptr = &sc->sc_regs->pcia_slot0_int,
   1255   1.56        pk 		     intrclrptr = &sc->sc_regs->pcia0_clr_int[0];
   1256   1.56        pk 	     intrmapptr <= &sc->sc_regs->pcib_slot3_int;
   1257   1.56        pk 	     intrmapptr++, intrclrptr += 4) {
   1258   1.68    petrov 		if (sc->sc_mode == PSYCHO_MODE_PSYCHO &&
   1259   1.68    petrov 		    (intrmapptr == &sc->sc_regs->pcia_slot2_int ||
   1260   1.68    petrov 		     intrmapptr == &sc->sc_regs->pcia_slot3_int))
   1261   1.68    petrov 			continue;
   1262   1.56        pk 		if (((*intrmapptr ^ vec) & 0x3c) == 0) {
   1263   1.56        pk 			intrclrptr += vec & 0x3;
   1264   1.56        pk 			goto found;
   1265   1.34       eeh 		}
   1266   1.56        pk 	}
   1267    1.7       mrg 
   1268   1.82     rafal 	/* Now hunt thru obio. */
   1269   1.82     rafal 	for (intrmapptr = &sc->sc_regs->scsi_int_map,
   1270   1.82     rafal 		     intrclrptr = &sc->sc_regs->scsi_clr_int;
   1271   1.82     rafal 	     intrmapptr < &sc->sc_regs->ue_int_map;
   1272   1.82     rafal 	     intrmapptr++, intrclrptr++) {
   1273   1.82     rafal 		if (INTINO(*intrmapptr) == ino)
   1274   1.82     rafal 			goto found;
   1275   1.82     rafal 	}
   1276   1.82     rafal 
   1277   1.56        pk 	/* Finally check the two FFB slots */
   1278   1.56        pk 	intrclrptr = NULL; /* XXX? */
   1279   1.56        pk 	for (intrmapptr = &sc->sc_regs->ffb0_int_map;
   1280   1.56        pk 	     intrmapptr <= &sc->sc_regs->ffb1_int_map;
   1281   1.56        pk 	     intrmapptr++) {
   1282   1.56        pk 		if (INTVEC(*intrmapptr) == ino)
   1283   1.56        pk 			goto found;
   1284   1.56        pk 	}
   1285   1.51       eeh 
   1286   1.56        pk 	printf("Cannot find interrupt vector %lx\n", vec);
   1287   1.56        pk 	return (NULL);
   1288   1.51       eeh 
   1289   1.56        pk found:
   1290   1.56        pk 	/* Register the map and clear intr registers */
   1291   1.56        pk 	ih->ih_map = intrmapptr;
   1292   1.56        pk 	ih->ih_clr = intrclrptr;
   1293    1.7       mrg 
   1294    1.7       mrg 	ih->ih_fun = handler;
   1295    1.7       mrg 	ih->ih_arg = arg;
   1296   1.34       eeh 	ih->ih_pil = level;
   1297   1.24        pk 	ih->ih_number = ino | sc->sc_ign;
   1298   1.19        pk 
   1299   1.19        pk 	DPRINTF(PDB_INTR, (
   1300   1.19        pk 	    "; installing handler %p arg %p with ino %u pil %u\n",
   1301   1.19        pk 	    handler, arg, (u_int)ino, (u_int)ih->ih_pil));
   1302   1.19        pk 
   1303   1.86    martin 	intr_establish(ih->ih_pil, level != IPL_VM, ih);
   1304   1.34       eeh 
   1305   1.34       eeh 	/*
   1306   1.34       eeh 	 * Enable the interrupt now we have the handler installed.
   1307   1.34       eeh 	 * Read the current value as we can't change it besides the
   1308   1.34       eeh 	 * valid bit so so make sure only this bit is changed.
   1309   1.34       eeh 	 *
   1310   1.34       eeh 	 * XXXX --- we really should use bus_space for this.
   1311   1.34       eeh 	 */
   1312   1.34       eeh 	if (intrmapptr) {
   1313   1.74  christos 		imap = *intrmapptr;
   1314   1.34       eeh 		DPRINTF(PDB_INTR, ("; read intrmap = %016qx",
   1315   1.74  christos 			(unsigned long long)imap));
   1316   1.34       eeh 
   1317   1.34       eeh 		/* Enable the interrupt */
   1318   1.76    martin 		imap |= INTMAP_V|(CPU_UPAID << INTMAP_TID_SHIFT);
   1319   1.34       eeh 		DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
   1320   1.34       eeh 		DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n",
   1321   1.74  christos 			(unsigned long long)imap));
   1322   1.74  christos 		*intrmapptr = imap;
   1323   1.34       eeh 		DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
   1324   1.74  christos 			(unsigned long long)(imap = *intrmapptr)));
   1325   1.34       eeh 	}
   1326   1.82     rafal  	if (intrclrptr) {
   1327   1.82     rafal  		/* set state to IDLE */
   1328   1.82     rafal  		*intrclrptr = 0;
   1329   1.82     rafal  	}
   1330    1.7       mrg 	return (ih);
   1331    1.7       mrg }
   1332    1.7       mrg 
   1333    1.7       mrg /*
   1334   1.92       mrg  * per-controller driver calls
   1335   1.92       mrg  */
   1336   1.92       mrg 
   1337   1.92       mrg /* assume we are mapped little-endian/side-effect */
   1338   1.92       mrg static pcireg_t
   1339   1.92       mrg psycho_pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
   1340   1.92       mrg {
   1341   1.92       mrg 	struct psycho_pbm *pp = pc->cookie;
   1342   1.92       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1343   1.92       mrg 	pcireg_t val = (pcireg_t)~0;
   1344   1.92       mrg 
   1345   1.99  nakayama 	DPRINTF(PDB_CONF, ("%s: tag %lx reg %x ", __func__,
   1346   1.92       mrg 		(long)tag, reg));
   1347   1.92       mrg 	if (PCITAG_NODE(tag) != -1) {
   1348   1.92       mrg 
   1349   1.92       mrg 		DPRINTF(PDB_CONF, ("asi=%x addr=%qx (offset=%x) ...",
   1350   1.92       mrg 			sc->sc_configaddr._asi,
   1351   1.99  nakayama 			(long long)(sc->sc_configaddr._ptr +
   1352   1.92       mrg 				PCITAG_OFFSET(tag) + reg),
   1353   1.92       mrg 			(int)PCITAG_OFFSET(tag) + reg));
   1354   1.92       mrg 
   1355   1.92       mrg 		val = bus_space_read_4(sc->sc_configtag, sc->sc_configaddr,
   1356   1.92       mrg 			PCITAG_OFFSET(tag) + reg);
   1357   1.92       mrg 	}
   1358   1.92       mrg #ifdef DEBUG
   1359   1.99  nakayama 	else DPRINTF(PDB_CONF, ("%s: bogus pcitag %x\n", __func__,
   1360   1.92       mrg 		(int)PCITAG_OFFSET(tag)));
   1361   1.92       mrg #endif
   1362   1.92       mrg 	DPRINTF(PDB_CONF, (" returning %08x\n", (u_int)val));
   1363   1.92       mrg 
   1364   1.92       mrg 	return (val);
   1365   1.92       mrg }
   1366   1.92       mrg 
   1367   1.92       mrg static void
   1368   1.92       mrg psycho_pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
   1369   1.92       mrg {
   1370   1.92       mrg 	struct psycho_pbm *pp = pc->cookie;
   1371   1.92       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1372   1.92       mrg 
   1373   1.99  nakayama 	DPRINTF(PDB_CONF, ("%s: tag %lx; reg %x; data %x; ", __func__,
   1374   1.92       mrg 		(long)PCITAG_OFFSET(tag), reg, (int)data));
   1375   1.92       mrg 	DPRINTF(PDB_CONF, ("asi = %x; readaddr = %qx (offset = %x)\n",
   1376   1.92       mrg 		sc->sc_configaddr._asi,
   1377   1.99  nakayama 		(long long)(sc->sc_configaddr._ptr + PCITAG_OFFSET(tag) + reg),
   1378   1.92       mrg 		(int)PCITAG_OFFSET(tag) + reg));
   1379   1.92       mrg 
   1380   1.92       mrg 	/* If we don't know it, just punt it.  */
   1381   1.92       mrg 	if (PCITAG_NODE(tag) == -1) {
   1382   1.99  nakayama 		DPRINTF(PDB_CONF, ("%s: bad addr", __func__));
   1383   1.92       mrg 		return;
   1384   1.92       mrg 	}
   1385   1.92       mrg 
   1386   1.99  nakayama 	bus_space_write_4(sc->sc_configtag, sc->sc_configaddr,
   1387   1.92       mrg 		PCITAG_OFFSET(tag) + reg, data);
   1388   1.92       mrg }
   1389   1.92       mrg 
   1390   1.92       mrg static void *
   1391   1.92       mrg psycho_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
   1392   1.92       mrg 	int (*func)(void *), void *arg)
   1393   1.92       mrg {
   1394   1.92       mrg 	void *cookie;
   1395   1.92       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)pc->cookie;
   1396   1.92       mrg 
   1397   1.96       mrg 	DPRINTF(PDB_INTR, ("%s: ih %lx; level %d", __func__, (u_long)ih, level));
   1398   1.92       mrg 	cookie = bus_intr_establish(pp->pp_memt, ih, level, func, arg);
   1399   1.92       mrg 
   1400   1.92       mrg 	DPRINTF(PDB_INTR, ("; returning handle %p\n", cookie));
   1401   1.92       mrg 	return (cookie);
   1402   1.92       mrg }
   1403   1.92       mrg 
   1404   1.92       mrg static int
   1405   1.92       mrg psycho_pci_find_ino(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
   1406   1.92       mrg {
   1407   1.92       mrg 	struct psycho_pbm *pp = pa->pa_pc->cookie;
   1408   1.92       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1409   1.92       mrg 	u_int bus;
   1410   1.92       mrg 	u_int dev;
   1411   1.92       mrg 	u_int pin;
   1412   1.92       mrg 
   1413   1.99  nakayama 	DPRINTF(PDB_INTMAP, ("%s: pa_tag: node %x, %d:%d:%d\n", __func__,
   1414   1.92       mrg 			      PCITAG_NODE(pa->pa_tag), (int)PCITAG_BUS(pa->pa_tag),
   1415   1.92       mrg 			      (int)PCITAG_DEV(pa->pa_tag),
   1416   1.92       mrg 			      (int)PCITAG_FUN(pa->pa_tag)));
   1417   1.92       mrg 	DPRINTF(PDB_INTMAP,
   1418   1.99  nakayama 		("%s: intrswiz %d, intrpin %d, intrline %d, rawintrpin %d\n", __func__,
   1419   1.92       mrg 		 pa->pa_intrswiz, pa->pa_intrpin, pa->pa_intrline, pa->pa_rawintrpin));
   1420   1.99  nakayama 	DPRINTF(PDB_INTMAP, ("%s: pa_intrtag: node %x, %d:%d:%d\n", __func__,
   1421   1.92       mrg 			      PCITAG_NODE(pa->pa_intrtag),
   1422   1.92       mrg 			      (int)PCITAG_BUS(pa->pa_intrtag),
   1423   1.92       mrg 			      (int)PCITAG_DEV(pa->pa_intrtag),
   1424   1.92       mrg 			      (int)PCITAG_FUN(pa->pa_intrtag)));
   1425   1.92       mrg 
   1426   1.92       mrg 	bus = (pp->pp_id == PSYCHO_PBM_B);
   1427   1.92       mrg 	/*
   1428   1.92       mrg 	 * If we are on a ppb, use the devno on the underlying bus when forming
   1429   1.92       mrg 	 * the ivec.
   1430   1.92       mrg 	 */
   1431   1.99  nakayama 	if (pa->pa_intrswiz != 0 && PCITAG_NODE(pa->pa_intrtag) != 0)
   1432   1.92       mrg 		dev = PCITAG_DEV(pa->pa_intrtag);
   1433   1.92       mrg 	else
   1434   1.92       mrg 		dev = pa->pa_device;
   1435   1.92       mrg 	dev--;
   1436   1.92       mrg 
   1437   1.92       mrg 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO &&
   1438   1.92       mrg 	    pp->pp_id == PSYCHO_PBM_B)
   1439   1.92       mrg 		dev--;
   1440   1.92       mrg 
   1441   1.92       mrg 	pin = pa->pa_intrpin - 1;
   1442   1.99  nakayama 	DPRINTF(PDB_INTMAP, ("%s: mode %d, pbm %d, dev %d, pin %d\n", __func__,
   1443   1.92       mrg 	    sc->sc_mode, pp->pp_id, dev, pin));
   1444   1.92       mrg 
   1445   1.92       mrg 	*ihp = sc->sc_ign | ((bus << 4) & INTMAP_PCIBUS) |
   1446   1.92       mrg 	    ((dev << 2) & INTMAP_PCISLOT) | (pin & INTMAP_PCIINT);
   1447   1.92       mrg 
   1448   1.92       mrg 	return (0);
   1449   1.92       mrg }
   1450   1.92       mrg 
   1451   1.92       mrg /*
   1452    1.7       mrg  * hooks into the iommu dvma calls.
   1453    1.7       mrg  */
   1454   1.91  nakayama static int
   1455   1.91  nakayama psycho_dmamap_create(bus_dma_tag_t t, bus_size_t size, int nsegments,
   1456   1.91  nakayama 	bus_size_t maxsegsz, bus_size_t boundary, int flags,
   1457   1.91  nakayama 	bus_dmamap_t *dmamp)
   1458    1.7       mrg {
   1459    1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1460   1.91  nakayama 	int error;
   1461    1.7       mrg 
   1462   1.91  nakayama 	error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
   1463   1.91  nakayama 				  boundary, flags, dmamp);
   1464   1.91  nakayama 	if (error == 0)
   1465   1.91  nakayama 		(*dmamp)->_dm_cookie = &pp->pp_sb;
   1466   1.91  nakayama 	return error;
   1467    1.1       mrg }
   1468   1.90  nakayama 
   1469   1.90  nakayama /*
   1470   1.90  nakayama  * UltraSPARC IIi and IIe have no streaming buffers, but have PCI DMA
   1471   1.90  nakayama  * Write Synchronization Register (see UltraSPARC-IIi User's Manual
   1472   1.90  nakayama  * section 19.3.0.5).  So use it to synchronize with the DMA writes.
   1473   1.90  nakayama  */
   1474   1.90  nakayama static void
   1475   1.90  nakayama psycho_sabre_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
   1476   1.90  nakayama 	bus_size_t len, int ops)
   1477   1.90  nakayama {
   1478   1.90  nakayama 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1479   1.90  nakayama 	struct psycho_softc *sc = pp->pp_sc;
   1480   1.90  nakayama 
   1481   1.90  nakayama 	if (ops & BUS_DMASYNC_POSTREAD)
   1482   1.90  nakayama 		bus_space_read_8(sc->sc_bustag, sc->sc_bh,
   1483   1.90  nakayama 			offsetof(struct psychoreg, pci_dma_write_sync));
   1484   1.90  nakayama 	bus_dmamap_sync(t->_parent, map, offset, len, ops);
   1485   1.90  nakayama }
   1486