psycho.c revision 1.15 1 1.15 simonb /* $NetBSD: psycho.c,v 1.15 2000/06/26 04:56:09 simonb Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.3 mrg * Copyright (c) 1999, 2000 Matthew R. Green
5 1.1 mrg * All rights reserved.
6 1.1 mrg *
7 1.1 mrg * Redistribution and use in source and binary forms, with or without
8 1.1 mrg * modification, are permitted provided that the following conditions
9 1.1 mrg * are met:
10 1.1 mrg * 1. Redistributions of source code must retain the above copyright
11 1.1 mrg * notice, this list of conditions and the following disclaimer.
12 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 mrg * notice, this list of conditions and the following disclaimer in the
14 1.1 mrg * documentation and/or other materials provided with the distribution.
15 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
16 1.1 mrg * derived from this software without specific prior written permission.
17 1.1 mrg *
18 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 mrg * SUCH DAMAGE.
29 1.1 mrg */
30 1.1 mrg
31 1.7 mrg #include "opt_ddb.h"
32 1.7 mrg
33 1.1 mrg /*
34 1.1 mrg * PCI support for UltraSPARC `psycho'
35 1.1 mrg */
36 1.1 mrg
37 1.1 mrg #undef DEBUG
38 1.1 mrg #define DEBUG
39 1.1 mrg
40 1.1 mrg #ifdef DEBUG
41 1.7 mrg #define PDB_PROM 0x01
42 1.7 mrg #define PDB_IOMMU 0x02
43 1.7 mrg #define PDB_BUSMAP 0x04
44 1.7 mrg #define PDB_BUSDMA 0x08
45 1.7 mrg #define PDB_INTR 0x10
46 1.3 mrg int psycho_debug = 0x0;
47 1.1 mrg #define DPRINTF(l, s) do { if (psycho_debug & l) printf s; } while (0)
48 1.1 mrg #else
49 1.1 mrg #define DPRINTF(l, s)
50 1.1 mrg #endif
51 1.1 mrg
52 1.1 mrg #include <sys/param.h>
53 1.7 mrg #include <sys/device.h>
54 1.7 mrg #include <sys/errno.h>
55 1.1 mrg #include <sys/extent.h>
56 1.7 mrg #include <sys/malloc.h>
57 1.7 mrg #include <sys/systm.h>
58 1.1 mrg #include <sys/time.h>
59 1.1 mrg
60 1.1 mrg #include <vm/vm.h>
61 1.1 mrg #include <vm/vm_kern.h>
62 1.1 mrg
63 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
64 1.1 mrg #include <machine/bus.h>
65 1.1 mrg #include <machine/autoconf.h>
66 1.1 mrg
67 1.1 mrg #include <dev/pci/pcivar.h>
68 1.1 mrg #include <dev/pci/pcireg.h>
69 1.1 mrg
70 1.1 mrg #include <sparc64/dev/iommureg.h>
71 1.1 mrg #include <sparc64/dev/iommuvar.h>
72 1.1 mrg #include <sparc64/dev/psychoreg.h>
73 1.1 mrg #include <sparc64/dev/psychovar.h>
74 1.7 mrg #include <sparc64/sparc64/cache.h>
75 1.1 mrg
76 1.8 mrg #include "ioconf.h"
77 1.8 mrg
78 1.1 mrg static pci_chipset_tag_t psycho_alloc_chipset __P((struct psycho_pbm *, int,
79 1.1 mrg pci_chipset_tag_t));
80 1.1 mrg static void psycho_get_bus_range __P((int, int *));
81 1.1 mrg static void psycho_get_ranges __P((int, struct psycho_ranges **, int *));
82 1.1 mrg static void psycho_get_registers __P((int, struct psycho_registers **, int *));
83 1.1 mrg static void psycho_get_intmap __P((int, struct psycho_interrupt_map **, int *));
84 1.1 mrg static void psycho_get_intmapmask __P((int, struct psycho_interrupt_map_mask *));
85 1.1 mrg
86 1.1 mrg /* IOMMU support */
87 1.13 eeh static void psycho_iommu_init __P((struct psycho_softc *, int));
88 1.1 mrg
89 1.7 mrg /*
90 1.7 mrg * bus space and bus dma support for UltraSPARC `psycho'. note that most
91 1.7 mrg * of the bus dma support is provided by the iommu dvma controller.
92 1.7 mrg */
93 1.7 mrg static int psycho_bus_mmap __P((bus_space_tag_t, bus_type_t, bus_addr_t,
94 1.7 mrg int, bus_space_handle_t *));
95 1.7 mrg static int _psycho_bus_map __P((bus_space_tag_t, bus_type_t, bus_addr_t,
96 1.7 mrg bus_size_t, int, vaddr_t,
97 1.7 mrg bus_space_handle_t *));
98 1.7 mrg static void *psycho_intr_establish __P((bus_space_tag_t, int, int,
99 1.7 mrg int (*) __P((void *)), void *));
100 1.7 mrg
101 1.7 mrg static int psycho_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
102 1.7 mrg bus_size_t, struct proc *, int));
103 1.7 mrg static void psycho_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
104 1.9 eeh static int psycho_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
105 1.9 eeh bus_dma_segment_t *, int, bus_size_t, int));
106 1.7 mrg static void psycho_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
107 1.7 mrg bus_size_t, int));
108 1.7 mrg int psycho_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t, bus_size_t,
109 1.7 mrg bus_dma_segment_t *, int, int *, int));
110 1.7 mrg void psycho_dmamem_free __P((bus_dma_tag_t, bus_dma_segment_t *, int));
111 1.7 mrg int psycho_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *, int, size_t,
112 1.7 mrg caddr_t *, int));
113 1.7 mrg void psycho_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
114 1.7 mrg
115 1.7 mrg /* base pci_chipset */
116 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
117 1.1 mrg
118 1.1 mrg /*
119 1.1 mrg * autoconfiguration
120 1.1 mrg */
121 1.1 mrg static int psycho_match __P((struct device *, struct cfdata *, void *));
122 1.1 mrg static void psycho_attach __P((struct device *, struct device *, void *));
123 1.1 mrg static int psycho_print __P((void *aux, const char *p));
124 1.1 mrg
125 1.1 mrg static void sabre_init __P((struct psycho_softc *, struct pcibus_attach_args *));
126 1.1 mrg static void psycho_init __P((struct psycho_softc *, struct pcibus_attach_args *));
127 1.1 mrg
128 1.1 mrg struct cfattach psycho_ca = {
129 1.1 mrg sizeof(struct psycho_softc), psycho_match, psycho_attach
130 1.1 mrg };
131 1.1 mrg
132 1.1 mrg /*
133 1.1 mrg * "sabre" is the UltraSPARC IIi onboard PCI interface, normally connected to
134 1.1 mrg * an APB (advanced PCI bridge), which was designed specifically for the IIi.
135 1.1 mrg * the APB appears as two "simba"'s underneath the sabre. real devices
136 1.1 mrg * typically appear on the "simba"'s only.
137 1.1 mrg *
138 1.1 mrg * a pair of "psycho"s sit on the mainbus and have real devices attached to
139 1.1 mrg * them. they implemented in the U2P (UPA to PCI). these two devices share
140 1.1 mrg * register space and as such need to be configured together, even though the
141 1.1 mrg * autoconfiguration will attach them separately.
142 1.1 mrg *
143 1.1 mrg * each of these appears as two usable PCI busses, though the sabre itself
144 1.1 mrg * takes pci0 in this case, leaving real devices on pci1 and pci2. there can
145 1.1 mrg * be multiple pairs of psycho's, however, in multi-board machines.
146 1.1 mrg */
147 1.1 mrg #define ROM_PCI_NAME "pci"
148 1.1 mrg #define ROM_SABRE_MODEL "SUNW,sabre"
149 1.1 mrg #define ROM_SIMBA_MODEL "SUNW,simba"
150 1.1 mrg #define ROM_PSYCHO_MODEL "SUNW,psycho"
151 1.1 mrg
152 1.1 mrg static int
153 1.1 mrg psycho_match(parent, match, aux)
154 1.1 mrg struct device *parent;
155 1.1 mrg struct cfdata *match;
156 1.1 mrg void *aux;
157 1.1 mrg {
158 1.1 mrg struct mainbus_attach_args *ma = aux;
159 1.1 mrg char *model = getpropstring(ma->ma_node, "model");
160 1.1 mrg
161 1.1 mrg /* match on a name of "pci" and a sabre or a psycho */
162 1.1 mrg if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0 &&
163 1.1 mrg (strcmp(model, ROM_SABRE_MODEL) == 0 ||
164 1.1 mrg strcmp(model, ROM_PSYCHO_MODEL) == 0))
165 1.1 mrg return (1);
166 1.1 mrg
167 1.1 mrg return (0);
168 1.1 mrg }
169 1.1 mrg
170 1.1 mrg static void
171 1.1 mrg psycho_attach(parent, self, aux)
172 1.1 mrg struct device *parent, *self;
173 1.1 mrg void *aux;
174 1.1 mrg {
175 1.1 mrg struct psycho_softc *sc = (struct psycho_softc *)self;
176 1.1 mrg struct pcibus_attach_args pba;
177 1.1 mrg struct mainbus_attach_args *ma = aux;
178 1.1 mrg char *model = getpropstring(ma->ma_node, "model");
179 1.1 mrg
180 1.1 mrg printf("\n");
181 1.1 mrg
182 1.1 mrg sc->sc_node = ma->ma_node;
183 1.1 mrg sc->sc_bustag = ma->ma_bustag;
184 1.1 mrg sc->sc_dmatag = ma->ma_dmatag;
185 1.1 mrg
186 1.1 mrg /*
187 1.1 mrg * pull in all the information about the psycho as we can.
188 1.1 mrg */
189 1.1 mrg
190 1.1 mrg /*
191 1.1 mrg * XXX use the prom address for the psycho registers? we do so far.
192 1.1 mrg */
193 1.1 mrg sc->sc_regs = (struct psychoreg *)(u_long)ma->ma_address[0];
194 1.1 mrg sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
195 1.1 mrg
196 1.1 mrg /*
197 1.1 mrg * call the model-specific initialisation routine.
198 1.1 mrg */
199 1.1 mrg if (strcmp(model, ROM_SABRE_MODEL) == 0)
200 1.1 mrg sabre_init(sc, &pba);
201 1.1 mrg else if (strcmp(model, ROM_PSYCHO_MODEL) == 0)
202 1.1 mrg psycho_init(sc, &pba);
203 1.1 mrg #ifdef DIAGNOSTIC
204 1.1 mrg else
205 1.1 mrg panic("psycho_attach: unknown model %s?", model);
206 1.1 mrg #endif
207 1.1 mrg
208 1.1 mrg /*
209 1.1 mrg * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
210 1.1 mrg */
211 1.1 mrg pba.pba_busname = "pci";
212 1.1 mrg pba.pba_flags = sc->sc_psycho_this->pp_flags;
213 1.1 mrg pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
214 1.1 mrg pba.pba_iot = sc->sc_psycho_this->pp_iot;
215 1.1 mrg pba.pba_memt = sc->sc_psycho_this->pp_memt;
216 1.1 mrg
217 1.1 mrg config_found(self, &pba, psycho_print);
218 1.1 mrg }
219 1.1 mrg
220 1.1 mrg static int
221 1.1 mrg psycho_print(aux, p)
222 1.1 mrg void *aux;
223 1.1 mrg const char *p;
224 1.1 mrg {
225 1.1 mrg
226 1.1 mrg if (p == NULL)
227 1.1 mrg return (UNCONF);
228 1.1 mrg return (QUIET);
229 1.1 mrg }
230 1.1 mrg
231 1.1 mrg /*
232 1.1 mrg * SUNW,sabre initialisation ..
233 1.1 mrg * - get the sabre's ranges. this are used for both simba's.
234 1.1 mrg * - find the two SUNW,simba's underneath (a and b)
235 1.1 mrg * - work out which simba is which via the bus-range property
236 1.1 mrg * - get each simba's interrupt-map and interrupt-map-mask.
237 1.1 mrg * - turn on the iommu
238 1.1 mrg */
239 1.1 mrg static void
240 1.1 mrg sabre_init(sc, pba)
241 1.1 mrg struct psycho_softc *sc;
242 1.1 mrg struct pcibus_attach_args *pba;
243 1.1 mrg {
244 1.1 mrg struct psycho_pbm *pp;
245 1.3 mrg bus_space_handle_t bh;
246 1.1 mrg u_int64_t csr;
247 1.14 eeh unsigned int node;
248 1.1 mrg int sabre_br[2], simba_br[2];
249 1.1 mrg
250 1.1 mrg /* who? said a voice, incredulous */
251 1.1 mrg sc->sc_mode = PSYCHO_MODE_SABRE;
252 1.1 mrg printf("sabre: ");
253 1.1 mrg
254 1.1 mrg /* setup the PCI control register; there is only one for the sabre */
255 1.12 eeh csr = bus_space_read_8(sc->sc_bustag, (bus_space_handle_t)(u_long)
256 1.12 eeh &sc->sc_regs->psy_pcictl[0].pci_csr, 0);
257 1.5 mrg csr |= PCICTL_MRLM |
258 1.5 mrg PCICTL_ARB_PARK |
259 1.5 mrg PCICTL_ERRINTEN |
260 1.5 mrg PCICTL_4ENABLE;
261 1.5 mrg csr &= ~(PCICTL_SERR |
262 1.5 mrg PCICTL_CPU_PRIO |
263 1.5 mrg PCICTL_ARB_PRIO |
264 1.5 mrg PCICTL_RTRYWAIT);
265 1.12 eeh bus_space_write_8(sc->sc_bustag, &sc->sc_regs->psy_pcictl[0].pci_csr,
266 1.12 eeh 0, csr);
267 1.1 mrg
268 1.1 mrg /* allocate a pair of psycho_pbm's for our simba's */
269 1.1 mrg sc->sc_sabre = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
270 1.1 mrg sc->sc_simba_a = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
271 1.1 mrg sc->sc_simba_b = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
272 1.5 mrg if (sc->sc_sabre == NULL || sc->sc_simba_a == NULL ||
273 1.5 mrg sc->sc_simba_b == NULL)
274 1.1 mrg panic("could not allocate simba pbm's");
275 1.1 mrg
276 1.1 mrg memset(sc->sc_sabre, 0, sizeof *pp);
277 1.1 mrg memset(sc->sc_simba_a, 0, sizeof *pp);
278 1.1 mrg memset(sc->sc_simba_b, 0, sizeof *pp);
279 1.1 mrg
280 1.1 mrg /* grab the sabre ranges; use them for both simba's */
281 1.1 mrg psycho_get_ranges(sc->sc_node, &sc->sc_sabre->pp_range,
282 1.1 mrg &sc->sc_sabre->pp_nrange);
283 1.1 mrg sc->sc_simba_b->pp_range = sc->sc_simba_a->pp_range =
284 1.1 mrg sc->sc_sabre->pp_range;
285 1.1 mrg sc->sc_simba_b->pp_nrange = sc->sc_simba_a->pp_nrange =
286 1.1 mrg sc->sc_sabre->pp_nrange;
287 1.1 mrg
288 1.1 mrg /* get the bus-range for the sabre. we expect 0..2 */
289 1.1 mrg psycho_get_bus_range(sc->sc_node, sabre_br);
290 1.1 mrg
291 1.1 mrg pba->pba_bus = sabre_br[0];
292 1.1 mrg
293 1.1 mrg printf("bus range %u to %u", sabre_br[0], sabre_br[1]);
294 1.1 mrg
295 1.1 mrg for (node = firstchild(sc->sc_node); node; node = nextsibling(node)) {
296 1.1 mrg char *name = getpropstring(node, "name");
297 1.1 mrg char *model, who;
298 1.14 eeh struct psycho_registers *regs = NULL;
299 1.12 eeh int nregs, fn;
300 1.1 mrg
301 1.1 mrg if (strcmp(name, ROM_PCI_NAME) != 0)
302 1.1 mrg continue;
303 1.1 mrg
304 1.1 mrg model = getpropstring(node, "model");
305 1.1 mrg if (strcmp(model, ROM_SIMBA_MODEL) != 0)
306 1.1 mrg continue;
307 1.1 mrg
308 1.1 mrg psycho_get_bus_range(node, simba_br);
309 1.12 eeh psycho_get_registers(node, ®s, &nregs);
310 1.1 mrg
311 1.12 eeh fn = TAG2FN(regs->phys_hi);
312 1.12 eeh switch (fn) {
313 1.12 eeh case 0:
314 1.12 eeh pp = sc->sc_simba_a;
315 1.12 eeh who = 'a';
316 1.12 eeh pp->pp_regs = regs;
317 1.12 eeh pp->pp_nregs = nregs;
318 1.12 eeh break;
319 1.12 eeh case 1:
320 1.1 mrg pp = sc->sc_simba_b;
321 1.1 mrg who = 'b';
322 1.12 eeh pp->pp_regs = regs;
323 1.12 eeh pp->pp_nregs = nregs;
324 1.12 eeh break;
325 1.12 eeh default:
326 1.12 eeh panic("illegal simba funcion %d\n");
327 1.1 mrg }
328 1.8 mrg pp->pp_pcictl = &sc->sc_regs->psy_pcictl[0];
329 1.1 mrg /* link us in .. */
330 1.1 mrg pp->pp_sc = sc;
331 1.1 mrg
332 1.1 mrg printf("; simba %c, PCI bus %d", who, simba_br[0]);
333 1.1 mrg
334 1.1 mrg /* grab the simba registers, interrupt map and map mask */
335 1.1 mrg psycho_get_intmap(node, &pp->pp_intmap, &pp->pp_nintmap);
336 1.1 mrg psycho_get_intmapmask(node, &pp->pp_intmapmask);
337 1.1 mrg
338 1.1 mrg /* allocate our tags */
339 1.1 mrg pp->pp_memt = psycho_alloc_mem_tag(pp);
340 1.1 mrg pp->pp_iot = psycho_alloc_io_tag(pp);
341 1.1 mrg pp->pp_dmat = psycho_alloc_dma_tag(pp);
342 1.1 mrg pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
343 1.1 mrg (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
344 1.1 mrg
345 1.1 mrg /* allocate a chipset for this */
346 1.1 mrg pp->pp_pc = psycho_alloc_chipset(pp, node, &_sparc_pci_chipset);
347 1.12 eeh pp->pp_pc->busno = pp->pp_bus = simba_br[0];
348 1.1 mrg }
349 1.1 mrg
350 1.1 mrg /* setup the rest of the sabre pbm */
351 1.1 mrg pp = sc->sc_sabre;
352 1.1 mrg pp->pp_sc = sc;
353 1.1 mrg pp->pp_memt = sc->sc_psycho_this->pp_memt;
354 1.1 mrg pp->pp_iot = sc->sc_psycho_this->pp_iot;
355 1.1 mrg pp->pp_dmat = sc->sc_psycho_this->pp_dmat;
356 1.1 mrg pp->pp_flags = sc->sc_psycho_this->pp_flags;
357 1.1 mrg pp->pp_intmap = NULL;
358 1.1 mrg pp->pp_regs = NULL;
359 1.1 mrg pp->pp_pcictl = sc->sc_psycho_this->pp_pcictl;
360 1.1 mrg pba->pba_pc = psycho_alloc_chipset(pp, sc->sc_node,
361 1.1 mrg sc->sc_psycho_this->pp_pc);
362 1.1 mrg
363 1.1 mrg printf("\n");
364 1.1 mrg
365 1.13 eeh
366 1.13 eeh /*
367 1.13 eeh * SABRE seems to be buggy. It only appears to work with 128K IOTSB.
368 1.13 eeh * I have tried other sizes but they just don't seem to work. Maybe
369 1.13 eeh * more testing is needed.
370 1.13 eeh *
371 1.13 eeh * The PROM reserves a certain amount of RAM for an IOTSB. The
372 1.13 eeh * problem is that it's not necessarily the full 128K. So we'll free
373 1.13 eeh * this space up and let iommu_init() allocate a full mapping.
374 1.13 eeh *
375 1.13 eeh * (Otherwise we would need to change the iommu code to handle a
376 1.13 eeh * preallocated TSB that may not cover the entire DVMA address
377 1.13 eeh * space...
378 1.13 eeh *
379 1.13 eeh * The information about this memory is shared between the
380 1.13 eeh * `virtual-dma' property, which describes the base and size of the
381 1.13 eeh * virtual region, and the IOMMU base address register which is the
382 1.13 eeh * only known pointer to the RAM. To free up the memory you need to
383 1.13 eeh * read the base addres register and then calculate the size by taking
384 1.13 eeh * the virtual size and dividing it by 1K to get the size in bytes.
385 1.13 eeh * This range can then be freed up by calling uvm_page_physload().
386 1.13 eeh *
387 1.13 eeh */
388 1.13 eeh
389 1.1 mrg /* and finally start up the IOMMU ... */
390 1.13 eeh psycho_iommu_init(sc, 7);
391 1.3 mrg
392 1.3 mrg /*
393 1.3 mrg * get us a config space tag, and punch in the physical address
394 1.3 mrg * of the PCI configuration space. note that we use unmapped
395 1.3 mrg * access to PCI configuration space, relying on the bus space
396 1.3 mrg * macros to provide the proper ASI based on the bus tag.
397 1.3 mrg */
398 1.3 mrg sc->sc_configtag = psycho_alloc_config_tag(sc->sc_simba_a);
399 1.3 mrg if (bus_space_map2(sc->sc_bustag,
400 1.3 mrg PCI_CONFIG_BUS_SPACE,
401 1.3 mrg sc->sc_basepaddr + 0x01000000,
402 1.3 mrg 0x0100000,
403 1.3 mrg 0,
404 1.3 mrg 0,
405 1.3 mrg &bh))
406 1.3 mrg panic("could not map sabre PCI configuration space");
407 1.10 mrg sc->sc_configaddr = bh;
408 1.1 mrg }
409 1.1 mrg
410 1.1 mrg /*
411 1.1 mrg * SUNW,psycho initialisation ..
412 1.1 mrg * - XXX what do we do here?
413 1.1 mrg *
414 1.1 mrg * i think that an attaching psycho should here find it's partner psycho
415 1.1 mrg * and if they haven't been attached yet, allocate both psycho_pbm's and
416 1.1 mrg * fill them both in here, and when the partner attaches, there is little
417 1.1 mrg * to do... perhaps keep a static array of what psycho have been found so
418 1.1 mrg * far (or perhaps those that have not yet been finished). .mrg.
419 1.1 mrg * note that the partner can be found via matching `ranges' properties.
420 1.1 mrg */
421 1.1 mrg static void
422 1.1 mrg psycho_init(sc, pba)
423 1.1 mrg struct psycho_softc *sc;
424 1.1 mrg struct pcibus_attach_args *pba;
425 1.1 mrg {
426 1.8 mrg struct psycho_softc *osc = NULL;
427 1.8 mrg struct psycho_pbm *pp;
428 1.8 mrg bus_space_handle_t bh;
429 1.8 mrg u_int64_t csr;
430 1.8 mrg int psycho_br[2], n;
431 1.8 mrg char who;
432 1.8 mrg
433 1.8 mrg printf("psycho: ");
434 1.1 mrg
435 1.1 mrg /*
436 1.3 mrg * OK, so the deal here is:
437 1.3 mrg * - given our base register address, search our sibling
438 1.3 mrg * devices for a match.
439 1.3 mrg * - if we find a match, we are attaching an almost
440 1.3 mrg * already setup PCI bus, the partner already done.
441 1.3 mrg * - otherwise, we are doing the hard slog.
442 1.1 mrg */
443 1.3 mrg for (n = 0; n < psycho_cd.cd_ndevs; n++) {
444 1.8 mrg
445 1.8 mrg osc = (struct psycho_softc *)&psycho_cd.cd_devs[n];
446 1.3 mrg
447 1.3 mrg /*
448 1.3 mrg * I am not myself.
449 1.3 mrg */
450 1.3 mrg if (osc == sc || osc->sc_regs != sc->sc_regs)
451 1.3 mrg continue;
452 1.3 mrg
453 1.3 mrg /*
454 1.3 mrg * OK, so we found a matching regs that wasn't me,
455 1.8 mrg * so that means my IOMMU is setup.
456 1.3 mrg */
457 1.8 mrg
458 1.8 mrg /* who? said a voice, incredulous */
459 1.8 mrg sc->sc_mode = PSYCHO_MODE_PSYCHO_B; /* XXX */
460 1.8 mrg who = 'b';
461 1.8 mrg break;
462 1.8 mrg }
463 1.8 mrg
464 1.8 mrg if (sc->sc_mode != PSYCHO_MODE_PSYCHO_B) {
465 1.8 mrg sc->sc_mode = PSYCHO_MODE_PSYCHO_A; /* XXX */
466 1.8 mrg who = 'a';
467 1.3 mrg }
468 1.3 mrg
469 1.3 mrg /* Oh, dear. OK, lets get started */
470 1.3 mrg
471 1.8 mrg /* XXX: check this is OK for real psycho */
472 1.8 mrg /* setup the PCI control register */
473 1.8 mrg csr = bus_space_read_8(sc->sc_bustag, (bus_space_handle_t)(u_long)&sc->sc_regs->psy_pcictl[0].pci_csr, 0);
474 1.8 mrg csr |= PCICTL_MRLM |
475 1.8 mrg PCICTL_ARB_PARK |
476 1.8 mrg PCICTL_ERRINTEN |
477 1.8 mrg PCICTL_4ENABLE;
478 1.8 mrg csr &= ~(PCICTL_SERR |
479 1.8 mrg PCICTL_CPU_PRIO |
480 1.8 mrg PCICTL_ARB_PRIO |
481 1.8 mrg PCICTL_RTRYWAIT);
482 1.8 mrg bus_space_write_8(sc->sc_bustag, &sc->sc_regs->psy_pcictl[0].pci_csr, 0, csr);
483 1.8 mrg
484 1.8 mrg /* allocate our psycho_pbm */
485 1.8 mrg sc->sc_psycho_this = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
486 1.8 mrg if (sc->sc_psycho_this == NULL)
487 1.8 mrg panic("could not allocate psycho pbm");
488 1.8 mrg if (osc) {
489 1.8 mrg sc->sc_psycho_other = osc->sc_psycho_this;
490 1.8 mrg osc->sc_psycho_other = sc->sc_psycho_this;
491 1.8 mrg }
492 1.8 mrg
493 1.8 mrg memset(sc->sc_psycho_this, 0, sizeof *pp);
494 1.8 mrg
495 1.8 mrg /* grab the psycho ranges */
496 1.8 mrg psycho_get_ranges(sc->sc_node, &sc->sc_psycho_this->pp_range,
497 1.8 mrg &sc->sc_psycho_this->pp_nrange);
498 1.8 mrg
499 1.8 mrg /* get the bus-range for the psycho */
500 1.8 mrg psycho_get_bus_range(sc->sc_node, psycho_br);
501 1.8 mrg
502 1.8 mrg pba->pba_bus = psycho_br[0];
503 1.8 mrg
504 1.8 mrg printf("bus range %u to %u", psycho_br[0], psycho_br[1]);
505 1.8 mrg printf("; simba %c, PCI bus %d", who, psycho_br[0]);
506 1.8 mrg
507 1.8 mrg pp->pp_pcictl = &sc->sc_regs->psy_pcictl[0];
508 1.8 mrg
509 1.8 mrg /* grab the psycho registers, interrupt map and map mask */
510 1.8 mrg psycho_get_registers(sc->sc_node, &pp->pp_regs, &pp->pp_nregs);
511 1.8 mrg psycho_get_intmap(sc->sc_node, &pp->pp_intmap, &pp->pp_nintmap);
512 1.8 mrg psycho_get_intmapmask(sc->sc_node, &pp->pp_intmapmask);
513 1.8 mrg
514 1.8 mrg /* allocate our tags */
515 1.8 mrg pp->pp_memt = psycho_alloc_mem_tag(pp);
516 1.8 mrg pp->pp_iot = psycho_alloc_io_tag(pp);
517 1.8 mrg pp->pp_dmat = psycho_alloc_dma_tag(pp);
518 1.8 mrg pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
519 1.8 mrg (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
520 1.8 mrg
521 1.8 mrg /* allocate a chipset for this */
522 1.8 mrg pp->pp_pc = psycho_alloc_chipset(pp, sc->sc_node, &_sparc_pci_chipset);
523 1.8 mrg
524 1.8 mrg /* setup the rest of the psycho pbm */
525 1.8 mrg pp->pp_sc = sc;
526 1.8 mrg pba->pba_pc = psycho_alloc_chipset(pp, sc->sc_node,
527 1.8 mrg sc->sc_psycho_this->pp_pc);
528 1.8 mrg
529 1.8 mrg printf("\n");
530 1.8 mrg
531 1.8 mrg /*
532 1.8 mrg * and finally, if we a a psycho A, start up the IOMMU and
533 1.8 mrg * get us a config space tag, and punch in the physical address
534 1.8 mrg * of the PCI configuration space. note that we use unmapped
535 1.8 mrg * access to PCI configuration space, relying on the bus space
536 1.8 mrg * macros to provide the proper ASI based on the bus tag.
537 1.8 mrg */
538 1.8 mrg if (sc->sc_mode == PSYCHO_MODE_PSYCHO_A) {
539 1.13 eeh /*
540 1.13 eeh * We should calculate a TSB size based on amount of RAM
541 1.13 eeh * and number of bus controllers.
542 1.13 eeh *
543 1.13 eeh * For the moment, 32KB should be more than enough.
544 1.13 eeh */
545 1.13 eeh psycho_iommu_init(sc, 2);
546 1.8 mrg
547 1.8 mrg sc->sc_configtag = psycho_alloc_config_tag(sc->sc_psycho_this);
548 1.8 mrg if (bus_space_map2(sc->sc_bustag,
549 1.8 mrg PCI_CONFIG_BUS_SPACE,
550 1.8 mrg sc->sc_basepaddr + 0x01000000,
551 1.8 mrg 0x0100000,
552 1.8 mrg 0,
553 1.8 mrg 0,
554 1.8 mrg &bh))
555 1.8 mrg panic("could not map sabre PCI configuration space");
556 1.15 simonb sc->sc_configaddr = (off_t)bh;
557 1.8 mrg } else {
558 1.8 mrg /* for psycho B, we just copy the config tag and address */
559 1.8 mrg sc->sc_configtag = osc->sc_configtag;
560 1.8 mrg sc->sc_configaddr = osc->sc_configaddr;
561 1.8 mrg }
562 1.1 mrg }
563 1.1 mrg
564 1.1 mrg /*
565 1.1 mrg * PCI bus support
566 1.1 mrg */
567 1.1 mrg
568 1.1 mrg /*
569 1.1 mrg * allocate a PCI chipset tag and set it's cookie.
570 1.1 mrg */
571 1.1 mrg static pci_chipset_tag_t
572 1.1 mrg psycho_alloc_chipset(pp, node, pc)
573 1.1 mrg struct psycho_pbm *pp;
574 1.1 mrg int node;
575 1.1 mrg pci_chipset_tag_t pc;
576 1.1 mrg {
577 1.1 mrg pci_chipset_tag_t npc;
578 1.1 mrg
579 1.1 mrg npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
580 1.1 mrg if (npc == NULL)
581 1.1 mrg panic("could not allocate pci_chipset_tag_t");
582 1.1 mrg memcpy(npc, pc, sizeof *pc);
583 1.1 mrg npc->cookie = pp;
584 1.1 mrg npc->node = node;
585 1.1 mrg
586 1.1 mrg return (npc);
587 1.1 mrg }
588 1.1 mrg
589 1.1 mrg /*
590 1.1 mrg * grovel the OBP for various psycho properties
591 1.1 mrg */
592 1.1 mrg static void
593 1.1 mrg psycho_get_bus_range(node, brp)
594 1.1 mrg int node;
595 1.1 mrg int *brp;
596 1.1 mrg {
597 1.1 mrg int n;
598 1.1 mrg
599 1.1 mrg if (getprop(node, "bus-range", sizeof(*brp), &n, (void **)&brp))
600 1.1 mrg panic("could not get psycho bus-range");
601 1.1 mrg if (n != 2)
602 1.1 mrg panic("broken psycho bus-range");
603 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n", node, brp[0], brp[1]));
604 1.1 mrg }
605 1.1 mrg
606 1.1 mrg static void
607 1.1 mrg psycho_get_ranges(node, rp, np)
608 1.1 mrg int node;
609 1.1 mrg struct psycho_ranges **rp;
610 1.1 mrg int *np;
611 1.1 mrg {
612 1.1 mrg
613 1.1 mrg if (getprop(node, "ranges", sizeof(**rp), np, (void **)rp))
614 1.1 mrg panic("could not get psycho ranges");
615 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
616 1.1 mrg }
617 1.1 mrg
618 1.1 mrg static void
619 1.1 mrg psycho_get_registers(node, rp, np)
620 1.1 mrg int node;
621 1.1 mrg struct psycho_registers **rp;
622 1.1 mrg int *np;
623 1.1 mrg {
624 1.1 mrg
625 1.1 mrg if (getprop(node, "reg", sizeof(**rp), np, (void **)rp))
626 1.1 mrg panic("could not get psycho registers");
627 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `reg' for node %08x: %d entries\n", node, *np));
628 1.1 mrg }
629 1.1 mrg
630 1.1 mrg static void
631 1.1 mrg psycho_get_intmap(node, imp, np)
632 1.1 mrg int node;
633 1.1 mrg struct psycho_interrupt_map **imp;
634 1.1 mrg int *np;
635 1.1 mrg {
636 1.1 mrg
637 1.1 mrg if (getprop(node, "interrupt-map", sizeof(**imp), np, (void **)imp))
638 1.1 mrg panic("could not get psycho interrupt-map");
639 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `interupt-map' for node %08x\n", node));
640 1.1 mrg }
641 1.1 mrg
642 1.1 mrg static void
643 1.1 mrg psycho_get_intmapmask(node, immp)
644 1.1 mrg int node;
645 1.1 mrg struct psycho_interrupt_map_mask *immp;
646 1.1 mrg {
647 1.1 mrg int n;
648 1.1 mrg
649 1.1 mrg if (getprop(node, "interrupt-map-mask", sizeof(*immp), &n,
650 1.1 mrg (void **)&immp))
651 1.1 mrg panic("could not get psycho interrupt-map-mask");
652 1.1 mrg if (n != 1)
653 1.1 mrg panic("broken psycho interrupt-map-mask");
654 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `interrupt-map-mask' for node %08x\n", node));
655 1.1 mrg }
656 1.1 mrg
657 1.1 mrg /*
658 1.1 mrg * initialise the IOMMU..
659 1.1 mrg */
660 1.1 mrg void
661 1.13 eeh psycho_iommu_init(sc, tsbsize)
662 1.1 mrg struct psycho_softc *sc;
663 1.13 eeh int tsbsize;
664 1.1 mrg {
665 1.1 mrg char *name;
666 1.1 mrg
667 1.1 mrg /* punch in our copies */
668 1.1 mrg sc->sc_is.is_bustag = sc->sc_bustag;
669 1.1 mrg sc->sc_is.is_iommu = &sc->sc_regs->psy_iommu;
670 1.13 eeh
671 1.13 eeh if (getproplen(sc->sc_node, "no-streaming-cache") < 0)
672 1.13 eeh sc->sc_is.is_sb = 0;
673 1.13 eeh else
674 1.7 mrg sc->sc_is.is_sb = &sc->sc_regs->psy_iommu_strbuf;
675 1.1 mrg
676 1.1 mrg /* give us a nice name.. */
677 1.1 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
678 1.1 mrg if (name == 0)
679 1.1 mrg panic("couldn't malloc iommu name");
680 1.1 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
681 1.1 mrg
682 1.13 eeh iommu_init(name, &sc->sc_is, tsbsize);
683 1.7 mrg }
684 1.7 mrg
685 1.7 mrg /*
686 1.7 mrg * below here is bus space and bus dma support
687 1.7 mrg */
688 1.7 mrg bus_space_tag_t
689 1.7 mrg psycho_alloc_bus_tag(pp, type)
690 1.7 mrg struct psycho_pbm *pp;
691 1.7 mrg int type;
692 1.7 mrg {
693 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
694 1.7 mrg bus_space_tag_t bt;
695 1.7 mrg
696 1.7 mrg bt = (bus_space_tag_t)
697 1.7 mrg malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
698 1.7 mrg if (bt == NULL)
699 1.7 mrg panic("could not allocate psycho bus tag");
700 1.7 mrg
701 1.7 mrg bzero(bt, sizeof *bt);
702 1.7 mrg bt->cookie = pp;
703 1.7 mrg bt->parent = sc->sc_bustag;
704 1.7 mrg bt->type = type;
705 1.7 mrg bt->sparc_bus_map = _psycho_bus_map;
706 1.7 mrg bt->sparc_bus_mmap = psycho_bus_mmap;
707 1.7 mrg bt->sparc_intr_establish = psycho_intr_establish;
708 1.7 mrg return (bt);
709 1.7 mrg }
710 1.7 mrg
711 1.7 mrg bus_dma_tag_t
712 1.7 mrg psycho_alloc_dma_tag(pp)
713 1.7 mrg struct psycho_pbm *pp;
714 1.7 mrg {
715 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
716 1.7 mrg bus_dma_tag_t dt, pdt = sc->sc_dmatag;
717 1.7 mrg
718 1.7 mrg dt = (bus_dma_tag_t)
719 1.7 mrg malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
720 1.7 mrg if (dt == NULL)
721 1.7 mrg panic("could not allocate psycho dma tag");
722 1.7 mrg
723 1.7 mrg bzero(dt, sizeof *dt);
724 1.7 mrg dt->_cookie = pp;
725 1.7 mrg dt->_parent = pdt;
726 1.7 mrg #define PCOPY(x) dt->x = pdt->x
727 1.7 mrg PCOPY(_dmamap_create);
728 1.7 mrg PCOPY(_dmamap_destroy);
729 1.7 mrg dt->_dmamap_load = psycho_dmamap_load;
730 1.7 mrg PCOPY(_dmamap_load_mbuf);
731 1.7 mrg PCOPY(_dmamap_load_uio);
732 1.9 eeh dt->_dmamap_load_raw = psycho_dmamap_load_raw;
733 1.7 mrg dt->_dmamap_unload = psycho_dmamap_unload;
734 1.7 mrg dt->_dmamap_sync = psycho_dmamap_sync;
735 1.7 mrg dt->_dmamem_alloc = psycho_dmamem_alloc;
736 1.7 mrg dt->_dmamem_free = psycho_dmamem_free;
737 1.7 mrg dt->_dmamem_map = psycho_dmamem_map;
738 1.7 mrg dt->_dmamem_unmap = psycho_dmamem_unmap;
739 1.7 mrg PCOPY(_dmamem_mmap);
740 1.7 mrg #undef PCOPY
741 1.7 mrg return (dt);
742 1.7 mrg }
743 1.7 mrg
744 1.7 mrg /*
745 1.7 mrg * bus space support. <sparc64/dev/psychoreg.h> has a discussion about
746 1.7 mrg * PCI physical addresses.
747 1.7 mrg */
748 1.7 mrg
749 1.7 mrg static int get_childspace __P((int));
750 1.7 mrg
751 1.7 mrg static int
752 1.7 mrg get_childspace(type)
753 1.7 mrg int type;
754 1.7 mrg {
755 1.7 mrg int ss;
756 1.7 mrg
757 1.7 mrg switch (type) {
758 1.7 mrg case PCI_CONFIG_BUS_SPACE:
759 1.7 mrg ss = 0x00;
760 1.7 mrg break;
761 1.7 mrg case PCI_IO_BUS_SPACE:
762 1.7 mrg ss = 0x01;
763 1.7 mrg break;
764 1.7 mrg case PCI_MEMORY_BUS_SPACE:
765 1.7 mrg ss = 0x02;
766 1.7 mrg break;
767 1.7 mrg #if 0
768 1.7 mrg /* we don't do 64 bit memory space */
769 1.7 mrg case PCI_MEMORY64_BUS_SPACE:
770 1.7 mrg ss = 0x03;
771 1.7 mrg break;
772 1.7 mrg #endif
773 1.7 mrg default:
774 1.7 mrg panic("get_childspace: unknown bus type");
775 1.7 mrg }
776 1.7 mrg
777 1.7 mrg return (ss);
778 1.7 mrg }
779 1.7 mrg
780 1.7 mrg static int
781 1.7 mrg _psycho_bus_map(t, btype, offset, size, flags, vaddr, hp)
782 1.7 mrg bus_space_tag_t t;
783 1.7 mrg bus_type_t btype;
784 1.7 mrg bus_addr_t offset;
785 1.7 mrg bus_size_t size;
786 1.7 mrg int flags;
787 1.7 mrg vaddr_t vaddr;
788 1.7 mrg bus_space_handle_t *hp;
789 1.7 mrg {
790 1.7 mrg struct psycho_pbm *pp = t->cookie;
791 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
792 1.7 mrg int i, ss;
793 1.7 mrg
794 1.7 mrg DPRINTF(PDB_BUSMAP, ("_psycho_bus_map: type %d off %qx sz %qx flags %d va %p", t->type, offset, size, flags, vaddr));
795 1.7 mrg
796 1.7 mrg ss = get_childspace(t->type);
797 1.7 mrg DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
798 1.7 mrg
799 1.7 mrg
800 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
801 1.7 mrg bus_addr_t paddr;
802 1.7 mrg
803 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
804 1.7 mrg continue;
805 1.7 mrg
806 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
807 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
808 1.7 mrg DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr space %lx offset %lx paddr %qx\n",
809 1.7 mrg (long)ss, (long)offset, paddr));
810 1.7 mrg return (bus_space_map2(sc->sc_bustag, t->type, paddr,
811 1.7 mrg size, flags, vaddr, hp));
812 1.7 mrg }
813 1.7 mrg DPRINTF(PDB_BUSMAP, (" FAILED\n"));
814 1.7 mrg return (EINVAL);
815 1.7 mrg }
816 1.7 mrg
817 1.7 mrg static int
818 1.7 mrg psycho_bus_mmap(t, btype, paddr, flags, hp)
819 1.7 mrg bus_space_tag_t t;
820 1.7 mrg bus_type_t btype;
821 1.7 mrg bus_addr_t paddr;
822 1.7 mrg int flags;
823 1.7 mrg bus_space_handle_t *hp;
824 1.7 mrg {
825 1.7 mrg bus_addr_t offset = paddr;
826 1.7 mrg struct psycho_pbm *pp = t->cookie;
827 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
828 1.7 mrg int i, ss;
829 1.7 mrg
830 1.7 mrg ss = get_childspace(t->type);
831 1.7 mrg
832 1.7 mrg DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: type %d flags %d pa %qx\n", btype, flags, paddr));
833 1.7 mrg
834 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
835 1.7 mrg bus_addr_t paddr;
836 1.7 mrg
837 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
838 1.7 mrg continue;
839 1.7 mrg
840 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
841 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
842 1.7 mrg DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr space %lx offset %lx paddr %qx\n",
843 1.7 mrg (long)ss, (long)offset, paddr));
844 1.7 mrg return (bus_space_mmap(sc->sc_bustag, 0, paddr,
845 1.7 mrg flags, hp));
846 1.7 mrg }
847 1.7 mrg
848 1.7 mrg return (-1);
849 1.7 mrg }
850 1.7 mrg
851 1.7 mrg /*
852 1.7 mrg * interrupt mapping. this tells what sparc ipl any given ino runs at.
853 1.7 mrg */
854 1.7 mrg static int pci_ino_to_ipl_table[] = {
855 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 0, INTA#/B#/C#/D# */
856 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 1, INTA#/B#/C#/D# */
857 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 2, INTA#/B#/C#/D# (unavailable) */
858 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 3, INTA#/B#/C#/D# (unavailable) */
859 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 0, INTA#/B#/C#/D# */
860 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 0, INTA#/B#/C#/D# */
861 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 2, INTA#/B#/C#/D# */
862 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 3, INTA#/B#/C#/D# */
863 1.7 mrg 4, /* SCSI */
864 1.7 mrg 6, /* Ethernet */
865 1.7 mrg 3, /* Parallel */
866 1.7 mrg 9, /* Audio Record */
867 1.7 mrg 9, /* Audio Playback */
868 1.7 mrg 14, /* Power Fail */
869 1.7 mrg 4, /* Keyboard/Mouse/Serial */
870 1.7 mrg 8, /* Floppy */
871 1.7 mrg 14, /* Thermal Warning */
872 1.7 mrg 12, /* Keyboard */
873 1.7 mrg 12, /* Mouse */
874 1.7 mrg 12, /* Serial */
875 1.7 mrg 0, /* Reserved */
876 1.7 mrg 0, /* Reserved */
877 1.7 mrg 14, /* Uncorrectable ECC error */
878 1.7 mrg 14, /* Correctable ECC error */
879 1.7 mrg 14, /* PCI A bus error */
880 1.7 mrg 14, /* PCI B bus error */
881 1.7 mrg 14, /* power management */
882 1.7 mrg };
883 1.7 mrg
884 1.10 mrg #ifdef NOT_DEBUG
885 1.10 mrg static struct psycho_pbm *ppbm;
886 1.10 mrg #endif
887 1.10 mrg
888 1.7 mrg int
889 1.7 mrg psycho_intr_map(tag, pin, line, ihp)
890 1.7 mrg pcitag_t tag;
891 1.7 mrg int pin;
892 1.7 mrg int line;
893 1.7 mrg pci_intr_handle_t *ihp;
894 1.7 mrg {
895 1.7 mrg
896 1.7 mrg if (line < 0 || line > 0x32)
897 1.7 mrg panic("psycho_intr_map: line line < 0 || line > 0x32");
898 1.7 mrg
899 1.7 mrg /* UltraSPARC IIi does not use this register, but we have set it */
900 1.7 mrg (*ihp) = line;
901 1.7 mrg return (0);
902 1.7 mrg }
903 1.7 mrg
904 1.7 mrg /*
905 1.7 mrg * install an interrupt handler for a PCI device
906 1.7 mrg */
907 1.7 mrg void *
908 1.7 mrg psycho_intr_establish(t, level, flags, handler, arg)
909 1.7 mrg bus_space_tag_t t;
910 1.7 mrg int level;
911 1.7 mrg int flags;
912 1.7 mrg int (*handler) __P((void *));
913 1.7 mrg void *arg;
914 1.7 mrg {
915 1.7 mrg struct psycho_pbm *pp = t->cookie;
916 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
917 1.7 mrg struct intrhand *ih;
918 1.7 mrg int ino;
919 1.7 mrg long vec = level;
920 1.7 mrg
921 1.10 mrg #ifdef NOT_DEBUG
922 1.10 mrg if (!ppbm)
923 1.10 mrg ppbm = pp;
924 1.10 mrg #endif
925 1.7 mrg ih = (struct intrhand *)
926 1.7 mrg malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
927 1.7 mrg if (ih == NULL)
928 1.7 mrg return (NULL);
929 1.7 mrg
930 1.7 mrg DPRINTF(PDB_INTR, ("\npsycho_intr_establish: level %x", level));
931 1.7 mrg ino = INTINO(vec);
932 1.7 mrg DPRINTF(PDB_INTR, (" ino %x", ino));
933 1.7 mrg if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) == 0) {
934 1.7 mrg volatile int64_t *intrmapptr, *intrclrptr;
935 1.7 mrg int64_t intrmap = 0;
936 1.7 mrg int i;
937 1.7 mrg
938 1.7 mrg DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %lx\nHunting for IRQ...\n",
939 1.7 mrg (long)ino, intrlev[ino]));
940 1.7 mrg if ((ino & INTMAP_OBIO) == 0) {
941 1.7 mrg /*
942 1.7 mrg * there are only 8 PCI interrupt INO's available
943 1.7 mrg */
944 1.7 mrg i = INTPCIINOX(vec);
945 1.7 mrg
946 1.7 mrg intrmapptr = &((&sc->sc_regs->pcia_slot0_int)[i]);
947 1.7 mrg intrclrptr = &sc->sc_regs->pcia0_clr_int[i<<2];
948 1.7 mrg
949 1.7 mrg DPRINTF(PDB_INTR, ("- turning on PCI intr %d", i));
950 1.7 mrg } else {
951 1.7 mrg /*
952 1.7 mrg * there are INTPCI_MAXOBINO (0x16) OBIO interrupts
953 1.7 mrg * available here (i think).
954 1.7 mrg */
955 1.7 mrg i = INTPCIOBINOX(vec);
956 1.7 mrg if (i > INTPCI_MAXOBINO)
957 1.7 mrg panic("ino %d", vec);
958 1.7 mrg
959 1.7 mrg intrmapptr = &((&sc->sc_regs->scsi_int_map)[i]);
960 1.7 mrg intrclrptr = &((&sc->sc_regs->scsi_clr_int)[i]);
961 1.7 mrg
962 1.7 mrg DPRINTF(PDB_INTR, ("- turning on OBIO intr %d", i));
963 1.7 mrg }
964 1.7 mrg
965 1.7 mrg /* Register the map and clear intr registers */
966 1.7 mrg ih->ih_map = intrmapptr;
967 1.7 mrg ih->ih_clr = intrclrptr;
968 1.7 mrg
969 1.7 mrg /*
970 1.7 mrg * Read the current value as we can't change it besides the
971 1.7 mrg * valid bit so so make sure only this bit is changed.
972 1.7 mrg */
973 1.7 mrg intrmap = *intrmapptr;
974 1.7 mrg DPRINTF(PDB_INTR, ("; read intrmap = %016qx", intrmap));
975 1.7 mrg
976 1.7 mrg /* Enable the interrupt */
977 1.7 mrg intrmap |= INTMAP_V;
978 1.7 mrg DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
979 1.7 mrg DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n", intrmap));
980 1.7 mrg *intrmapptr = intrmap;
981 1.7 mrg DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
982 1.7 mrg (intrmap = *intrmapptr)));
983 1.7 mrg }
984 1.10 mrg #ifdef NOT_DEBUG
985 1.7 mrg if (psycho_debug & PDB_INTR) {
986 1.7 mrg long i;
987 1.7 mrg
988 1.7 mrg for (i = 0; i < 500000000; i++)
989 1.7 mrg continue;
990 1.7 mrg }
991 1.7 mrg #endif
992 1.7 mrg
993 1.7 mrg ih->ih_fun = handler;
994 1.7 mrg ih->ih_arg = arg;
995 1.7 mrg ih->ih_number = ino | 0x7c0;
996 1.7 mrg ih->ih_pil = pci_ino_to_ipl_table[ino];
997 1.7 mrg DPRINTF(PDB_INTR, ("; installing handler %p with ino %u pil %u\n",
998 1.7 mrg handler, (u_int)ino, (u_int)ih->ih_pil));
999 1.7 mrg intr_establish(ih->ih_pil, ih);
1000 1.7 mrg return (ih);
1001 1.7 mrg }
1002 1.7 mrg
1003 1.7 mrg /*
1004 1.7 mrg * hooks into the iommu dvma calls.
1005 1.7 mrg */
1006 1.7 mrg int
1007 1.7 mrg psycho_dmamap_load(t, map, buf, buflen, p, flags)
1008 1.7 mrg bus_dma_tag_t t;
1009 1.7 mrg bus_dmamap_t map;
1010 1.7 mrg void *buf;
1011 1.7 mrg bus_size_t buflen;
1012 1.7 mrg struct proc *p;
1013 1.7 mrg int flags;
1014 1.7 mrg {
1015 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1016 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1017 1.7 mrg
1018 1.7 mrg return (iommu_dvmamap_load(t, &sc->sc_is, map, buf, buflen, p, flags));
1019 1.7 mrg }
1020 1.7 mrg
1021 1.7 mrg void
1022 1.7 mrg psycho_dmamap_unload(t, map)
1023 1.7 mrg bus_dma_tag_t t;
1024 1.7 mrg bus_dmamap_t map;
1025 1.7 mrg {
1026 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1027 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1028 1.7 mrg
1029 1.7 mrg iommu_dvmamap_unload(t, &sc->sc_is, map);
1030 1.9 eeh }
1031 1.9 eeh
1032 1.9 eeh int
1033 1.10 mrg psycho_dmamap_load_raw(t, map, segs, nsegs, size, flags)
1034 1.10 mrg bus_dma_tag_t t;
1035 1.9 eeh bus_dmamap_t map;
1036 1.9 eeh bus_dma_segment_t *segs;
1037 1.9 eeh int nsegs;
1038 1.9 eeh bus_size_t size;
1039 1.9 eeh int flags;
1040 1.9 eeh {
1041 1.9 eeh struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1042 1.9 eeh struct psycho_softc *sc = pp->pp_sc;
1043 1.9 eeh
1044 1.10 mrg return (iommu_dvmamap_load_raw(t, &sc->sc_is, map, segs, nsegs, size, flags));
1045 1.7 mrg }
1046 1.7 mrg
1047 1.7 mrg void
1048 1.7 mrg psycho_dmamap_sync(t, map, offset, len, ops)
1049 1.7 mrg bus_dma_tag_t t;
1050 1.7 mrg bus_dmamap_t map;
1051 1.7 mrg bus_addr_t offset;
1052 1.7 mrg bus_size_t len;
1053 1.7 mrg int ops;
1054 1.7 mrg {
1055 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1056 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1057 1.7 mrg
1058 1.13 eeh if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
1059 1.13 eeh /* Flush the CPU then the IOMMU */
1060 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1061 1.13 eeh iommu_dvmamap_sync(t, &sc->sc_is, map, offset, len, ops);
1062 1.13 eeh }
1063 1.13 eeh if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
1064 1.13 eeh /* Flush the IOMMU then the CPU */
1065 1.13 eeh iommu_dvmamap_sync(t, &sc->sc_is, map, offset, len, ops);
1066 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1067 1.13 eeh }
1068 1.13 eeh
1069 1.7 mrg }
1070 1.7 mrg
1071 1.7 mrg int
1072 1.7 mrg psycho_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
1073 1.7 mrg bus_dma_tag_t t;
1074 1.7 mrg bus_size_t size;
1075 1.7 mrg bus_size_t alignment;
1076 1.7 mrg bus_size_t boundary;
1077 1.7 mrg bus_dma_segment_t *segs;
1078 1.7 mrg int nsegs;
1079 1.7 mrg int *rsegs;
1080 1.7 mrg int flags;
1081 1.7 mrg {
1082 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1083 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1084 1.7 mrg
1085 1.7 mrg return (iommu_dvmamem_alloc(t, &sc->sc_is, size, alignment, boundary,
1086 1.7 mrg segs, nsegs, rsegs, flags));
1087 1.7 mrg }
1088 1.7 mrg
1089 1.7 mrg void
1090 1.7 mrg psycho_dmamem_free(t, segs, nsegs)
1091 1.7 mrg bus_dma_tag_t t;
1092 1.7 mrg bus_dma_segment_t *segs;
1093 1.7 mrg int nsegs;
1094 1.7 mrg {
1095 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1096 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1097 1.7 mrg
1098 1.7 mrg iommu_dvmamem_free(t, &sc->sc_is, segs, nsegs);
1099 1.7 mrg }
1100 1.7 mrg
1101 1.7 mrg int
1102 1.7 mrg psycho_dmamem_map(t, segs, nsegs, size, kvap, flags)
1103 1.7 mrg bus_dma_tag_t t;
1104 1.7 mrg bus_dma_segment_t *segs;
1105 1.7 mrg int nsegs;
1106 1.7 mrg size_t size;
1107 1.7 mrg caddr_t *kvap;
1108 1.7 mrg int flags;
1109 1.7 mrg {
1110 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1111 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1112 1.7 mrg
1113 1.7 mrg return (iommu_dvmamem_map(t, &sc->sc_is, segs, nsegs, size, kvap, flags));
1114 1.7 mrg }
1115 1.7 mrg
1116 1.7 mrg void
1117 1.7 mrg psycho_dmamem_unmap(t, kva, size)
1118 1.7 mrg bus_dma_tag_t t;
1119 1.7 mrg caddr_t kva;
1120 1.7 mrg size_t size;
1121 1.7 mrg {
1122 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1123 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1124 1.7 mrg
1125 1.7 mrg iommu_dvmamem_unmap(t, &sc->sc_is, kva, size);
1126 1.1 mrg }
1127 1.10 mrg
1128 1.11 mrg #ifdef NOT_DEBUG
1129 1.10 mrg void
1130 1.10 mrg psycho_print_intr_state(void)
1131 1.10 mrg {
1132 1.10 mrg pcitag_t tag;
1133 1.10 mrg bus_space_handle_t bh;
1134 1.10 mrg u_int64_t data, diag;
1135 1.10 mrg struct psycho_softc *sc = ppbm->pp_sc;
1136 1.10 mrg
1137 1.10 mrg if (!ppbm) {
1138 1.10 mrg printf("psycho_print_intr_state: no ppbm configured\n");
1139 1.10 mrg return;
1140 1.10 mrg }
1141 1.10 mrg printf("psycho_print_intr_state: ");
1142 1.10 mrg
1143 1.10 mrg bh = sc->sc_basepaddr;
1144 1.10 mrg bh = (bus_space_handle_t)(u_long)sc->sc_regs;
1145 1.10 mrg diag = bus_space_read_8(sc->sc_configtag, bh, 0xa800);
1146 1.10 mrg printf("all PCI diags is %qx\n", diag);
1147 1.10 mrg #if 0
1148 1.10 mrg for (tag = 0xc00; tag < 0xc40; tag += 0x8) {
1149 1.10 mrg data = bus_space_read_8(sc->sc_configtag, bh, tag);
1150 1.10 mrg
1151 1.10 mrg printf(" - PCI slot at %qx reads as %qx", bh + tag, data);
1152 1.10 mrg printf(": diag %x\n", (int)(diag & 0xff));
1153 1.10 mrg diag >>= 8;
1154 1.10 mrg }
1155 1.10 mrg #endif
1156 1.10 mrg
1157 1.10 mrg diag = bus_space_read_8(sc->sc_configtag, bh, 0xa808);
1158 1.10 mrg printf("\t\tall OBIO diags is %qx\n", diag);
1159 1.10 mrg #define START_TAG 0x1000 /* 0x1000 */
1160 1.10 mrg #define END_TAG 0x1018 /* 0x1088 */
1161 1.10 mrg for (tag = START_TAG; tag < END_TAG; tag += 0x8) {
1162 1.10 mrg data = bus_space_read_8(sc->sc_configtag, bh + tag, 0);
1163 1.10 mrg
1164 1.10 mrg printf(" - OBIO slot at %qx reads as %qx", bh + tag, data);
1165 1.10 mrg printf(": diag %x\n", (int)(diag & 0x3));
1166 1.10 mrg diag >>= 2;
1167 1.10 mrg }
1168 1.10 mrg }
1169 1.10 mrg #endif
1170