psycho.c revision 1.31 1 1.31 mrg /* $NetBSD: psycho.c,v 1.31 2001/03/06 08:09:16 mrg Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.3 mrg * Copyright (c) 1999, 2000 Matthew R. Green
5 1.1 mrg * All rights reserved.
6 1.1 mrg *
7 1.1 mrg * Redistribution and use in source and binary forms, with or without
8 1.1 mrg * modification, are permitted provided that the following conditions
9 1.1 mrg * are met:
10 1.1 mrg * 1. Redistributions of source code must retain the above copyright
11 1.1 mrg * notice, this list of conditions and the following disclaimer.
12 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 mrg * notice, this list of conditions and the following disclaimer in the
14 1.1 mrg * documentation and/or other materials provided with the distribution.
15 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
16 1.1 mrg * derived from this software without specific prior written permission.
17 1.1 mrg *
18 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 mrg * SUCH DAMAGE.
29 1.1 mrg */
30 1.1 mrg
31 1.7 mrg #include "opt_ddb.h"
32 1.7 mrg
33 1.1 mrg /*
34 1.1 mrg * PCI support for UltraSPARC `psycho'
35 1.1 mrg */
36 1.1 mrg
37 1.1 mrg #undef DEBUG
38 1.1 mrg #define DEBUG
39 1.1 mrg
40 1.1 mrg #ifdef DEBUG
41 1.7 mrg #define PDB_PROM 0x01
42 1.7 mrg #define PDB_IOMMU 0x02
43 1.7 mrg #define PDB_BUSMAP 0x04
44 1.7 mrg #define PDB_BUSDMA 0x08
45 1.7 mrg #define PDB_INTR 0x10
46 1.3 mrg int psycho_debug = 0x0;
47 1.1 mrg #define DPRINTF(l, s) do { if (psycho_debug & l) printf s; } while (0)
48 1.1 mrg #else
49 1.1 mrg #define DPRINTF(l, s)
50 1.1 mrg #endif
51 1.1 mrg
52 1.1 mrg #include <sys/param.h>
53 1.7 mrg #include <sys/device.h>
54 1.7 mrg #include <sys/errno.h>
55 1.1 mrg #include <sys/extent.h>
56 1.7 mrg #include <sys/malloc.h>
57 1.7 mrg #include <sys/systm.h>
58 1.1 mrg #include <sys/time.h>
59 1.1 mrg
60 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
61 1.1 mrg #include <machine/bus.h>
62 1.1 mrg #include <machine/autoconf.h>
63 1.18 eeh #include <machine/psl.h>
64 1.1 mrg
65 1.1 mrg #include <dev/pci/pcivar.h>
66 1.1 mrg #include <dev/pci/pcireg.h>
67 1.1 mrg
68 1.1 mrg #include <sparc64/dev/iommureg.h>
69 1.1 mrg #include <sparc64/dev/iommuvar.h>
70 1.1 mrg #include <sparc64/dev/psychoreg.h>
71 1.1 mrg #include <sparc64/dev/psychovar.h>
72 1.7 mrg #include <sparc64/sparc64/cache.h>
73 1.1 mrg
74 1.8 mrg #include "ioconf.h"
75 1.8 mrg
76 1.1 mrg static pci_chipset_tag_t psycho_alloc_chipset __P((struct psycho_pbm *, int,
77 1.1 mrg pci_chipset_tag_t));
78 1.1 mrg static void psycho_get_bus_range __P((int, int *));
79 1.1 mrg static void psycho_get_ranges __P((int, struct psycho_ranges **, int *));
80 1.1 mrg static void psycho_get_registers __P((int, struct psycho_registers **, int *));
81 1.1 mrg static void psycho_get_intmap __P((int, struct psycho_interrupt_map **, int *));
82 1.1 mrg static void psycho_get_intmapmask __P((int, struct psycho_interrupt_map_mask *));
83 1.1 mrg
84 1.1 mrg /* IOMMU support */
85 1.13 eeh static void psycho_iommu_init __P((struct psycho_softc *, int));
86 1.1 mrg
87 1.7 mrg /*
88 1.7 mrg * bus space and bus dma support for UltraSPARC `psycho'. note that most
89 1.7 mrg * of the bus dma support is provided by the iommu dvma controller.
90 1.7 mrg */
91 1.7 mrg static int psycho_bus_mmap __P((bus_space_tag_t, bus_type_t, bus_addr_t,
92 1.7 mrg int, bus_space_handle_t *));
93 1.7 mrg static int _psycho_bus_map __P((bus_space_tag_t, bus_type_t, bus_addr_t,
94 1.7 mrg bus_size_t, int, vaddr_t,
95 1.7 mrg bus_space_handle_t *));
96 1.21 pk static void *psycho_intr_establish __P((bus_space_tag_t, int, int, int,
97 1.7 mrg int (*) __P((void *)), void *));
98 1.7 mrg
99 1.7 mrg static int psycho_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
100 1.7 mrg bus_size_t, struct proc *, int));
101 1.7 mrg static void psycho_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
102 1.9 eeh static int psycho_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
103 1.9 eeh bus_dma_segment_t *, int, bus_size_t, int));
104 1.7 mrg static void psycho_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
105 1.7 mrg bus_size_t, int));
106 1.7 mrg int psycho_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t, bus_size_t,
107 1.7 mrg bus_dma_segment_t *, int, int *, int));
108 1.7 mrg void psycho_dmamem_free __P((bus_dma_tag_t, bus_dma_segment_t *, int));
109 1.7 mrg int psycho_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *, int, size_t,
110 1.7 mrg caddr_t *, int));
111 1.7 mrg void psycho_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
112 1.7 mrg
113 1.7 mrg /* base pci_chipset */
114 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
115 1.1 mrg
116 1.1 mrg /*
117 1.1 mrg * autoconfiguration
118 1.1 mrg */
119 1.1 mrg static int psycho_match __P((struct device *, struct cfdata *, void *));
120 1.1 mrg static void psycho_attach __P((struct device *, struct device *, void *));
121 1.1 mrg static int psycho_print __P((void *aux, const char *p));
122 1.1 mrg
123 1.22 pk static void sabre_init __P((struct psycho_softc *,
124 1.22 pk struct mainbus_attach_args *,
125 1.22 pk struct pcibus_attach_args *));
126 1.22 pk static void psycho_init __P((struct psycho_softc *,
127 1.22 pk struct mainbus_attach_args *,
128 1.22 pk struct pcibus_attach_args *));
129 1.1 mrg
130 1.1 mrg struct cfattach psycho_ca = {
131 1.1 mrg sizeof(struct psycho_softc), psycho_match, psycho_attach
132 1.1 mrg };
133 1.1 mrg
134 1.1 mrg /*
135 1.1 mrg * "sabre" is the UltraSPARC IIi onboard PCI interface, normally connected to
136 1.1 mrg * an APB (advanced PCI bridge), which was designed specifically for the IIi.
137 1.1 mrg * the APB appears as two "simba"'s underneath the sabre. real devices
138 1.1 mrg * typically appear on the "simba"'s only.
139 1.1 mrg *
140 1.1 mrg * a pair of "psycho"s sit on the mainbus and have real devices attached to
141 1.1 mrg * them. they implemented in the U2P (UPA to PCI). these two devices share
142 1.1 mrg * register space and as such need to be configured together, even though the
143 1.1 mrg * autoconfiguration will attach them separately.
144 1.1 mrg *
145 1.1 mrg * each of these appears as two usable PCI busses, though the sabre itself
146 1.1 mrg * takes pci0 in this case, leaving real devices on pci1 and pci2. there can
147 1.1 mrg * be multiple pairs of psycho's, however, in multi-board machines.
148 1.1 mrg */
149 1.1 mrg #define ROM_PCI_NAME "pci"
150 1.1 mrg #define ROM_SABRE_MODEL "SUNW,sabre"
151 1.1 mrg #define ROM_SIMBA_MODEL "SUNW,simba"
152 1.1 mrg #define ROM_PSYCHO_MODEL "SUNW,psycho"
153 1.1 mrg
154 1.1 mrg static int
155 1.1 mrg psycho_match(parent, match, aux)
156 1.1 mrg struct device *parent;
157 1.1 mrg struct cfdata *match;
158 1.1 mrg void *aux;
159 1.1 mrg {
160 1.1 mrg struct mainbus_attach_args *ma = aux;
161 1.1 mrg char *model = getpropstring(ma->ma_node, "model");
162 1.1 mrg
163 1.1 mrg /* match on a name of "pci" and a sabre or a psycho */
164 1.1 mrg if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0 &&
165 1.1 mrg (strcmp(model, ROM_SABRE_MODEL) == 0 ||
166 1.1 mrg strcmp(model, ROM_PSYCHO_MODEL) == 0))
167 1.1 mrg return (1);
168 1.1 mrg
169 1.1 mrg return (0);
170 1.1 mrg }
171 1.1 mrg
172 1.1 mrg static void
173 1.1 mrg psycho_attach(parent, self, aux)
174 1.1 mrg struct device *parent, *self;
175 1.1 mrg void *aux;
176 1.1 mrg {
177 1.1 mrg struct psycho_softc *sc = (struct psycho_softc *)self;
178 1.1 mrg struct pcibus_attach_args pba;
179 1.1 mrg struct mainbus_attach_args *ma = aux;
180 1.1 mrg char *model = getpropstring(ma->ma_node, "model");
181 1.1 mrg
182 1.1 mrg printf("\n");
183 1.1 mrg
184 1.1 mrg sc->sc_node = ma->ma_node;
185 1.1 mrg sc->sc_bustag = ma->ma_bustag;
186 1.1 mrg sc->sc_dmatag = ma->ma_dmatag;
187 1.1 mrg
188 1.1 mrg /*
189 1.1 mrg * pull in all the information about the psycho as we can.
190 1.1 mrg */
191 1.1 mrg
192 1.1 mrg /*
193 1.1 mrg * call the model-specific initialisation routine.
194 1.1 mrg */
195 1.1 mrg if (strcmp(model, ROM_SABRE_MODEL) == 0)
196 1.22 pk sabre_init(sc, ma, &pba);
197 1.1 mrg else if (strcmp(model, ROM_PSYCHO_MODEL) == 0)
198 1.22 pk psycho_init(sc, ma, &pba);
199 1.1 mrg else
200 1.1 mrg panic("psycho_attach: unknown model %s?", model);
201 1.1 mrg
202 1.1 mrg /*
203 1.1 mrg * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
204 1.1 mrg */
205 1.1 mrg pba.pba_busname = "pci";
206 1.1 mrg pba.pba_flags = sc->sc_psycho_this->pp_flags;
207 1.1 mrg pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
208 1.1 mrg pba.pba_iot = sc->sc_psycho_this->pp_iot;
209 1.1 mrg pba.pba_memt = sc->sc_psycho_this->pp_memt;
210 1.1 mrg
211 1.1 mrg config_found(self, &pba, psycho_print);
212 1.1 mrg }
213 1.1 mrg
214 1.1 mrg static int
215 1.1 mrg psycho_print(aux, p)
216 1.1 mrg void *aux;
217 1.1 mrg const char *p;
218 1.1 mrg {
219 1.1 mrg
220 1.1 mrg if (p == NULL)
221 1.1 mrg return (UNCONF);
222 1.1 mrg return (QUIET);
223 1.1 mrg }
224 1.1 mrg
225 1.1 mrg /*
226 1.1 mrg * SUNW,sabre initialisation ..
227 1.1 mrg * - get the sabre's ranges. this are used for both simba's.
228 1.1 mrg * - find the two SUNW,simba's underneath (a and b)
229 1.1 mrg * - work out which simba is which via the bus-range property
230 1.1 mrg * - get each simba's interrupt-map and interrupt-map-mask.
231 1.1 mrg * - turn on the iommu
232 1.1 mrg */
233 1.1 mrg static void
234 1.22 pk sabre_init(sc, ma, pba)
235 1.1 mrg struct psycho_softc *sc;
236 1.22 pk struct mainbus_attach_args *ma;
237 1.1 mrg struct pcibus_attach_args *pba;
238 1.1 mrg {
239 1.1 mrg struct psycho_pbm *pp;
240 1.3 mrg bus_space_handle_t bh;
241 1.1 mrg u_int64_t csr;
242 1.14 eeh unsigned int node;
243 1.1 mrg int sabre_br[2], simba_br[2];
244 1.1 mrg
245 1.22 pk /*
246 1.22 pk * The sabre gets two register banks:
247 1.22 pk * (0) per-PBM PCI configuration space, containing only the
248 1.22 pk * PBM 256-byte PCI header
249 1.22 pk * (1) the shared psycho configuration registers (struct psychoreg)
250 1.22 pk */
251 1.22 pk sc->sc_regs = (struct psychoreg *)(u_long)ma->ma_address[0];
252 1.22 pk sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
253 1.30 mrg sc->sc_ign = 0x7c0; /* APB IGN is always 0x7c */
254 1.22 pk
255 1.31 mrg csr = sc->sc_regs->psy_csr;
256 1.31 mrg /* csr = bus_space_read_8(sc->sc_bustag, (bus_space_handle_t)(u_long)
257 1.31 mrg &sc->sc_regs->psy_pcictl[0].pci_csr, 0); */
258 1.31 mrg
259 1.1 mrg /* who? said a voice, incredulous */
260 1.1 mrg sc->sc_mode = PSYCHO_MODE_SABRE;
261 1.31 mrg printf("sabre: ign %x ", sc->sc_ign);
262 1.1 mrg
263 1.1 mrg /* setup the PCI control register; there is only one for the sabre */
264 1.5 mrg csr |= PCICTL_MRLM |
265 1.5 mrg PCICTL_ARB_PARK |
266 1.5 mrg PCICTL_ERRINTEN |
267 1.5 mrg PCICTL_4ENABLE;
268 1.5 mrg csr &= ~(PCICTL_SERR |
269 1.5 mrg PCICTL_CPU_PRIO |
270 1.5 mrg PCICTL_ARB_PRIO |
271 1.5 mrg PCICTL_RTRYWAIT);
272 1.25 mrg bus_space_write_8(sc->sc_bustag,
273 1.28 fvdl (bus_space_handle_t)(u_long)&sc->sc_regs->psy_pcictl[0].pci_csr,
274 1.28 fvdl 0, csr);
275 1.1 mrg
276 1.1 mrg /* allocate a pair of psycho_pbm's for our simba's */
277 1.1 mrg sc->sc_sabre = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
278 1.1 mrg sc->sc_simba_a = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
279 1.1 mrg sc->sc_simba_b = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
280 1.5 mrg if (sc->sc_sabre == NULL || sc->sc_simba_a == NULL ||
281 1.5 mrg sc->sc_simba_b == NULL)
282 1.1 mrg panic("could not allocate simba pbm's");
283 1.1 mrg
284 1.1 mrg memset(sc->sc_sabre, 0, sizeof *pp);
285 1.1 mrg memset(sc->sc_simba_a, 0, sizeof *pp);
286 1.1 mrg memset(sc->sc_simba_b, 0, sizeof *pp);
287 1.1 mrg
288 1.1 mrg /* grab the sabre ranges; use them for both simba's */
289 1.1 mrg psycho_get_ranges(sc->sc_node, &sc->sc_sabre->pp_range,
290 1.1 mrg &sc->sc_sabre->pp_nrange);
291 1.1 mrg sc->sc_simba_b->pp_range = sc->sc_simba_a->pp_range =
292 1.1 mrg sc->sc_sabre->pp_range;
293 1.1 mrg sc->sc_simba_b->pp_nrange = sc->sc_simba_a->pp_nrange =
294 1.1 mrg sc->sc_sabre->pp_nrange;
295 1.1 mrg
296 1.1 mrg /* get the bus-range for the sabre. we expect 0..2 */
297 1.1 mrg psycho_get_bus_range(sc->sc_node, sabre_br);
298 1.1 mrg
299 1.1 mrg pba->pba_bus = sabre_br[0];
300 1.1 mrg
301 1.1 mrg printf("bus range %u to %u", sabre_br[0], sabre_br[1]);
302 1.1 mrg
303 1.1 mrg for (node = firstchild(sc->sc_node); node; node = nextsibling(node)) {
304 1.1 mrg char *name = getpropstring(node, "name");
305 1.1 mrg char *model, who;
306 1.14 eeh struct psycho_registers *regs = NULL;
307 1.12 eeh int nregs, fn;
308 1.1 mrg
309 1.1 mrg if (strcmp(name, ROM_PCI_NAME) != 0)
310 1.1 mrg continue;
311 1.1 mrg
312 1.1 mrg model = getpropstring(node, "model");
313 1.1 mrg if (strcmp(model, ROM_SIMBA_MODEL) != 0)
314 1.1 mrg continue;
315 1.1 mrg
316 1.1 mrg psycho_get_bus_range(node, simba_br);
317 1.12 eeh psycho_get_registers(node, ®s, &nregs);
318 1.1 mrg
319 1.12 eeh fn = TAG2FN(regs->phys_hi);
320 1.12 eeh switch (fn) {
321 1.12 eeh case 0:
322 1.12 eeh pp = sc->sc_simba_a;
323 1.12 eeh who = 'a';
324 1.12 eeh pp->pp_regs = regs;
325 1.12 eeh pp->pp_nregs = nregs;
326 1.12 eeh break;
327 1.12 eeh case 1:
328 1.1 mrg pp = sc->sc_simba_b;
329 1.1 mrg who = 'b';
330 1.12 eeh pp->pp_regs = regs;
331 1.12 eeh pp->pp_nregs = nregs;
332 1.12 eeh break;
333 1.12 eeh default:
334 1.27 fvdl panic("illegal simba funcion %d\n", fn);
335 1.1 mrg }
336 1.8 mrg pp->pp_pcictl = &sc->sc_regs->psy_pcictl[0];
337 1.1 mrg /* link us in .. */
338 1.1 mrg pp->pp_sc = sc;
339 1.1 mrg
340 1.1 mrg printf("; simba %c, PCI bus %d", who, simba_br[0]);
341 1.1 mrg
342 1.1 mrg /* grab the simba registers, interrupt map and map mask */
343 1.1 mrg psycho_get_intmap(node, &pp->pp_intmap, &pp->pp_nintmap);
344 1.1 mrg psycho_get_intmapmask(node, &pp->pp_intmapmask);
345 1.1 mrg
346 1.1 mrg /* allocate our tags */
347 1.1 mrg pp->pp_memt = psycho_alloc_mem_tag(pp);
348 1.1 mrg pp->pp_iot = psycho_alloc_io_tag(pp);
349 1.1 mrg pp->pp_dmat = psycho_alloc_dma_tag(pp);
350 1.1 mrg pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
351 1.1 mrg (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
352 1.1 mrg
353 1.1 mrg /* allocate a chipset for this */
354 1.1 mrg pp->pp_pc = psycho_alloc_chipset(pp, node, &_sparc_pci_chipset);
355 1.12 eeh pp->pp_pc->busno = pp->pp_bus = simba_br[0];
356 1.1 mrg }
357 1.1 mrg
358 1.1 mrg /* setup the rest of the sabre pbm */
359 1.1 mrg pp = sc->sc_sabre;
360 1.1 mrg pp->pp_sc = sc;
361 1.1 mrg pp->pp_memt = sc->sc_psycho_this->pp_memt;
362 1.1 mrg pp->pp_iot = sc->sc_psycho_this->pp_iot;
363 1.1 mrg pp->pp_dmat = sc->sc_psycho_this->pp_dmat;
364 1.1 mrg pp->pp_flags = sc->sc_psycho_this->pp_flags;
365 1.1 mrg pp->pp_intmap = NULL;
366 1.1 mrg pp->pp_regs = NULL;
367 1.1 mrg pp->pp_pcictl = sc->sc_psycho_this->pp_pcictl;
368 1.1 mrg pba->pba_pc = psycho_alloc_chipset(pp, sc->sc_node,
369 1.1 mrg sc->sc_psycho_this->pp_pc);
370 1.1 mrg
371 1.1 mrg printf("\n");
372 1.1 mrg
373 1.13 eeh
374 1.13 eeh /*
375 1.13 eeh * SABRE seems to be buggy. It only appears to work with 128K IOTSB.
376 1.13 eeh * I have tried other sizes but they just don't seem to work. Maybe
377 1.13 eeh * more testing is needed.
378 1.13 eeh *
379 1.13 eeh * The PROM reserves a certain amount of RAM for an IOTSB. The
380 1.13 eeh * problem is that it's not necessarily the full 128K. So we'll free
381 1.13 eeh * this space up and let iommu_init() allocate a full mapping.
382 1.13 eeh *
383 1.13 eeh * (Otherwise we would need to change the iommu code to handle a
384 1.13 eeh * preallocated TSB that may not cover the entire DVMA address
385 1.13 eeh * space...
386 1.13 eeh *
387 1.13 eeh * The information about this memory is shared between the
388 1.13 eeh * `virtual-dma' property, which describes the base and size of the
389 1.13 eeh * virtual region, and the IOMMU base address register which is the
390 1.13 eeh * only known pointer to the RAM. To free up the memory you need to
391 1.13 eeh * read the base addres register and then calculate the size by taking
392 1.13 eeh * the virtual size and dividing it by 1K to get the size in bytes.
393 1.13 eeh * This range can then be freed up by calling uvm_page_physload().
394 1.13 eeh *
395 1.13 eeh */
396 1.13 eeh
397 1.1 mrg /* and finally start up the IOMMU ... */
398 1.13 eeh psycho_iommu_init(sc, 7);
399 1.3 mrg
400 1.3 mrg /*
401 1.3 mrg * get us a config space tag, and punch in the physical address
402 1.3 mrg * of the PCI configuration space. note that we use unmapped
403 1.3 mrg * access to PCI configuration space, relying on the bus space
404 1.3 mrg * macros to provide the proper ASI based on the bus tag.
405 1.3 mrg */
406 1.3 mrg sc->sc_configtag = psycho_alloc_config_tag(sc->sc_simba_a);
407 1.3 mrg if (bus_space_map2(sc->sc_bustag,
408 1.3 mrg PCI_CONFIG_BUS_SPACE,
409 1.3 mrg sc->sc_basepaddr + 0x01000000,
410 1.3 mrg 0x0100000,
411 1.3 mrg 0,
412 1.3 mrg 0,
413 1.3 mrg &bh))
414 1.3 mrg panic("could not map sabre PCI configuration space");
415 1.10 mrg sc->sc_configaddr = bh;
416 1.1 mrg }
417 1.1 mrg
418 1.1 mrg /*
419 1.1 mrg * SUNW,psycho initialisation ..
420 1.30 mrg * - find the per-psycho registers
421 1.30 mrg * - figure out the IGN.
422 1.30 mrg * - find our partner psycho
423 1.30 mrg * - configure ourselves
424 1.30 mrg * - bus range, bus,
425 1.30 mrg * - get interrupt-map and interrupt-map-mask
426 1.30 mrg * - setup the chipsets.
427 1.30 mrg * - if we're the first of the pair, initialise the IOMMU, otherwise
428 1.30 mrg * just copy it's tags and addresses.
429 1.1 mrg */
430 1.1 mrg static void
431 1.22 pk psycho_init(sc, ma, pba)
432 1.1 mrg struct psycho_softc *sc;
433 1.22 pk struct mainbus_attach_args *ma;
434 1.1 mrg struct pcibus_attach_args *pba;
435 1.1 mrg {
436 1.8 mrg struct psycho_softc *osc = NULL;
437 1.8 mrg struct psycho_pbm *pp;
438 1.8 mrg bus_space_handle_t bh;
439 1.8 mrg u_int64_t csr;
440 1.8 mrg int psycho_br[2], n;
441 1.23 pk struct pci_ctl *pci_ctl;
442 1.1 mrg
443 1.1 mrg /*
444 1.22 pk * The psycho gets three register banks:
445 1.22 pk * (0) per-PBM configuration and status registers
446 1.22 pk * (1) per-PBM PCI configuration space, containing only the
447 1.22 pk * PBM 256-byte PCI header
448 1.22 pk * (2) the shared psycho configuration registers (struct psychoreg)
449 1.22 pk *
450 1.22 pk * XXX use the prom address for the psycho registers? we do so far.
451 1.22 pk */
452 1.22 pk sc->sc_regs = (struct psychoreg *)(u_long)ma->ma_address[2];
453 1.22 pk sc->sc_basepaddr = (paddr_t)ma->ma_reg[2].ur_paddr;
454 1.23 pk pci_ctl = (struct pci_ctl *)(u_long)ma->ma_address[0];
455 1.23 pk
456 1.23 pk csr = sc->sc_regs->psy_csr;
457 1.24 pk sc->sc_ign = PSYCHO_GCSR_IGN(csr) << 6;
458 1.24 pk sc->sc_mode = PSYCHO_MODE_PSYCHO;
459 1.31 mrg printf("psycho: impl %d, version %d: ign %x ",
460 1.31 mrg PSYCHO_GCSR_IMPL(csr), PSYCHO_GCSR_VERS(csr), sc->sc_ign);
461 1.24 pk
462 1.22 pk /*
463 1.24 pk * Match other psycho's that are already configured against
464 1.24 pk * the base physical address. This will be the same for a
465 1.24 pk * pair of devices that share register space.
466 1.1 mrg */
467 1.3 mrg for (n = 0; n < psycho_cd.cd_ndevs; n++) {
468 1.8 mrg
469 1.24 pk struct psycho_softc *asc =
470 1.24 pk (struct psycho_softc *)psycho_cd.cd_devs[n];
471 1.3 mrg
472 1.24 pk if (asc == NULL || asc == sc)
473 1.24 pk /* This entry is not there or it is me */
474 1.24 pk continue;
475 1.23 pk
476 1.24 pk if (asc->sc_basepaddr != sc->sc_basepaddr)
477 1.24 pk /* This is an unrelated psycho */
478 1.3 mrg continue;
479 1.3 mrg
480 1.24 pk /* Found partner */
481 1.24 pk osc = asc;
482 1.8 mrg break;
483 1.8 mrg }
484 1.8 mrg
485 1.3 mrg
486 1.3 mrg /* Oh, dear. OK, lets get started */
487 1.3 mrg
488 1.24 pk /*
489 1.24 pk * Setup the PCI control register
490 1.24 pk */
491 1.24 pk csr = bus_space_read_8(sc->sc_bustag,
492 1.24 pk (bus_space_handle_t)(u_long)&pci_ctl->pci_csr, 0);
493 1.8 mrg csr |= PCICTL_MRLM |
494 1.8 mrg PCICTL_ARB_PARK |
495 1.8 mrg PCICTL_ERRINTEN |
496 1.8 mrg PCICTL_4ENABLE;
497 1.8 mrg csr &= ~(PCICTL_SERR |
498 1.8 mrg PCICTL_CPU_PRIO |
499 1.8 mrg PCICTL_ARB_PRIO |
500 1.8 mrg PCICTL_RTRYWAIT);
501 1.24 pk bus_space_write_8(sc->sc_bustag,
502 1.24 pk (bus_space_handle_t)(u_long)&pci_ctl->pci_csr, 0, csr);
503 1.8 mrg
504 1.24 pk
505 1.24 pk /*
506 1.24 pk * Allocate our psycho_pbm
507 1.24 pk */
508 1.22 pk pp = sc->sc_psycho_this = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
509 1.22 pk if (pp == NULL)
510 1.8 mrg panic("could not allocate psycho pbm");
511 1.8 mrg
512 1.22 pk memset(pp, 0, sizeof *pp);
513 1.22 pk
514 1.22 pk pp->pp_sc = sc;
515 1.8 mrg
516 1.8 mrg /* grab the psycho ranges */
517 1.22 pk psycho_get_ranges(sc->sc_node, &pp->pp_range, &pp->pp_nrange);
518 1.8 mrg
519 1.8 mrg /* get the bus-range for the psycho */
520 1.8 mrg psycho_get_bus_range(sc->sc_node, psycho_br);
521 1.8 mrg
522 1.8 mrg pba->pba_bus = psycho_br[0];
523 1.8 mrg
524 1.8 mrg printf("bus range %u to %u", psycho_br[0], psycho_br[1]);
525 1.23 pk printf("; PCI bus %d", psycho_br[0]);
526 1.8 mrg
527 1.8 mrg pp->pp_pcictl = &sc->sc_regs->psy_pcictl[0];
528 1.8 mrg
529 1.22 pk /* grab the interrupt map and map mask */
530 1.8 mrg psycho_get_intmap(sc->sc_node, &pp->pp_intmap, &pp->pp_nintmap);
531 1.8 mrg psycho_get_intmapmask(sc->sc_node, &pp->pp_intmapmask);
532 1.8 mrg
533 1.8 mrg /* allocate our tags */
534 1.8 mrg pp->pp_memt = psycho_alloc_mem_tag(pp);
535 1.8 mrg pp->pp_iot = psycho_alloc_io_tag(pp);
536 1.8 mrg pp->pp_dmat = psycho_alloc_dma_tag(pp);
537 1.8 mrg pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
538 1.8 mrg (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
539 1.8 mrg
540 1.8 mrg /* allocate a chipset for this */
541 1.8 mrg pp->pp_pc = psycho_alloc_chipset(pp, sc->sc_node, &_sparc_pci_chipset);
542 1.8 mrg
543 1.8 mrg /* setup the rest of the psycho pbm */
544 1.22 pk pba->pba_pc = psycho_alloc_chipset(pp, sc->sc_node, pp->pp_pc);
545 1.8 mrg
546 1.8 mrg printf("\n");
547 1.8 mrg
548 1.8 mrg /*
549 1.24 pk * And finally, if we're the first of a pair of psycho's to
550 1.24 pk * arrive here, start up the IOMMU and get a config space tag.
551 1.24 pk * Note that we use unmapped access to PCI configuration space,
552 1.24 pk * relying on the bus space macros to provide the proper ASI based
553 1.24 pk * on the bus tag.
554 1.8 mrg */
555 1.24 pk if (osc == NULL) {
556 1.13 eeh /*
557 1.24 pk * Setup IOMMU and PCI configuration if we're the first
558 1.24 pk * of a pair of psycho's to arrive here.
559 1.24 pk *
560 1.13 eeh * We should calculate a TSB size based on amount of RAM
561 1.13 eeh * and number of bus controllers.
562 1.13 eeh *
563 1.13 eeh * For the moment, 32KB should be more than enough.
564 1.13 eeh */
565 1.13 eeh psycho_iommu_init(sc, 2);
566 1.8 mrg
567 1.8 mrg sc->sc_configtag = psycho_alloc_config_tag(sc->sc_psycho_this);
568 1.8 mrg if (bus_space_map2(sc->sc_bustag,
569 1.8 mrg PCI_CONFIG_BUS_SPACE,
570 1.8 mrg sc->sc_basepaddr + 0x01000000,
571 1.8 mrg 0x0100000,
572 1.8 mrg 0,
573 1.8 mrg 0,
574 1.8 mrg &bh))
575 1.23 pk panic("could not map psycho PCI configuration space");
576 1.15 simonb sc->sc_configaddr = (off_t)bh;
577 1.8 mrg } else {
578 1.24 pk /* Just copy IOMMU state, config tag and address */
579 1.24 pk sc->sc_is = osc->sc_is;
580 1.8 mrg sc->sc_configtag = osc->sc_configtag;
581 1.8 mrg sc->sc_configaddr = osc->sc_configaddr;
582 1.8 mrg }
583 1.1 mrg }
584 1.1 mrg
585 1.1 mrg /*
586 1.1 mrg * PCI bus support
587 1.1 mrg */
588 1.1 mrg
589 1.1 mrg /*
590 1.1 mrg * allocate a PCI chipset tag and set it's cookie.
591 1.1 mrg */
592 1.1 mrg static pci_chipset_tag_t
593 1.1 mrg psycho_alloc_chipset(pp, node, pc)
594 1.1 mrg struct psycho_pbm *pp;
595 1.1 mrg int node;
596 1.1 mrg pci_chipset_tag_t pc;
597 1.1 mrg {
598 1.1 mrg pci_chipset_tag_t npc;
599 1.1 mrg
600 1.1 mrg npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
601 1.1 mrg if (npc == NULL)
602 1.1 mrg panic("could not allocate pci_chipset_tag_t");
603 1.1 mrg memcpy(npc, pc, sizeof *pc);
604 1.1 mrg npc->cookie = pp;
605 1.1 mrg npc->node = node;
606 1.1 mrg
607 1.1 mrg return (npc);
608 1.1 mrg }
609 1.1 mrg
610 1.1 mrg /*
611 1.1 mrg * grovel the OBP for various psycho properties
612 1.1 mrg */
613 1.1 mrg static void
614 1.1 mrg psycho_get_bus_range(node, brp)
615 1.1 mrg int node;
616 1.1 mrg int *brp;
617 1.1 mrg {
618 1.1 mrg int n;
619 1.1 mrg
620 1.1 mrg if (getprop(node, "bus-range", sizeof(*brp), &n, (void **)&brp))
621 1.1 mrg panic("could not get psycho bus-range");
622 1.1 mrg if (n != 2)
623 1.1 mrg panic("broken psycho bus-range");
624 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n", node, brp[0], brp[1]));
625 1.1 mrg }
626 1.1 mrg
627 1.1 mrg static void
628 1.1 mrg psycho_get_ranges(node, rp, np)
629 1.1 mrg int node;
630 1.1 mrg struct psycho_ranges **rp;
631 1.1 mrg int *np;
632 1.1 mrg {
633 1.1 mrg
634 1.1 mrg if (getprop(node, "ranges", sizeof(**rp), np, (void **)rp))
635 1.1 mrg panic("could not get psycho ranges");
636 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
637 1.1 mrg }
638 1.1 mrg
639 1.1 mrg static void
640 1.1 mrg psycho_get_registers(node, rp, np)
641 1.1 mrg int node;
642 1.1 mrg struct psycho_registers **rp;
643 1.1 mrg int *np;
644 1.1 mrg {
645 1.1 mrg
646 1.1 mrg if (getprop(node, "reg", sizeof(**rp), np, (void **)rp))
647 1.1 mrg panic("could not get psycho registers");
648 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `reg' for node %08x: %d entries\n", node, *np));
649 1.1 mrg }
650 1.1 mrg
651 1.1 mrg static void
652 1.1 mrg psycho_get_intmap(node, imp, np)
653 1.1 mrg int node;
654 1.1 mrg struct psycho_interrupt_map **imp;
655 1.1 mrg int *np;
656 1.1 mrg {
657 1.1 mrg
658 1.1 mrg if (getprop(node, "interrupt-map", sizeof(**imp), np, (void **)imp))
659 1.1 mrg panic("could not get psycho interrupt-map");
660 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `interupt-map' for node %08x\n", node));
661 1.1 mrg }
662 1.1 mrg
663 1.1 mrg static void
664 1.1 mrg psycho_get_intmapmask(node, immp)
665 1.1 mrg int node;
666 1.1 mrg struct psycho_interrupt_map_mask *immp;
667 1.1 mrg {
668 1.1 mrg int n;
669 1.1 mrg
670 1.1 mrg if (getprop(node, "interrupt-map-mask", sizeof(*immp), &n,
671 1.1 mrg (void **)&immp))
672 1.1 mrg panic("could not get psycho interrupt-map-mask");
673 1.1 mrg if (n != 1)
674 1.1 mrg panic("broken psycho interrupt-map-mask");
675 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `interrupt-map-mask' for node %08x\n", node));
676 1.1 mrg }
677 1.1 mrg
678 1.1 mrg /*
679 1.1 mrg * initialise the IOMMU..
680 1.1 mrg */
681 1.1 mrg void
682 1.13 eeh psycho_iommu_init(sc, tsbsize)
683 1.1 mrg struct psycho_softc *sc;
684 1.13 eeh int tsbsize;
685 1.1 mrg {
686 1.1 mrg char *name;
687 1.24 pk struct iommu_state *is;
688 1.24 pk
689 1.24 pk is = malloc(sizeof(struct iommu_state), M_DEVBUF, M_NOWAIT);
690 1.24 pk if (is == NULL)
691 1.24 pk panic("psycho_iommu_init: malloc is");
692 1.24 pk
693 1.24 pk sc->sc_is = is;
694 1.1 mrg
695 1.1 mrg /* punch in our copies */
696 1.24 pk is->is_bustag = sc->sc_bustag;
697 1.24 pk is->is_iommu = &sc->sc_regs->psy_iommu;
698 1.13 eeh
699 1.13 eeh if (getproplen(sc->sc_node, "no-streaming-cache") < 0)
700 1.24 pk is->is_sb = 0;
701 1.13 eeh else
702 1.24 pk is->is_sb = &sc->sc_regs->psy_iommu_strbuf;
703 1.1 mrg
704 1.1 mrg /* give us a nice name.. */
705 1.1 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
706 1.1 mrg if (name == 0)
707 1.1 mrg panic("couldn't malloc iommu name");
708 1.1 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
709 1.1 mrg
710 1.24 pk iommu_init(name, is, tsbsize);
711 1.7 mrg }
712 1.7 mrg
713 1.7 mrg /*
714 1.7 mrg * below here is bus space and bus dma support
715 1.7 mrg */
716 1.7 mrg bus_space_tag_t
717 1.7 mrg psycho_alloc_bus_tag(pp, type)
718 1.7 mrg struct psycho_pbm *pp;
719 1.7 mrg int type;
720 1.7 mrg {
721 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
722 1.7 mrg bus_space_tag_t bt;
723 1.7 mrg
724 1.7 mrg bt = (bus_space_tag_t)
725 1.7 mrg malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
726 1.7 mrg if (bt == NULL)
727 1.7 mrg panic("could not allocate psycho bus tag");
728 1.7 mrg
729 1.7 mrg bzero(bt, sizeof *bt);
730 1.7 mrg bt->cookie = pp;
731 1.7 mrg bt->parent = sc->sc_bustag;
732 1.7 mrg bt->type = type;
733 1.7 mrg bt->sparc_bus_map = _psycho_bus_map;
734 1.7 mrg bt->sparc_bus_mmap = psycho_bus_mmap;
735 1.7 mrg bt->sparc_intr_establish = psycho_intr_establish;
736 1.7 mrg return (bt);
737 1.7 mrg }
738 1.7 mrg
739 1.7 mrg bus_dma_tag_t
740 1.7 mrg psycho_alloc_dma_tag(pp)
741 1.7 mrg struct psycho_pbm *pp;
742 1.7 mrg {
743 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
744 1.7 mrg bus_dma_tag_t dt, pdt = sc->sc_dmatag;
745 1.7 mrg
746 1.7 mrg dt = (bus_dma_tag_t)
747 1.7 mrg malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
748 1.7 mrg if (dt == NULL)
749 1.7 mrg panic("could not allocate psycho dma tag");
750 1.7 mrg
751 1.7 mrg bzero(dt, sizeof *dt);
752 1.7 mrg dt->_cookie = pp;
753 1.7 mrg dt->_parent = pdt;
754 1.7 mrg #define PCOPY(x) dt->x = pdt->x
755 1.7 mrg PCOPY(_dmamap_create);
756 1.7 mrg PCOPY(_dmamap_destroy);
757 1.7 mrg dt->_dmamap_load = psycho_dmamap_load;
758 1.7 mrg PCOPY(_dmamap_load_mbuf);
759 1.7 mrg PCOPY(_dmamap_load_uio);
760 1.9 eeh dt->_dmamap_load_raw = psycho_dmamap_load_raw;
761 1.7 mrg dt->_dmamap_unload = psycho_dmamap_unload;
762 1.7 mrg dt->_dmamap_sync = psycho_dmamap_sync;
763 1.7 mrg dt->_dmamem_alloc = psycho_dmamem_alloc;
764 1.7 mrg dt->_dmamem_free = psycho_dmamem_free;
765 1.7 mrg dt->_dmamem_map = psycho_dmamem_map;
766 1.7 mrg dt->_dmamem_unmap = psycho_dmamem_unmap;
767 1.7 mrg PCOPY(_dmamem_mmap);
768 1.7 mrg #undef PCOPY
769 1.7 mrg return (dt);
770 1.7 mrg }
771 1.7 mrg
772 1.7 mrg /*
773 1.7 mrg * bus space support. <sparc64/dev/psychoreg.h> has a discussion about
774 1.7 mrg * PCI physical addresses.
775 1.7 mrg */
776 1.7 mrg
777 1.7 mrg static int get_childspace __P((int));
778 1.7 mrg
779 1.7 mrg static int
780 1.7 mrg get_childspace(type)
781 1.7 mrg int type;
782 1.7 mrg {
783 1.7 mrg int ss;
784 1.7 mrg
785 1.7 mrg switch (type) {
786 1.7 mrg case PCI_CONFIG_BUS_SPACE:
787 1.7 mrg ss = 0x00;
788 1.7 mrg break;
789 1.7 mrg case PCI_IO_BUS_SPACE:
790 1.7 mrg ss = 0x01;
791 1.7 mrg break;
792 1.7 mrg case PCI_MEMORY_BUS_SPACE:
793 1.7 mrg ss = 0x02;
794 1.7 mrg break;
795 1.7 mrg #if 0
796 1.7 mrg /* we don't do 64 bit memory space */
797 1.7 mrg case PCI_MEMORY64_BUS_SPACE:
798 1.7 mrg ss = 0x03;
799 1.7 mrg break;
800 1.7 mrg #endif
801 1.7 mrg default:
802 1.7 mrg panic("get_childspace: unknown bus type");
803 1.7 mrg }
804 1.7 mrg
805 1.7 mrg return (ss);
806 1.7 mrg }
807 1.7 mrg
808 1.7 mrg static int
809 1.7 mrg _psycho_bus_map(t, btype, offset, size, flags, vaddr, hp)
810 1.7 mrg bus_space_tag_t t;
811 1.7 mrg bus_type_t btype;
812 1.7 mrg bus_addr_t offset;
813 1.7 mrg bus_size_t size;
814 1.7 mrg int flags;
815 1.7 mrg vaddr_t vaddr;
816 1.7 mrg bus_space_handle_t *hp;
817 1.7 mrg {
818 1.7 mrg struct psycho_pbm *pp = t->cookie;
819 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
820 1.7 mrg int i, ss;
821 1.7 mrg
822 1.27 fvdl DPRINTF(PDB_BUSMAP, ("_psycho_bus_map: type %d off %qx sz %qx flags %d va %p", t->type, (unsigned long long)offset, (unsigned long long)size, flags,
823 1.27 fvdl (void *)vaddr));
824 1.7 mrg
825 1.7 mrg ss = get_childspace(t->type);
826 1.7 mrg DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
827 1.7 mrg
828 1.7 mrg
829 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
830 1.7 mrg bus_addr_t paddr;
831 1.7 mrg
832 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
833 1.7 mrg continue;
834 1.7 mrg
835 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
836 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
837 1.7 mrg DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr space %lx offset %lx paddr %qx\n",
838 1.27 fvdl (long)ss, (long)offset,
839 1.27 fvdl (unsigned long long)paddr));
840 1.7 mrg return (bus_space_map2(sc->sc_bustag, t->type, paddr,
841 1.7 mrg size, flags, vaddr, hp));
842 1.7 mrg }
843 1.7 mrg DPRINTF(PDB_BUSMAP, (" FAILED\n"));
844 1.7 mrg return (EINVAL);
845 1.7 mrg }
846 1.7 mrg
847 1.7 mrg static int
848 1.7 mrg psycho_bus_mmap(t, btype, paddr, flags, hp)
849 1.7 mrg bus_space_tag_t t;
850 1.7 mrg bus_type_t btype;
851 1.7 mrg bus_addr_t paddr;
852 1.7 mrg int flags;
853 1.7 mrg bus_space_handle_t *hp;
854 1.7 mrg {
855 1.7 mrg bus_addr_t offset = paddr;
856 1.7 mrg struct psycho_pbm *pp = t->cookie;
857 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
858 1.7 mrg int i, ss;
859 1.7 mrg
860 1.7 mrg ss = get_childspace(t->type);
861 1.7 mrg
862 1.27 fvdl DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: type %d flags %d pa %qx\n", btype, flags, (unsigned long long)paddr));
863 1.7 mrg
864 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
865 1.7 mrg bus_addr_t paddr;
866 1.7 mrg
867 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
868 1.7 mrg continue;
869 1.7 mrg
870 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
871 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
872 1.7 mrg DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr space %lx offset %lx paddr %qx\n",
873 1.27 fvdl (long)ss, (long)offset,
874 1.27 fvdl (unsigned long long)paddr));
875 1.7 mrg return (bus_space_mmap(sc->sc_bustag, 0, paddr,
876 1.7 mrg flags, hp));
877 1.7 mrg }
878 1.7 mrg
879 1.7 mrg return (-1);
880 1.7 mrg }
881 1.7 mrg
882 1.7 mrg /*
883 1.7 mrg * interrupt mapping. this tells what sparc ipl any given ino runs at.
884 1.7 mrg */
885 1.7 mrg static int pci_ino_to_ipl_table[] = {
886 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 0, INTA#/B#/C#/D# */
887 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 1, INTA#/B#/C#/D# */
888 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 2, INTA#/B#/C#/D# (unavailable) */
889 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 3, INTA#/B#/C#/D# (unavailable) */
890 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 0, INTA#/B#/C#/D# */
891 1.19 pk 0, 0, 0, 0, /* PCI B, Slot 1, INTA#/B#/C#/D# */
892 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 2, INTA#/B#/C#/D# */
893 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 3, INTA#/B#/C#/D# */
894 1.31 mrg
895 1.18 eeh PIL_SCSI, /* SCSI */
896 1.18 eeh PIL_NET, /* Ethernet */
897 1.7 mrg 3, /* Parallel */
898 1.18 eeh PIL_AUD, /* Audio Record */
899 1.31 mrg
900 1.18 eeh PIL_AUD, /* Audio Playback */
901 1.7 mrg 14, /* Power Fail */
902 1.7 mrg 4, /* Keyboard/Mouse/Serial */
903 1.18 eeh PIL_FD, /* Floppy */
904 1.31 mrg
905 1.7 mrg 14, /* Thermal Warning */
906 1.18 eeh PIL_SER, /* Keyboard */
907 1.18 eeh PIL_SER, /* Mouse */
908 1.18 eeh PIL_SER, /* Serial */
909 1.31 mrg
910 1.7 mrg 0, /* Reserved */
911 1.7 mrg 0, /* Reserved */
912 1.7 mrg 14, /* Uncorrectable ECC error */
913 1.7 mrg 14, /* Correctable ECC error */
914 1.31 mrg
915 1.7 mrg 14, /* PCI A bus error */
916 1.7 mrg 14, /* PCI B bus error */
917 1.7 mrg 14, /* power management */
918 1.7 mrg };
919 1.7 mrg
920 1.7 mrg /*
921 1.7 mrg * install an interrupt handler for a PCI device
922 1.7 mrg */
923 1.7 mrg void *
924 1.21 pk psycho_intr_establish(t, ihandle, level, flags, handler, arg)
925 1.7 mrg bus_space_tag_t t;
926 1.21 pk int ihandle;
927 1.7 mrg int level;
928 1.7 mrg int flags;
929 1.7 mrg int (*handler) __P((void *));
930 1.7 mrg void *arg;
931 1.7 mrg {
932 1.7 mrg struct psycho_pbm *pp = t->cookie;
933 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
934 1.7 mrg struct intrhand *ih;
935 1.7 mrg int ino;
936 1.21 pk long vec = ihandle;
937 1.7 mrg
938 1.7 mrg ih = (struct intrhand *)
939 1.7 mrg malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
940 1.7 mrg if (ih == NULL)
941 1.7 mrg return (NULL);
942 1.7 mrg
943 1.31 mrg DPRINTF(PDB_INTR, ("\npsycho_intr_establish: ihandle %x vec %lx", ihandle, vec));
944 1.7 mrg ino = INTINO(vec);
945 1.7 mrg DPRINTF(PDB_INTR, (" ino %x", ino));
946 1.7 mrg if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) == 0) {
947 1.7 mrg volatile int64_t *intrmapptr, *intrclrptr;
948 1.7 mrg int64_t intrmap = 0;
949 1.7 mrg int i;
950 1.7 mrg
951 1.27 fvdl DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %p\nHunting for IRQ...\n",
952 1.7 mrg (long)ino, intrlev[ino]));
953 1.7 mrg if ((ino & INTMAP_OBIO) == 0) {
954 1.7 mrg /*
955 1.7 mrg * there are only 8 PCI interrupt INO's available
956 1.7 mrg */
957 1.7 mrg i = INTPCIINOX(vec);
958 1.7 mrg
959 1.7 mrg intrmapptr = &((&sc->sc_regs->pcia_slot0_int)[i]);
960 1.19 pk intrclrptr = &sc->sc_regs->pcia0_clr_int[ino];
961 1.7 mrg
962 1.7 mrg DPRINTF(PDB_INTR, ("- turning on PCI intr %d", i));
963 1.7 mrg } else {
964 1.7 mrg /*
965 1.7 mrg * there are INTPCI_MAXOBINO (0x16) OBIO interrupts
966 1.7 mrg * available here (i think).
967 1.7 mrg */
968 1.7 mrg i = INTPCIOBINOX(vec);
969 1.7 mrg if (i > INTPCI_MAXOBINO)
970 1.27 fvdl panic("ino %ld", vec);
971 1.7 mrg
972 1.7 mrg intrmapptr = &((&sc->sc_regs->scsi_int_map)[i]);
973 1.7 mrg intrclrptr = &((&sc->sc_regs->scsi_clr_int)[i]);
974 1.7 mrg
975 1.7 mrg DPRINTF(PDB_INTR, ("- turning on OBIO intr %d", i));
976 1.7 mrg }
977 1.7 mrg
978 1.7 mrg /* Register the map and clear intr registers */
979 1.7 mrg ih->ih_map = intrmapptr;
980 1.7 mrg ih->ih_clr = intrclrptr;
981 1.7 mrg
982 1.7 mrg /*
983 1.7 mrg * Read the current value as we can't change it besides the
984 1.7 mrg * valid bit so so make sure only this bit is changed.
985 1.7 mrg */
986 1.7 mrg intrmap = *intrmapptr;
987 1.27 fvdl DPRINTF(PDB_INTR, ("; read intrmap = %016qx",
988 1.27 fvdl (unsigned long long)intrmap));
989 1.7 mrg
990 1.7 mrg /* Enable the interrupt */
991 1.7 mrg intrmap |= INTMAP_V;
992 1.7 mrg DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
993 1.27 fvdl DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n",
994 1.27 fvdl (unsigned long long)intrmap));
995 1.7 mrg *intrmapptr = intrmap;
996 1.7 mrg DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
997 1.27 fvdl (unsigned long long)(intrmap = *intrmapptr)));
998 1.7 mrg }
999 1.10 mrg #ifdef NOT_DEBUG
1000 1.7 mrg if (psycho_debug & PDB_INTR) {
1001 1.7 mrg long i;
1002 1.7 mrg
1003 1.7 mrg for (i = 0; i < 500000000; i++)
1004 1.7 mrg continue;
1005 1.7 mrg }
1006 1.7 mrg #endif
1007 1.7 mrg
1008 1.7 mrg ih->ih_fun = handler;
1009 1.7 mrg ih->ih_arg = arg;
1010 1.24 pk ih->ih_number = ino | sc->sc_ign;
1011 1.21 pk /*
1012 1.21 pk * If a `device class' level is specified, use it,
1013 1.21 pk * else get the PIL from a built-in table.
1014 1.21 pk */
1015 1.21 pk if (level != IPL_NONE)
1016 1.21 pk ih->ih_pil = level;
1017 1.31 mrg else if (ino > (sizeof(pci_ino_to_ipl_table) / sizeof(int)))
1018 1.31 mrg ih->ih_pil = 0;
1019 1.21 pk else
1020 1.21 pk ih->ih_pil = pci_ino_to_ipl_table[ino];
1021 1.19 pk
1022 1.19 pk DPRINTF(PDB_INTR, (
1023 1.19 pk "; installing handler %p arg %p with ino %u pil %u\n",
1024 1.19 pk handler, arg, (u_int)ino, (u_int)ih->ih_pil));
1025 1.19 pk
1026 1.7 mrg intr_establish(ih->ih_pil, ih);
1027 1.7 mrg return (ih);
1028 1.7 mrg }
1029 1.7 mrg
1030 1.7 mrg /*
1031 1.7 mrg * hooks into the iommu dvma calls.
1032 1.7 mrg */
1033 1.7 mrg int
1034 1.7 mrg psycho_dmamap_load(t, map, buf, buflen, p, flags)
1035 1.7 mrg bus_dma_tag_t t;
1036 1.7 mrg bus_dmamap_t map;
1037 1.7 mrg void *buf;
1038 1.7 mrg bus_size_t buflen;
1039 1.7 mrg struct proc *p;
1040 1.7 mrg int flags;
1041 1.7 mrg {
1042 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1043 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1044 1.7 mrg
1045 1.24 pk return (iommu_dvmamap_load(t, sc->sc_is, map, buf, buflen, p, flags));
1046 1.7 mrg }
1047 1.7 mrg
1048 1.7 mrg void
1049 1.7 mrg psycho_dmamap_unload(t, map)
1050 1.7 mrg bus_dma_tag_t t;
1051 1.7 mrg bus_dmamap_t map;
1052 1.7 mrg {
1053 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1054 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1055 1.7 mrg
1056 1.24 pk iommu_dvmamap_unload(t, sc->sc_is, map);
1057 1.9 eeh }
1058 1.9 eeh
1059 1.9 eeh int
1060 1.10 mrg psycho_dmamap_load_raw(t, map, segs, nsegs, size, flags)
1061 1.10 mrg bus_dma_tag_t t;
1062 1.9 eeh bus_dmamap_t map;
1063 1.9 eeh bus_dma_segment_t *segs;
1064 1.9 eeh int nsegs;
1065 1.9 eeh bus_size_t size;
1066 1.9 eeh int flags;
1067 1.9 eeh {
1068 1.9 eeh struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1069 1.9 eeh struct psycho_softc *sc = pp->pp_sc;
1070 1.9 eeh
1071 1.24 pk return (iommu_dvmamap_load_raw(t, sc->sc_is, map, segs, nsegs, flags, size));
1072 1.7 mrg }
1073 1.7 mrg
1074 1.7 mrg void
1075 1.7 mrg psycho_dmamap_sync(t, map, offset, len, ops)
1076 1.7 mrg bus_dma_tag_t t;
1077 1.7 mrg bus_dmamap_t map;
1078 1.7 mrg bus_addr_t offset;
1079 1.7 mrg bus_size_t len;
1080 1.7 mrg int ops;
1081 1.7 mrg {
1082 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1083 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1084 1.7 mrg
1085 1.13 eeh if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
1086 1.13 eeh /* Flush the CPU then the IOMMU */
1087 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1088 1.24 pk iommu_dvmamap_sync(t, sc->sc_is, map, offset, len, ops);
1089 1.13 eeh }
1090 1.13 eeh if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
1091 1.13 eeh /* Flush the IOMMU then the CPU */
1092 1.24 pk iommu_dvmamap_sync(t, sc->sc_is, map, offset, len, ops);
1093 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1094 1.13 eeh }
1095 1.13 eeh
1096 1.7 mrg }
1097 1.7 mrg
1098 1.7 mrg int
1099 1.7 mrg psycho_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
1100 1.7 mrg bus_dma_tag_t t;
1101 1.7 mrg bus_size_t size;
1102 1.7 mrg bus_size_t alignment;
1103 1.7 mrg bus_size_t boundary;
1104 1.7 mrg bus_dma_segment_t *segs;
1105 1.7 mrg int nsegs;
1106 1.7 mrg int *rsegs;
1107 1.7 mrg int flags;
1108 1.7 mrg {
1109 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1110 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1111 1.7 mrg
1112 1.24 pk return (iommu_dvmamem_alloc(t, sc->sc_is, size, alignment, boundary,
1113 1.7 mrg segs, nsegs, rsegs, flags));
1114 1.7 mrg }
1115 1.7 mrg
1116 1.7 mrg void
1117 1.7 mrg psycho_dmamem_free(t, segs, nsegs)
1118 1.7 mrg bus_dma_tag_t t;
1119 1.7 mrg bus_dma_segment_t *segs;
1120 1.7 mrg int nsegs;
1121 1.7 mrg {
1122 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1123 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1124 1.7 mrg
1125 1.24 pk iommu_dvmamem_free(t, sc->sc_is, segs, nsegs);
1126 1.7 mrg }
1127 1.7 mrg
1128 1.7 mrg int
1129 1.7 mrg psycho_dmamem_map(t, segs, nsegs, size, kvap, flags)
1130 1.7 mrg bus_dma_tag_t t;
1131 1.7 mrg bus_dma_segment_t *segs;
1132 1.7 mrg int nsegs;
1133 1.7 mrg size_t size;
1134 1.7 mrg caddr_t *kvap;
1135 1.7 mrg int flags;
1136 1.7 mrg {
1137 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1138 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1139 1.7 mrg
1140 1.24 pk return (iommu_dvmamem_map(t, sc->sc_is, segs, nsegs, size, kvap, flags));
1141 1.7 mrg }
1142 1.7 mrg
1143 1.7 mrg void
1144 1.7 mrg psycho_dmamem_unmap(t, kva, size)
1145 1.7 mrg bus_dma_tag_t t;
1146 1.7 mrg caddr_t kva;
1147 1.7 mrg size_t size;
1148 1.7 mrg {
1149 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1150 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1151 1.7 mrg
1152 1.24 pk iommu_dvmamem_unmap(t, sc->sc_is, kva, size);
1153 1.1 mrg }
1154