psycho.c revision 1.45 1 1.45 eeh /* $NetBSD: psycho.c,v 1.45 2002/03/20 18:54:47 eeh Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.3 mrg * Copyright (c) 1999, 2000 Matthew R. Green
5 1.1 mrg * All rights reserved.
6 1.1 mrg *
7 1.1 mrg * Redistribution and use in source and binary forms, with or without
8 1.1 mrg * modification, are permitted provided that the following conditions
9 1.1 mrg * are met:
10 1.1 mrg * 1. Redistributions of source code must retain the above copyright
11 1.1 mrg * notice, this list of conditions and the following disclaimer.
12 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 mrg * notice, this list of conditions and the following disclaimer in the
14 1.1 mrg * documentation and/or other materials provided with the distribution.
15 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
16 1.1 mrg * derived from this software without specific prior written permission.
17 1.1 mrg *
18 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 mrg * SUCH DAMAGE.
29 1.1 mrg */
30 1.1 mrg
31 1.7 mrg #include "opt_ddb.h"
32 1.7 mrg
33 1.1 mrg /*
34 1.34 eeh * Support for `psycho' and `psycho+' UPA to PCI bridge and
35 1.34 eeh * UltraSPARC IIi and IIe `sabre' PCI controllers.
36 1.1 mrg */
37 1.1 mrg
38 1.1 mrg #ifdef DEBUG
39 1.7 mrg #define PDB_PROM 0x01
40 1.34 eeh #define PDB_BUSMAP 0x02
41 1.34 eeh #define PDB_INTR 0x04
42 1.3 mrg int psycho_debug = 0x0;
43 1.1 mrg #define DPRINTF(l, s) do { if (psycho_debug & l) printf s; } while (0)
44 1.1 mrg #else
45 1.1 mrg #define DPRINTF(l, s)
46 1.1 mrg #endif
47 1.1 mrg
48 1.1 mrg #include <sys/param.h>
49 1.7 mrg #include <sys/device.h>
50 1.7 mrg #include <sys/errno.h>
51 1.1 mrg #include <sys/extent.h>
52 1.7 mrg #include <sys/malloc.h>
53 1.7 mrg #include <sys/systm.h>
54 1.1 mrg #include <sys/time.h>
55 1.34 eeh #include <sys/reboot.h>
56 1.1 mrg
57 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
58 1.1 mrg #include <machine/bus.h>
59 1.1 mrg #include <machine/autoconf.h>
60 1.18 eeh #include <machine/psl.h>
61 1.1 mrg
62 1.1 mrg #include <dev/pci/pcivar.h>
63 1.1 mrg #include <dev/pci/pcireg.h>
64 1.1 mrg
65 1.1 mrg #include <sparc64/dev/iommureg.h>
66 1.1 mrg #include <sparc64/dev/iommuvar.h>
67 1.1 mrg #include <sparc64/dev/psychoreg.h>
68 1.1 mrg #include <sparc64/dev/psychovar.h>
69 1.7 mrg #include <sparc64/sparc64/cache.h>
70 1.1 mrg
71 1.8 mrg #include "ioconf.h"
72 1.8 mrg
73 1.1 mrg static pci_chipset_tag_t psycho_alloc_chipset __P((struct psycho_pbm *, int,
74 1.1 mrg pci_chipset_tag_t));
75 1.1 mrg static void psycho_get_bus_range __P((int, int *));
76 1.1 mrg static void psycho_get_ranges __P((int, struct psycho_ranges **, int *));
77 1.34 eeh static void psycho_set_intr __P((struct psycho_softc *, int, void *,
78 1.34 eeh u_int64_t *, u_int64_t *));
79 1.34 eeh
80 1.34 eeh /* Interrupt handlers */
81 1.34 eeh static int psycho_ue __P((void *));
82 1.34 eeh static int psycho_ce __P((void *));
83 1.34 eeh static int psycho_bus_a __P((void *));
84 1.34 eeh static int psycho_bus_b __P((void *));
85 1.34 eeh static int psycho_powerfail __P((void *));
86 1.34 eeh static int psycho_wakeup __P((void *));
87 1.34 eeh
88 1.1 mrg
89 1.1 mrg /* IOMMU support */
90 1.13 eeh static void psycho_iommu_init __P((struct psycho_softc *, int));
91 1.1 mrg
92 1.7 mrg /*
93 1.7 mrg * bus space and bus dma support for UltraSPARC `psycho'. note that most
94 1.7 mrg * of the bus dma support is provided by the iommu dvma controller.
95 1.7 mrg */
96 1.44 eeh static paddr_t psycho_bus_mmap __P((bus_space_tag_t, bus_addr_t, off_t,
97 1.44 eeh int, int));
98 1.44 eeh static int _psycho_bus_map __P((bus_space_tag_t, bus_addr_t, bus_size_t, int,
99 1.44 eeh vaddr_t, bus_space_handle_t *));
100 1.21 pk static void *psycho_intr_establish __P((bus_space_tag_t, int, int, int,
101 1.7 mrg int (*) __P((void *)), void *));
102 1.7 mrg
103 1.7 mrg static int psycho_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
104 1.7 mrg bus_size_t, struct proc *, int));
105 1.7 mrg static void psycho_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
106 1.9 eeh static int psycho_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
107 1.9 eeh bus_dma_segment_t *, int, bus_size_t, int));
108 1.7 mrg static void psycho_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
109 1.7 mrg bus_size_t, int));
110 1.7 mrg int psycho_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t, bus_size_t,
111 1.7 mrg bus_dma_segment_t *, int, int *, int));
112 1.7 mrg void psycho_dmamem_free __P((bus_dma_tag_t, bus_dma_segment_t *, int));
113 1.7 mrg int psycho_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *, int, size_t,
114 1.7 mrg caddr_t *, int));
115 1.7 mrg void psycho_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
116 1.7 mrg
117 1.7 mrg /* base pci_chipset */
118 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
119 1.1 mrg
120 1.1 mrg /*
121 1.1 mrg * autoconfiguration
122 1.1 mrg */
123 1.1 mrg static int psycho_match __P((struct device *, struct cfdata *, void *));
124 1.1 mrg static void psycho_attach __P((struct device *, struct device *, void *));
125 1.1 mrg static int psycho_print __P((void *aux, const char *p));
126 1.1 mrg
127 1.1 mrg struct cfattach psycho_ca = {
128 1.1 mrg sizeof(struct psycho_softc), psycho_match, psycho_attach
129 1.1 mrg };
130 1.1 mrg
131 1.1 mrg /*
132 1.34 eeh * "sabre" is the UltraSPARC IIi onboard UPA to PCI bridge. It manages a
133 1.34 eeh * single PCI bus and does not have a streaming buffer. It often has an APB
134 1.34 eeh * (advanced PCI bridge) connected to it, which was designed specifically for
135 1.34 eeh * the IIi. The APB let's the IIi handle two independednt PCI buses, and
136 1.34 eeh * appears as two "simba"'s underneath the sabre.
137 1.34 eeh *
138 1.34 eeh * "psycho" and "psycho+" is a dual UPA to PCI bridge. It sits on the UPA bus
139 1.34 eeh * and manages two PCI buses. "psycho" has two 64-bit 33MHz buses, while
140 1.34 eeh * "psycho+" controls both a 64-bit 33Mhz and a 64-bit 66Mhz PCI bus. You
141 1.34 eeh * will usually find a "psycho+" since I don't think the original "psycho"
142 1.34 eeh * ever shipped, and if it did it would be in the U30.
143 1.34 eeh *
144 1.34 eeh * Each "psycho" PCI bus appears as a separate OFW node, but since they are
145 1.34 eeh * both part of the same IC, they only have a single register space. As such,
146 1.34 eeh * they need to be configured together, even though the autoconfiguration will
147 1.34 eeh * attach them separately.
148 1.34 eeh *
149 1.34 eeh * On UltraIIi machines, "sabre" itself usually takes pci0, with "simba" often
150 1.34 eeh * as pci1 and pci2, although they have been implemented with other PCI bus
151 1.34 eeh * numbers on some machines.
152 1.34 eeh *
153 1.34 eeh * On UltraII machines, there can be any number of "psycho+" ICs, each
154 1.34 eeh * providing two PCI buses.
155 1.34 eeh *
156 1.34 eeh *
157 1.34 eeh * XXXX The psycho/sabre node has an `interrupts' attribute. They contain
158 1.34 eeh * the values of the following interrupts in this order:
159 1.1 mrg *
160 1.34 eeh * PCI Bus Error (30)
161 1.34 eeh * DMA UE (2e)
162 1.34 eeh * DMA CE (2f)
163 1.34 eeh * Power Fail (25)
164 1.34 eeh *
165 1.34 eeh * We really should attach handlers for each.
166 1.1 mrg *
167 1.1 mrg */
168 1.35 eeh
169 1.1 mrg #define ROM_PCI_NAME "pci"
170 1.35 eeh
171 1.35 eeh struct psycho_names {
172 1.35 eeh char *p_name;
173 1.35 eeh int p_type;
174 1.35 eeh } psycho_names[] = {
175 1.35 eeh { "SUNW,psycho", PSYCHO_MODE_PSYCHO },
176 1.35 eeh { "pci108e,8000", PSYCHO_MODE_PSYCHO },
177 1.35 eeh { "SUNW,sabre", PSYCHO_MODE_SABRE },
178 1.35 eeh { "pci108e,a000", PSYCHO_MODE_SABRE },
179 1.35 eeh { "pci108e,a001", PSYCHO_MODE_SABRE },
180 1.35 eeh { NULL, 0 }
181 1.35 eeh };
182 1.1 mrg
183 1.1 mrg static int
184 1.1 mrg psycho_match(parent, match, aux)
185 1.1 mrg struct device *parent;
186 1.1 mrg struct cfdata *match;
187 1.1 mrg void *aux;
188 1.1 mrg {
189 1.1 mrg struct mainbus_attach_args *ma = aux;
190 1.38 eeh char *model = PROM_getpropstring(ma->ma_node, "model");
191 1.35 eeh int i;
192 1.1 mrg
193 1.1 mrg /* match on a name of "pci" and a sabre or a psycho */
194 1.35 eeh if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0) {
195 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
196 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0)
197 1.35 eeh return (1);
198 1.35 eeh
199 1.38 eeh model = PROM_getpropstring(ma->ma_node, "compatible");
200 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
201 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0)
202 1.35 eeh return (1);
203 1.35 eeh }
204 1.1 mrg return (0);
205 1.1 mrg }
206 1.1 mrg
207 1.34 eeh /*
208 1.34 eeh * SUNW,psycho initialisation ..
209 1.34 eeh * - find the per-psycho registers
210 1.34 eeh * - figure out the IGN.
211 1.34 eeh * - find our partner psycho
212 1.34 eeh * - configure ourselves
213 1.34 eeh * - bus range, bus,
214 1.34 eeh * - get interrupt-map and interrupt-map-mask
215 1.34 eeh * - setup the chipsets.
216 1.34 eeh * - if we're the first of the pair, initialise the IOMMU, otherwise
217 1.34 eeh * just copy it's tags and addresses.
218 1.34 eeh */
219 1.1 mrg static void
220 1.1 mrg psycho_attach(parent, self, aux)
221 1.1 mrg struct device *parent, *self;
222 1.1 mrg void *aux;
223 1.1 mrg {
224 1.1 mrg struct psycho_softc *sc = (struct psycho_softc *)self;
225 1.34 eeh struct psycho_softc *osc = NULL;
226 1.34 eeh struct psycho_pbm *pp;
227 1.1 mrg struct pcibus_attach_args pba;
228 1.1 mrg struct mainbus_attach_args *ma = aux;
229 1.34 eeh bus_space_handle_t bh;
230 1.34 eeh u_int64_t csr;
231 1.35 eeh int psycho_br[2], n, i;
232 1.45 eeh bus_space_handle_t pci_ctl;
233 1.38 eeh char *model = PROM_getpropstring(ma->ma_node, "model");
234 1.1 mrg
235 1.1 mrg printf("\n");
236 1.1 mrg
237 1.1 mrg sc->sc_node = ma->ma_node;
238 1.1 mrg sc->sc_bustag = ma->ma_bustag;
239 1.1 mrg sc->sc_dmatag = ma->ma_dmatag;
240 1.1 mrg
241 1.1 mrg /*
242 1.45 eeh * Identify the device.
243 1.1 mrg */
244 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
245 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0) {
246 1.35 eeh sc->sc_mode = psycho_names[i].p_type;
247 1.35 eeh goto found;
248 1.35 eeh }
249 1.35 eeh
250 1.38 eeh model = PROM_getpropstring(ma->ma_node, "compatible");
251 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
252 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0) {
253 1.35 eeh sc->sc_mode = psycho_names[i].p_type;
254 1.35 eeh goto found;
255 1.35 eeh }
256 1.34 eeh
257 1.35 eeh panic("unknown psycho model %s", model);
258 1.35 eeh found:
259 1.1 mrg
260 1.1 mrg /*
261 1.22 pk * The psycho gets three register banks:
262 1.22 pk * (0) per-PBM configuration and status registers
263 1.22 pk * (1) per-PBM PCI configuration space, containing only the
264 1.22 pk * PBM 256-byte PCI header
265 1.22 pk * (2) the shared psycho configuration registers (struct psychoreg)
266 1.22 pk */
267 1.34 eeh
268 1.34 eeh /* Register layouts are different. stuupid. */
269 1.34 eeh if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
270 1.34 eeh sc->sc_basepaddr = (paddr_t)ma->ma_reg[2].ur_paddr;
271 1.34 eeh
272 1.34 eeh if (ma->ma_naddress > 2) {
273 1.45 eeh sparc_promaddr_to_handle(sc->sc_bustag,
274 1.45 eeh ma->ma_address[2], &sc->sc_bh);
275 1.45 eeh sparc_promaddr_to_handle(sc->sc_bustag,
276 1.45 eeh ma->ma_address[0], &pci_ctl);
277 1.45 eeh
278 1.34 eeh sc->sc_regs = (struct psychoreg *)
279 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
280 1.34 eeh } else if (ma->ma_nreg > 2) {
281 1.34 eeh
282 1.34 eeh /* We need to map this in ourselves. */
283 1.44 eeh if (bus_space_map(sc->sc_bustag,
284 1.34 eeh ma->ma_reg[2].ur_paddr,
285 1.45 eeh ma->ma_reg[2].ur_len, BUS_SPACE_MAP_LINEAR,
286 1.45 eeh &sc->sc_bh))
287 1.34 eeh panic("psycho_attach: cannot map regs");
288 1.45 eeh sc->sc_regs = (struct psychoreg *)
289 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
290 1.34 eeh
291 1.44 eeh if (bus_space_map(sc->sc_bustag,
292 1.34 eeh ma->ma_reg[0].ur_paddr,
293 1.45 eeh ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
294 1.45 eeh &pci_ctl))
295 1.34 eeh panic("psycho_attach: cannot map ctl");
296 1.34 eeh } else
297 1.34 eeh panic("psycho_attach: %d not enough registers",
298 1.34 eeh ma->ma_nreg);
299 1.34 eeh } else {
300 1.34 eeh sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
301 1.34 eeh
302 1.34 eeh if (ma->ma_naddress) {
303 1.45 eeh sparc_promaddr_to_handle(sc->sc_bustag,
304 1.45 eeh ma->ma_address[0], &sc->sc_bh);
305 1.34 eeh sc->sc_regs = (struct psychoreg *)
306 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
307 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
308 1.45 eeh offsetof(struct psychoreg, psy_pcictl),
309 1.45 eeh sizeof(struct pci_ctl), &pci_ctl);
310 1.34 eeh } else if (ma->ma_nreg) {
311 1.34 eeh
312 1.34 eeh /* We need to map this in ourselves. */
313 1.44 eeh if (bus_space_map(sc->sc_bustag,
314 1.34 eeh ma->ma_reg[0].ur_paddr,
315 1.45 eeh ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
316 1.45 eeh &sc->sc_bh))
317 1.34 eeh panic("psycho_attach: cannot map regs");
318 1.45 eeh sc->sc_regs = (struct psychoreg *)
319 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
320 1.45 eeh
321 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
322 1.45 eeh offsetof(struct psychoreg, psy_pcictl),
323 1.45 eeh sizeof(struct pci_ctl), &pci_ctl);
324 1.34 eeh } else
325 1.34 eeh panic("psycho_attach: %d not enough registers",
326 1.34 eeh ma->ma_nreg);
327 1.34 eeh }
328 1.23 pk
329 1.45 eeh
330 1.45 eeh csr = bus_space_read_8(sc->sc_bustag, sc->sc_bh,
331 1.45 eeh offsetof(struct psychoreg, psy_csr));
332 1.34 eeh sc->sc_ign = 0x7c0; /* APB IGN is always 0x7c */
333 1.34 eeh if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
334 1.34 eeh sc->sc_ign = PSYCHO_GCSR_IGN(csr) << 6;
335 1.24 pk
336 1.34 eeh printf("%s: impl %d, version %d: ign %x ",
337 1.34 eeh model, PSYCHO_GCSR_IMPL(csr), PSYCHO_GCSR_VERS(csr),
338 1.34 eeh sc->sc_ign);
339 1.22 pk /*
340 1.24 pk * Match other psycho's that are already configured against
341 1.24 pk * the base physical address. This will be the same for a
342 1.24 pk * pair of devices that share register space.
343 1.1 mrg */
344 1.3 mrg for (n = 0; n < psycho_cd.cd_ndevs; n++) {
345 1.8 mrg
346 1.24 pk struct psycho_softc *asc =
347 1.24 pk (struct psycho_softc *)psycho_cd.cd_devs[n];
348 1.3 mrg
349 1.24 pk if (asc == NULL || asc == sc)
350 1.24 pk /* This entry is not there or it is me */
351 1.24 pk continue;
352 1.23 pk
353 1.24 pk if (asc->sc_basepaddr != sc->sc_basepaddr)
354 1.24 pk /* This is an unrelated psycho */
355 1.3 mrg continue;
356 1.3 mrg
357 1.24 pk /* Found partner */
358 1.24 pk osc = asc;
359 1.8 mrg break;
360 1.8 mrg }
361 1.8 mrg
362 1.3 mrg
363 1.3 mrg /* Oh, dear. OK, lets get started */
364 1.3 mrg
365 1.24 pk /*
366 1.24 pk * Setup the PCI control register
367 1.24 pk */
368 1.45 eeh csr = bus_space_read_8(sc->sc_bustag, pci_ctl,
369 1.45 eeh offsetof(struct pci_ctl, pci_csr));
370 1.8 mrg csr |= PCICTL_MRLM |
371 1.8 mrg PCICTL_ARB_PARK |
372 1.8 mrg PCICTL_ERRINTEN |
373 1.8 mrg PCICTL_4ENABLE;
374 1.8 mrg csr &= ~(PCICTL_SERR |
375 1.8 mrg PCICTL_CPU_PRIO |
376 1.8 mrg PCICTL_ARB_PRIO |
377 1.8 mrg PCICTL_RTRYWAIT);
378 1.45 eeh bus_space_write_8(sc->sc_bustag, pci_ctl,
379 1.45 eeh offsetof(struct pci_ctl, pci_csr), csr);
380 1.8 mrg
381 1.24 pk
382 1.24 pk /*
383 1.24 pk * Allocate our psycho_pbm
384 1.24 pk */
385 1.22 pk pp = sc->sc_psycho_this = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
386 1.22 pk if (pp == NULL)
387 1.8 mrg panic("could not allocate psycho pbm");
388 1.8 mrg
389 1.22 pk memset(pp, 0, sizeof *pp);
390 1.22 pk
391 1.22 pk pp->pp_sc = sc;
392 1.8 mrg
393 1.8 mrg /* grab the psycho ranges */
394 1.22 pk psycho_get_ranges(sc->sc_node, &pp->pp_range, &pp->pp_nrange);
395 1.8 mrg
396 1.8 mrg /* get the bus-range for the psycho */
397 1.8 mrg psycho_get_bus_range(sc->sc_node, psycho_br);
398 1.8 mrg
399 1.34 eeh pba.pba_bus = psycho_br[0];
400 1.8 mrg
401 1.8 mrg printf("bus range %u to %u", psycho_br[0], psycho_br[1]);
402 1.23 pk printf("; PCI bus %d", psycho_br[0]);
403 1.8 mrg
404 1.45 eeh pp->pp_pcictl = pci_ctl;
405 1.8 mrg
406 1.8 mrg /* allocate our tags */
407 1.8 mrg pp->pp_memt = psycho_alloc_mem_tag(pp);
408 1.8 mrg pp->pp_iot = psycho_alloc_io_tag(pp);
409 1.8 mrg pp->pp_dmat = psycho_alloc_dma_tag(pp);
410 1.8 mrg pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
411 1.8 mrg (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
412 1.8 mrg
413 1.8 mrg /* allocate a chipset for this */
414 1.8 mrg pp->pp_pc = psycho_alloc_chipset(pp, sc->sc_node, &_sparc_pci_chipset);
415 1.8 mrg
416 1.8 mrg /* setup the rest of the psycho pbm */
417 1.34 eeh pba.pba_pc = psycho_alloc_chipset(pp, sc->sc_node, pp->pp_pc);
418 1.8 mrg
419 1.8 mrg printf("\n");
420 1.8 mrg
421 1.8 mrg /*
422 1.34 eeh * And finally, if we're a sabre or the first of a pair of psycho's to
423 1.24 pk * arrive here, start up the IOMMU and get a config space tag.
424 1.8 mrg */
425 1.24 pk if (osc == NULL) {
426 1.40 eeh uint64_t timeo;
427 1.34 eeh
428 1.34 eeh /*
429 1.34 eeh * Establish handlers for interesting interrupts....
430 1.34 eeh *
431 1.34 eeh * XXX We need to remember these and remove this to support
432 1.34 eeh * hotplug on the UPA/FHC bus.
433 1.34 eeh *
434 1.34 eeh * XXX Not all controllers have these, but installing them
435 1.34 eeh * is better than trying to sort through this mess.
436 1.34 eeh */
437 1.34 eeh psycho_set_intr(sc, 15, psycho_ue,
438 1.34 eeh &sc->sc_regs->ue_int_map,
439 1.34 eeh &sc->sc_regs->ue_clr_int);
440 1.34 eeh psycho_set_intr(sc, 1, psycho_ce,
441 1.34 eeh &sc->sc_regs->ce_int_map,
442 1.34 eeh &sc->sc_regs->ce_clr_int);
443 1.34 eeh psycho_set_intr(sc, 15, psycho_bus_a,
444 1.34 eeh &sc->sc_regs->pciaerr_int_map,
445 1.34 eeh &sc->sc_regs->pciaerr_clr_int);
446 1.34 eeh psycho_set_intr(sc, 15, psycho_bus_b,
447 1.34 eeh &sc->sc_regs->pciberr_int_map,
448 1.34 eeh &sc->sc_regs->pciberr_clr_int);
449 1.34 eeh psycho_set_intr(sc, 15, psycho_powerfail,
450 1.34 eeh &sc->sc_regs->power_int_map,
451 1.34 eeh &sc->sc_regs->power_clr_int);
452 1.34 eeh psycho_set_intr(sc, 1, psycho_wakeup,
453 1.34 eeh &sc->sc_regs->pwrmgt_int_map,
454 1.34 eeh &sc->sc_regs->pwrmgt_clr_int);
455 1.40 eeh
456 1.40 eeh
457 1.40 eeh /*
458 1.40 eeh * Apparently a number of machines with psycho and psycho+
459 1.40 eeh * controllers have interrupt latency issues. We'll try
460 1.40 eeh * setting the interrupt retry timeout to 0xff which gives us
461 1.40 eeh * a retry of 3-6 usec (which is what sysio is set to) for the
462 1.40 eeh * moment, which seems to help alleviate this problem.
463 1.40 eeh */
464 1.45 eeh timeo = sc->sc_regs->intr_retry_timer;
465 1.40 eeh if (timeo > 0xfff) {
466 1.40 eeh #ifdef DEBUG
467 1.40 eeh printf("decreasing interrupt retry timeout "
468 1.40 eeh "from %lx to 0xff\n", (long)timeo);
469 1.40 eeh #endif
470 1.45 eeh sc->sc_regs->intr_retry_timer = 0xff;
471 1.40 eeh }
472 1.34 eeh
473 1.13 eeh /*
474 1.24 pk * Setup IOMMU and PCI configuration if we're the first
475 1.24 pk * of a pair of psycho's to arrive here.
476 1.24 pk *
477 1.13 eeh * We should calculate a TSB size based on amount of RAM
478 1.34 eeh * and number of bus controllers and number an type of
479 1.34 eeh * child devices.
480 1.13 eeh *
481 1.13 eeh * For the moment, 32KB should be more than enough.
482 1.13 eeh */
483 1.39 eeh sc->sc_is = malloc(sizeof(struct iommu_state),
484 1.39 eeh M_DEVBUF, M_NOWAIT);
485 1.39 eeh if (sc->sc_is == NULL)
486 1.39 eeh panic("psycho_attach: malloc iommu_state");
487 1.45 eeh sc->sc_is->is_sbvalid[0] = sc->sc_is->is_sbvalid[1] = 0;
488 1.39 eeh
489 1.39 eeh
490 1.45 eeh if (PROM_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
491 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
492 1.45 eeh offsetof(struct pci_ctl, pci_strbuf),
493 1.45 eeh sizeof (struct iommu_strbuf),
494 1.45 eeh &sc->sc_is->is_sb[0]);
495 1.45 eeh sc->sc_is->is_sbvalid[0] = 1;
496 1.45 eeh }
497 1.39 eeh
498 1.13 eeh psycho_iommu_init(sc, 2);
499 1.8 mrg
500 1.8 mrg sc->sc_configtag = psycho_alloc_config_tag(sc->sc_psycho_this);
501 1.44 eeh
502 1.44 eeh /*
503 1.44 eeh * XXX This is a really ugly hack because PCI config space
504 1.44 eeh * is explicitly handled with unmapped accesses.
505 1.44 eeh */
506 1.44 eeh i = sc->sc_bustag->type;
507 1.44 eeh sc->sc_bustag->type = PCI_CONFIG_BUS_SPACE;
508 1.44 eeh if (bus_space_map(sc->sc_bustag, sc->sc_basepaddr + 0x01000000,
509 1.44 eeh 0x0100000, 0, &bh))
510 1.23 pk panic("could not map psycho PCI configuration space");
511 1.44 eeh sc->sc_bustag->type = i;
512 1.45 eeh sc->sc_configaddr = bh;
513 1.8 mrg } else {
514 1.24 pk /* Just copy IOMMU state, config tag and address */
515 1.24 pk sc->sc_is = osc->sc_is;
516 1.8 mrg sc->sc_configtag = osc->sc_configtag;
517 1.8 mrg sc->sc_configaddr = osc->sc_configaddr;
518 1.39 eeh
519 1.45 eeh if (PROM_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
520 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
521 1.45 eeh offsetof(struct pci_ctl, pci_strbuf),
522 1.45 eeh sizeof (struct iommu_strbuf),
523 1.45 eeh &sc->sc_is->is_sb[1]);
524 1.45 eeh sc->sc_is->is_sbvalid[1] = 1;
525 1.45 eeh }
526 1.39 eeh iommu_reset(sc->sc_is);
527 1.8 mrg }
528 1.34 eeh
529 1.34 eeh /*
530 1.34 eeh * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
531 1.34 eeh */
532 1.34 eeh pba.pba_busname = "pci";
533 1.34 eeh pba.pba_flags = sc->sc_psycho_this->pp_flags;
534 1.34 eeh pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
535 1.34 eeh pba.pba_iot = sc->sc_psycho_this->pp_iot;
536 1.34 eeh pba.pba_memt = sc->sc_psycho_this->pp_memt;
537 1.34 eeh
538 1.34 eeh config_found(self, &pba, psycho_print);
539 1.34 eeh }
540 1.34 eeh
541 1.34 eeh static int
542 1.34 eeh psycho_print(aux, p)
543 1.34 eeh void *aux;
544 1.34 eeh const char *p;
545 1.34 eeh {
546 1.34 eeh
547 1.34 eeh if (p == NULL)
548 1.34 eeh return (UNCONF);
549 1.34 eeh return (QUIET);
550 1.34 eeh }
551 1.34 eeh
552 1.34 eeh static void
553 1.34 eeh psycho_set_intr(sc, ipl, handler, mapper, clearer)
554 1.34 eeh struct psycho_softc *sc;
555 1.34 eeh int ipl;
556 1.34 eeh void *handler;
557 1.34 eeh u_int64_t *mapper;
558 1.34 eeh u_int64_t *clearer;
559 1.34 eeh {
560 1.34 eeh struct intrhand *ih;
561 1.34 eeh
562 1.34 eeh ih = (struct intrhand *)malloc(sizeof(struct intrhand),
563 1.34 eeh M_DEVBUF, M_NOWAIT);
564 1.34 eeh ih->ih_arg = sc;
565 1.34 eeh ih->ih_map = mapper;
566 1.34 eeh ih->ih_clr = clearer;
567 1.34 eeh ih->ih_fun = handler;
568 1.34 eeh ih->ih_pil = (1<<ipl);
569 1.34 eeh ih->ih_number = INTVEC(*(ih->ih_map));
570 1.34 eeh intr_establish(ipl, ih);
571 1.34 eeh *(ih->ih_map) |= INTMAP_V;
572 1.1 mrg }
573 1.1 mrg
574 1.1 mrg /*
575 1.1 mrg * PCI bus support
576 1.1 mrg */
577 1.1 mrg
578 1.1 mrg /*
579 1.1 mrg * allocate a PCI chipset tag and set it's cookie.
580 1.1 mrg */
581 1.1 mrg static pci_chipset_tag_t
582 1.1 mrg psycho_alloc_chipset(pp, node, pc)
583 1.1 mrg struct psycho_pbm *pp;
584 1.1 mrg int node;
585 1.1 mrg pci_chipset_tag_t pc;
586 1.1 mrg {
587 1.1 mrg pci_chipset_tag_t npc;
588 1.1 mrg
589 1.1 mrg npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
590 1.1 mrg if (npc == NULL)
591 1.1 mrg panic("could not allocate pci_chipset_tag_t");
592 1.1 mrg memcpy(npc, pc, sizeof *pc);
593 1.1 mrg npc->cookie = pp;
594 1.34 eeh npc->rootnode = node;
595 1.34 eeh npc->curnode = node;
596 1.1 mrg
597 1.1 mrg return (npc);
598 1.1 mrg }
599 1.1 mrg
600 1.1 mrg /*
601 1.1 mrg * grovel the OBP for various psycho properties
602 1.1 mrg */
603 1.1 mrg static void
604 1.1 mrg psycho_get_bus_range(node, brp)
605 1.1 mrg int node;
606 1.1 mrg int *brp;
607 1.1 mrg {
608 1.1 mrg int n;
609 1.1 mrg
610 1.38 eeh if (PROM_getprop(node, "bus-range", sizeof(*brp), &n, (void **)&brp))
611 1.1 mrg panic("could not get psycho bus-range");
612 1.1 mrg if (n != 2)
613 1.1 mrg panic("broken psycho bus-range");
614 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n", node, brp[0], brp[1]));
615 1.1 mrg }
616 1.1 mrg
617 1.1 mrg static void
618 1.1 mrg psycho_get_ranges(node, rp, np)
619 1.1 mrg int node;
620 1.1 mrg struct psycho_ranges **rp;
621 1.1 mrg int *np;
622 1.1 mrg {
623 1.1 mrg
624 1.38 eeh if (PROM_getprop(node, "ranges", sizeof(**rp), np, (void **)rp))
625 1.1 mrg panic("could not get psycho ranges");
626 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
627 1.1 mrg }
628 1.1 mrg
629 1.34 eeh /*
630 1.34 eeh * Interrupt handlers.
631 1.34 eeh */
632 1.34 eeh
633 1.34 eeh static int
634 1.34 eeh psycho_ue(arg)
635 1.34 eeh void *arg;
636 1.34 eeh {
637 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
638 1.34 eeh struct psychoreg *regs = sc->sc_regs;
639 1.36 eeh long long afsr = regs->psy_ue_afsr;
640 1.36 eeh long long afar = regs->psy_ue_afar;
641 1.41 eeh long size = NBPG<<(sc->sc_is->is_tsbsize);
642 1.41 eeh struct iommu_state *is = sc->sc_is;
643 1.36 eeh char bits[128];
644 1.34 eeh
645 1.34 eeh /*
646 1.34 eeh * It's uncorrectable. Dump the regs and panic.
647 1.34 eeh */
648 1.41 eeh printf("%s: uncorrectable DMA error AFAR %llx pa %llx AFSR %llx:\n%s",
649 1.36 eeh sc->sc_dev.dv_xname, afar,
650 1.41 eeh (long long)iommu_extract(is, (vaddr_t)afar), afsr,
651 1.36 eeh bitmask_snprintf(afsr, PSYCHO_UE_AFSR_BITS,
652 1.36 eeh bits, sizeof(bits)));
653 1.41 eeh
654 1.41 eeh /* Sometimes the AFAR points to an IOTSB entry */
655 1.41 eeh if (afar >= is->is_ptsb && afar < is->is_ptsb + size) {
656 1.42 martin printf("IOVA %llx IOTTE %llx\n",
657 1.42 martin (long long)((afar - is->is_ptsb) * NBPG + is->is_dvmabase),
658 1.41 eeh (long long)ldxa(afar, ASI_PHYS_CACHED));
659 1.41 eeh }
660 1.43 chs #ifdef DDB
661 1.41 eeh Debugger();
662 1.43 chs #endif
663 1.41 eeh regs->psy_ue_afar = 0;
664 1.41 eeh regs->psy_ue_afsr = 0;
665 1.34 eeh return (1);
666 1.34 eeh }
667 1.34 eeh static int
668 1.34 eeh psycho_ce(arg)
669 1.34 eeh void *arg;
670 1.1 mrg {
671 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
672 1.34 eeh struct psychoreg *regs = sc->sc_regs;
673 1.34 eeh
674 1.34 eeh /*
675 1.34 eeh * It's correctable. Dump the regs and continue.
676 1.34 eeh */
677 1.1 mrg
678 1.34 eeh printf("%s: correctable DMA error AFAR %llx AFSR %llx\n",
679 1.34 eeh sc->sc_dev.dv_xname,
680 1.34 eeh (long long)regs->psy_ce_afar, (long long)regs->psy_ce_afsr);
681 1.34 eeh return (1);
682 1.1 mrg }
683 1.34 eeh static int
684 1.34 eeh psycho_bus_a(arg)
685 1.34 eeh void *arg;
686 1.34 eeh {
687 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
688 1.34 eeh struct psychoreg *regs = sc->sc_regs;
689 1.34 eeh
690 1.34 eeh /*
691 1.34 eeh * It's uncorrectable. Dump the regs and panic.
692 1.34 eeh */
693 1.1 mrg
694 1.34 eeh panic("%s: PCI bus A error AFAR %llx AFSR %llx\n",
695 1.34 eeh sc->sc_dev.dv_xname,
696 1.35 eeh (long long)regs->psy_pcictl[0].pci_afar,
697 1.35 eeh (long long)regs->psy_pcictl[0].pci_afsr);
698 1.34 eeh return (1);
699 1.34 eeh }
700 1.34 eeh static int
701 1.34 eeh psycho_bus_b(arg)
702 1.34 eeh void *arg;
703 1.1 mrg {
704 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
705 1.34 eeh struct psychoreg *regs = sc->sc_regs;
706 1.34 eeh
707 1.34 eeh /*
708 1.34 eeh * It's uncorrectable. Dump the regs and panic.
709 1.34 eeh */
710 1.1 mrg
711 1.34 eeh panic("%s: PCI bus B error AFAR %llx AFSR %llx\n",
712 1.34 eeh sc->sc_dev.dv_xname,
713 1.35 eeh (long long)regs->psy_pcictl[0].pci_afar,
714 1.35 eeh (long long)regs->psy_pcictl[0].pci_afsr);
715 1.34 eeh return (1);
716 1.1 mrg }
717 1.34 eeh static int
718 1.34 eeh psycho_powerfail(arg)
719 1.34 eeh void *arg;
720 1.34 eeh {
721 1.1 mrg
722 1.34 eeh /*
723 1.34 eeh * We lost power. Try to shut down NOW.
724 1.34 eeh */
725 1.34 eeh printf("Power Failure Detected: Shutting down NOW.\n");
726 1.34 eeh cpu_reboot(RB_POWERDOWN|RB_HALT, NULL);
727 1.34 eeh return (1);
728 1.34 eeh }
729 1.34 eeh static
730 1.34 eeh int psycho_wakeup(arg)
731 1.34 eeh void *arg;
732 1.1 mrg {
733 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
734 1.1 mrg
735 1.34 eeh /*
736 1.34 eeh * Gee, we don't really have a framework to deal with this
737 1.34 eeh * properly.
738 1.34 eeh */
739 1.34 eeh printf("%s: power management wakeup\n", sc->sc_dev.dv_xname);
740 1.34 eeh return (1);
741 1.1 mrg }
742 1.1 mrg
743 1.34 eeh
744 1.34 eeh
745 1.1 mrg /*
746 1.1 mrg * initialise the IOMMU..
747 1.1 mrg */
748 1.1 mrg void
749 1.13 eeh psycho_iommu_init(sc, tsbsize)
750 1.1 mrg struct psycho_softc *sc;
751 1.13 eeh int tsbsize;
752 1.1 mrg {
753 1.1 mrg char *name;
754 1.39 eeh struct iommu_state *is = sc->sc_is;
755 1.34 eeh u_int32_t iobase = -1;
756 1.34 eeh int *vdma = NULL;
757 1.34 eeh int nitem;
758 1.24 pk
759 1.1 mrg /* punch in our copies */
760 1.24 pk is->is_bustag = sc->sc_bustag;
761 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
762 1.45 eeh offsetof(struct psychoreg, psy_iommu),
763 1.45 eeh sizeof (struct iommureg),
764 1.45 eeh &is->is_iommu);
765 1.1 mrg
766 1.34 eeh /*
767 1.34 eeh * Separate the men from the boys. Get the `virtual-dma'
768 1.34 eeh * property for sabre and use that to make sure the damn
769 1.34 eeh * iommu works.
770 1.34 eeh *
771 1.34 eeh * We could query the `#virtual-dma-size-cells' and
772 1.34 eeh * `#virtual-dma-addr-cells' and DTRT, but I'm lazy.
773 1.34 eeh */
774 1.38 eeh if (!PROM_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
775 1.34 eeh (void **)&vdma)) {
776 1.34 eeh /* Damn. Gotta use these values. */
777 1.34 eeh iobase = vdma[0];
778 1.34 eeh #define TSBCASE(x) case 1<<((x)+23): tsbsize = (x); break
779 1.34 eeh switch (vdma[1]) {
780 1.34 eeh TSBCASE(1); TSBCASE(2); TSBCASE(3);
781 1.34 eeh TSBCASE(4); TSBCASE(5); TSBCASE(6);
782 1.34 eeh default:
783 1.34 eeh printf("bogus tsb size %x, using 7\n", vdma[1]);
784 1.34 eeh TSBCASE(7);
785 1.34 eeh }
786 1.34 eeh #undef TSBCASE
787 1.34 eeh }
788 1.34 eeh
789 1.1 mrg /* give us a nice name.. */
790 1.1 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
791 1.1 mrg if (name == 0)
792 1.1 mrg panic("couldn't malloc iommu name");
793 1.1 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
794 1.1 mrg
795 1.34 eeh iommu_init(name, is, tsbsize, iobase);
796 1.7 mrg }
797 1.7 mrg
798 1.7 mrg /*
799 1.7 mrg * below here is bus space and bus dma support
800 1.7 mrg */
801 1.7 mrg bus_space_tag_t
802 1.7 mrg psycho_alloc_bus_tag(pp, type)
803 1.7 mrg struct psycho_pbm *pp;
804 1.7 mrg int type;
805 1.7 mrg {
806 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
807 1.7 mrg bus_space_tag_t bt;
808 1.7 mrg
809 1.7 mrg bt = (bus_space_tag_t)
810 1.7 mrg malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
811 1.7 mrg if (bt == NULL)
812 1.7 mrg panic("could not allocate psycho bus tag");
813 1.7 mrg
814 1.7 mrg bzero(bt, sizeof *bt);
815 1.7 mrg bt->cookie = pp;
816 1.7 mrg bt->parent = sc->sc_bustag;
817 1.7 mrg bt->type = type;
818 1.7 mrg bt->sparc_bus_map = _psycho_bus_map;
819 1.7 mrg bt->sparc_bus_mmap = psycho_bus_mmap;
820 1.7 mrg bt->sparc_intr_establish = psycho_intr_establish;
821 1.7 mrg return (bt);
822 1.7 mrg }
823 1.7 mrg
824 1.7 mrg bus_dma_tag_t
825 1.7 mrg psycho_alloc_dma_tag(pp)
826 1.7 mrg struct psycho_pbm *pp;
827 1.7 mrg {
828 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
829 1.7 mrg bus_dma_tag_t dt, pdt = sc->sc_dmatag;
830 1.7 mrg
831 1.7 mrg dt = (bus_dma_tag_t)
832 1.7 mrg malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
833 1.7 mrg if (dt == NULL)
834 1.7 mrg panic("could not allocate psycho dma tag");
835 1.7 mrg
836 1.7 mrg bzero(dt, sizeof *dt);
837 1.7 mrg dt->_cookie = pp;
838 1.7 mrg dt->_parent = pdt;
839 1.7 mrg #define PCOPY(x) dt->x = pdt->x
840 1.7 mrg PCOPY(_dmamap_create);
841 1.7 mrg PCOPY(_dmamap_destroy);
842 1.7 mrg dt->_dmamap_load = psycho_dmamap_load;
843 1.7 mrg PCOPY(_dmamap_load_mbuf);
844 1.7 mrg PCOPY(_dmamap_load_uio);
845 1.9 eeh dt->_dmamap_load_raw = psycho_dmamap_load_raw;
846 1.7 mrg dt->_dmamap_unload = psycho_dmamap_unload;
847 1.7 mrg dt->_dmamap_sync = psycho_dmamap_sync;
848 1.7 mrg dt->_dmamem_alloc = psycho_dmamem_alloc;
849 1.7 mrg dt->_dmamem_free = psycho_dmamem_free;
850 1.7 mrg dt->_dmamem_map = psycho_dmamem_map;
851 1.7 mrg dt->_dmamem_unmap = psycho_dmamem_unmap;
852 1.7 mrg PCOPY(_dmamem_mmap);
853 1.7 mrg #undef PCOPY
854 1.7 mrg return (dt);
855 1.7 mrg }
856 1.7 mrg
857 1.7 mrg /*
858 1.7 mrg * bus space support. <sparc64/dev/psychoreg.h> has a discussion about
859 1.7 mrg * PCI physical addresses.
860 1.7 mrg */
861 1.7 mrg
862 1.7 mrg static int get_childspace __P((int));
863 1.7 mrg
864 1.7 mrg static int
865 1.7 mrg get_childspace(type)
866 1.7 mrg int type;
867 1.7 mrg {
868 1.7 mrg int ss;
869 1.7 mrg
870 1.7 mrg switch (type) {
871 1.7 mrg case PCI_CONFIG_BUS_SPACE:
872 1.7 mrg ss = 0x00;
873 1.7 mrg break;
874 1.7 mrg case PCI_IO_BUS_SPACE:
875 1.7 mrg ss = 0x01;
876 1.7 mrg break;
877 1.7 mrg case PCI_MEMORY_BUS_SPACE:
878 1.7 mrg ss = 0x02;
879 1.7 mrg break;
880 1.7 mrg #if 0
881 1.7 mrg /* we don't do 64 bit memory space */
882 1.7 mrg case PCI_MEMORY64_BUS_SPACE:
883 1.7 mrg ss = 0x03;
884 1.7 mrg break;
885 1.7 mrg #endif
886 1.7 mrg default:
887 1.7 mrg panic("get_childspace: unknown bus type");
888 1.7 mrg }
889 1.7 mrg
890 1.7 mrg return (ss);
891 1.7 mrg }
892 1.7 mrg
893 1.7 mrg static int
894 1.44 eeh _psycho_bus_map(t, offset, size, flags, unused, hp)
895 1.7 mrg bus_space_tag_t t;
896 1.7 mrg bus_addr_t offset;
897 1.7 mrg bus_size_t size;
898 1.7 mrg int flags;
899 1.44 eeh vaddr_t unused;
900 1.7 mrg bus_space_handle_t *hp;
901 1.7 mrg {
902 1.7 mrg struct psycho_pbm *pp = t->cookie;
903 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
904 1.7 mrg int i, ss;
905 1.7 mrg
906 1.44 eeh DPRINTF(PDB_BUSMAP,
907 1.44 eeh ("_psycho_bus_map: type %d off %qx sz %qx flags %d",
908 1.44 eeh t->type, (unsigned long long)offset,
909 1.44 eeh (unsigned long long)size, flags));
910 1.7 mrg
911 1.7 mrg ss = get_childspace(t->type);
912 1.7 mrg DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
913 1.7 mrg
914 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
915 1.7 mrg bus_addr_t paddr;
916 1.7 mrg
917 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
918 1.7 mrg continue;
919 1.7 mrg
920 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
921 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
922 1.7 mrg DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr space %lx offset %lx paddr %qx\n",
923 1.27 fvdl (long)ss, (long)offset,
924 1.27 fvdl (unsigned long long)paddr));
925 1.44 eeh return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
926 1.44 eeh flags, 0, hp));
927 1.7 mrg }
928 1.7 mrg DPRINTF(PDB_BUSMAP, (" FAILED\n"));
929 1.7 mrg return (EINVAL);
930 1.7 mrg }
931 1.7 mrg
932 1.37 eeh static paddr_t
933 1.37 eeh psycho_bus_mmap(t, paddr, off, prot, flags)
934 1.7 mrg bus_space_tag_t t;
935 1.7 mrg bus_addr_t paddr;
936 1.37 eeh off_t off;
937 1.37 eeh int prot;
938 1.7 mrg int flags;
939 1.7 mrg {
940 1.7 mrg bus_addr_t offset = paddr;
941 1.7 mrg struct psycho_pbm *pp = t->cookie;
942 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
943 1.7 mrg int i, ss;
944 1.7 mrg
945 1.7 mrg ss = get_childspace(t->type);
946 1.7 mrg
947 1.37 eeh DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: prot %x flags %d pa %qx\n",
948 1.37 eeh prot, flags, (unsigned long long)paddr));
949 1.7 mrg
950 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
951 1.7 mrg bus_addr_t paddr;
952 1.7 mrg
953 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
954 1.7 mrg continue;
955 1.7 mrg
956 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
957 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
958 1.37 eeh DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr "
959 1.37 eeh "space %lx offset %lx paddr %qx\n",
960 1.27 fvdl (long)ss, (long)offset,
961 1.27 fvdl (unsigned long long)paddr));
962 1.37 eeh return (bus_space_mmap(sc->sc_bustag, paddr, off,
963 1.37 eeh prot, flags));
964 1.7 mrg }
965 1.7 mrg
966 1.7 mrg return (-1);
967 1.7 mrg }
968 1.7 mrg
969 1.7 mrg
970 1.7 mrg /*
971 1.7 mrg * install an interrupt handler for a PCI device
972 1.7 mrg */
973 1.7 mrg void *
974 1.21 pk psycho_intr_establish(t, ihandle, level, flags, handler, arg)
975 1.7 mrg bus_space_tag_t t;
976 1.21 pk int ihandle;
977 1.7 mrg int level;
978 1.7 mrg int flags;
979 1.7 mrg int (*handler) __P((void *));
980 1.7 mrg void *arg;
981 1.7 mrg {
982 1.7 mrg struct psycho_pbm *pp = t->cookie;
983 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
984 1.7 mrg struct intrhand *ih;
985 1.34 eeh volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL;
986 1.34 eeh int64_t intrmap = 0;
987 1.7 mrg int ino;
988 1.34 eeh long vec = INTVEC(ihandle);
989 1.7 mrg
990 1.7 mrg ih = (struct intrhand *)
991 1.7 mrg malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
992 1.7 mrg if (ih == NULL)
993 1.7 mrg return (NULL);
994 1.7 mrg
995 1.34 eeh /*
996 1.34 eeh * Hunt through all the interrupt mapping regs to look for our
997 1.34 eeh * interrupt vector.
998 1.34 eeh *
999 1.34 eeh * XXX We only compare INOs rather than IGNs since the firmware may
1000 1.34 eeh * not provide the IGN and the IGN is constant for all device on that
1001 1.34 eeh * PCI controller. This could cause problems for the FFB/external
1002 1.34 eeh * interrupt which has a full vector that can be set arbitrarily.
1003 1.34 eeh */
1004 1.34 eeh
1005 1.34 eeh
1006 1.31 mrg DPRINTF(PDB_INTR, ("\npsycho_intr_establish: ihandle %x vec %lx", ihandle, vec));
1007 1.7 mrg ino = INTINO(vec);
1008 1.7 mrg DPRINTF(PDB_INTR, (" ino %x", ino));
1009 1.34 eeh
1010 1.34 eeh /* If the device didn't ask for an IPL, use the one encoded. */
1011 1.34 eeh if (level == IPL_NONE) level = INTLEV(vec);
1012 1.34 eeh /* If it still has no level, print a warning and assign IPL 2 */
1013 1.34 eeh if (level == IPL_NONE) {
1014 1.34 eeh printf("ERROR: no IPL, setting IPL 2.\n");
1015 1.34 eeh level = 2;
1016 1.34 eeh }
1017 1.34 eeh
1018 1.7 mrg if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) == 0) {
1019 1.7 mrg
1020 1.27 fvdl DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %p\nHunting for IRQ...\n",
1021 1.7 mrg (long)ino, intrlev[ino]));
1022 1.7 mrg
1023 1.34 eeh /* Hunt thru obio first */
1024 1.34 eeh for (intrmapptr = &sc->sc_regs->scsi_int_map,
1025 1.34 eeh intrclrptr = &sc->sc_regs->scsi_clr_int;
1026 1.34 eeh intrmapptr <= &sc->sc_regs->ffb1_int_map;
1027 1.34 eeh intrmapptr++, intrclrptr++) {
1028 1.34 eeh if (INTINO(*intrmapptr) == ino)
1029 1.34 eeh goto found;
1030 1.34 eeh }
1031 1.7 mrg
1032 1.34 eeh /* Now do PCI interrupts */
1033 1.34 eeh for (intrmapptr = &sc->sc_regs->pcia_slot0_int,
1034 1.34 eeh intrclrptr = &sc->sc_regs->pcia0_clr_int[0];
1035 1.34 eeh intrmapptr <= &sc->sc_regs->pcib_slot3_int;
1036 1.34 eeh intrmapptr++, intrclrptr += 4) {
1037 1.34 eeh if (((*intrmapptr ^ vec) & 0x3c) == 0) {
1038 1.34 eeh intrclrptr += vec & 0x3;
1039 1.34 eeh goto found;
1040 1.34 eeh }
1041 1.7 mrg }
1042 1.34 eeh printf("Cannot find interrupt vector %lx\n", vec);
1043 1.34 eeh return (NULL);
1044 1.7 mrg
1045 1.34 eeh found:
1046 1.7 mrg /* Register the map and clear intr registers */
1047 1.7 mrg ih->ih_map = intrmapptr;
1048 1.7 mrg ih->ih_clr = intrclrptr;
1049 1.7 mrg }
1050 1.10 mrg #ifdef NOT_DEBUG
1051 1.7 mrg if (psycho_debug & PDB_INTR) {
1052 1.7 mrg long i;
1053 1.7 mrg
1054 1.7 mrg for (i = 0; i < 500000000; i++)
1055 1.7 mrg continue;
1056 1.7 mrg }
1057 1.7 mrg #endif
1058 1.7 mrg
1059 1.7 mrg ih->ih_fun = handler;
1060 1.7 mrg ih->ih_arg = arg;
1061 1.34 eeh ih->ih_pil = level;
1062 1.24 pk ih->ih_number = ino | sc->sc_ign;
1063 1.19 pk
1064 1.19 pk DPRINTF(PDB_INTR, (
1065 1.19 pk "; installing handler %p arg %p with ino %u pil %u\n",
1066 1.19 pk handler, arg, (u_int)ino, (u_int)ih->ih_pil));
1067 1.19 pk
1068 1.7 mrg intr_establish(ih->ih_pil, ih);
1069 1.34 eeh
1070 1.34 eeh /*
1071 1.34 eeh * Enable the interrupt now we have the handler installed.
1072 1.34 eeh * Read the current value as we can't change it besides the
1073 1.34 eeh * valid bit so so make sure only this bit is changed.
1074 1.34 eeh *
1075 1.34 eeh * XXXX --- we really should use bus_space for this.
1076 1.34 eeh */
1077 1.34 eeh if (intrmapptr) {
1078 1.34 eeh intrmap = *intrmapptr;
1079 1.34 eeh DPRINTF(PDB_INTR, ("; read intrmap = %016qx",
1080 1.34 eeh (unsigned long long)intrmap));
1081 1.34 eeh
1082 1.34 eeh /* Enable the interrupt */
1083 1.34 eeh intrmap |= INTMAP_V;
1084 1.34 eeh DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
1085 1.34 eeh DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n",
1086 1.34 eeh (unsigned long long)intrmap));
1087 1.34 eeh *intrmapptr = intrmap;
1088 1.34 eeh DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
1089 1.34 eeh (unsigned long long)(intrmap = *intrmapptr)));
1090 1.34 eeh }
1091 1.7 mrg return (ih);
1092 1.7 mrg }
1093 1.7 mrg
1094 1.7 mrg /*
1095 1.7 mrg * hooks into the iommu dvma calls.
1096 1.7 mrg */
1097 1.7 mrg int
1098 1.7 mrg psycho_dmamap_load(t, map, buf, buflen, p, flags)
1099 1.7 mrg bus_dma_tag_t t;
1100 1.7 mrg bus_dmamap_t map;
1101 1.7 mrg void *buf;
1102 1.7 mrg bus_size_t buflen;
1103 1.7 mrg struct proc *p;
1104 1.7 mrg int flags;
1105 1.7 mrg {
1106 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1107 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1108 1.7 mrg
1109 1.24 pk return (iommu_dvmamap_load(t, sc->sc_is, map, buf, buflen, p, flags));
1110 1.7 mrg }
1111 1.7 mrg
1112 1.7 mrg void
1113 1.7 mrg psycho_dmamap_unload(t, map)
1114 1.7 mrg bus_dma_tag_t t;
1115 1.7 mrg bus_dmamap_t map;
1116 1.7 mrg {
1117 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1118 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1119 1.7 mrg
1120 1.24 pk iommu_dvmamap_unload(t, sc->sc_is, map);
1121 1.9 eeh }
1122 1.9 eeh
1123 1.9 eeh int
1124 1.10 mrg psycho_dmamap_load_raw(t, map, segs, nsegs, size, flags)
1125 1.10 mrg bus_dma_tag_t t;
1126 1.9 eeh bus_dmamap_t map;
1127 1.9 eeh bus_dma_segment_t *segs;
1128 1.9 eeh int nsegs;
1129 1.9 eeh bus_size_t size;
1130 1.9 eeh int flags;
1131 1.9 eeh {
1132 1.9 eeh struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1133 1.9 eeh struct psycho_softc *sc = pp->pp_sc;
1134 1.9 eeh
1135 1.24 pk return (iommu_dvmamap_load_raw(t, sc->sc_is, map, segs, nsegs, flags, size));
1136 1.7 mrg }
1137 1.7 mrg
1138 1.7 mrg void
1139 1.7 mrg psycho_dmamap_sync(t, map, offset, len, ops)
1140 1.7 mrg bus_dma_tag_t t;
1141 1.7 mrg bus_dmamap_t map;
1142 1.7 mrg bus_addr_t offset;
1143 1.7 mrg bus_size_t len;
1144 1.7 mrg int ops;
1145 1.7 mrg {
1146 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1147 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1148 1.7 mrg
1149 1.13 eeh if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
1150 1.13 eeh /* Flush the CPU then the IOMMU */
1151 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1152 1.24 pk iommu_dvmamap_sync(t, sc->sc_is, map, offset, len, ops);
1153 1.13 eeh }
1154 1.13 eeh if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
1155 1.13 eeh /* Flush the IOMMU then the CPU */
1156 1.24 pk iommu_dvmamap_sync(t, sc->sc_is, map, offset, len, ops);
1157 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1158 1.13 eeh }
1159 1.13 eeh
1160 1.7 mrg }
1161 1.7 mrg
1162 1.7 mrg int
1163 1.7 mrg psycho_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
1164 1.7 mrg bus_dma_tag_t t;
1165 1.7 mrg bus_size_t size;
1166 1.7 mrg bus_size_t alignment;
1167 1.7 mrg bus_size_t boundary;
1168 1.7 mrg bus_dma_segment_t *segs;
1169 1.7 mrg int nsegs;
1170 1.7 mrg int *rsegs;
1171 1.7 mrg int flags;
1172 1.7 mrg {
1173 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1174 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1175 1.7 mrg
1176 1.24 pk return (iommu_dvmamem_alloc(t, sc->sc_is, size, alignment, boundary,
1177 1.7 mrg segs, nsegs, rsegs, flags));
1178 1.7 mrg }
1179 1.7 mrg
1180 1.7 mrg void
1181 1.7 mrg psycho_dmamem_free(t, segs, nsegs)
1182 1.7 mrg bus_dma_tag_t t;
1183 1.7 mrg bus_dma_segment_t *segs;
1184 1.7 mrg int nsegs;
1185 1.7 mrg {
1186 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1187 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1188 1.7 mrg
1189 1.24 pk iommu_dvmamem_free(t, sc->sc_is, segs, nsegs);
1190 1.7 mrg }
1191 1.7 mrg
1192 1.7 mrg int
1193 1.7 mrg psycho_dmamem_map(t, segs, nsegs, size, kvap, flags)
1194 1.7 mrg bus_dma_tag_t t;
1195 1.7 mrg bus_dma_segment_t *segs;
1196 1.7 mrg int nsegs;
1197 1.7 mrg size_t size;
1198 1.7 mrg caddr_t *kvap;
1199 1.7 mrg int flags;
1200 1.7 mrg {
1201 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1202 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1203 1.7 mrg
1204 1.24 pk return (iommu_dvmamem_map(t, sc->sc_is, segs, nsegs, size, kvap, flags));
1205 1.7 mrg }
1206 1.7 mrg
1207 1.7 mrg void
1208 1.7 mrg psycho_dmamem_unmap(t, kva, size)
1209 1.7 mrg bus_dma_tag_t t;
1210 1.7 mrg caddr_t kva;
1211 1.7 mrg size_t size;
1212 1.7 mrg {
1213 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1214 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1215 1.7 mrg
1216 1.24 pk iommu_dvmamem_unmap(t, sc->sc_is, kva, size);
1217 1.1 mrg }
1218