psycho.c revision 1.46 1 1.46 eeh /* $NetBSD: psycho.c,v 1.46 2002/05/06 22:29:22 eeh Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.46 eeh * Copyright (c) 2001, 2002 Eduardo E. Horvath
5 1.3 mrg * Copyright (c) 1999, 2000 Matthew R. Green
6 1.1 mrg * All rights reserved.
7 1.1 mrg *
8 1.1 mrg * Redistribution and use in source and binary forms, with or without
9 1.1 mrg * modification, are permitted provided that the following conditions
10 1.1 mrg * are met:
11 1.1 mrg * 1. Redistributions of source code must retain the above copyright
12 1.1 mrg * notice, this list of conditions and the following disclaimer.
13 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mrg * notice, this list of conditions and the following disclaimer in the
15 1.1 mrg * documentation and/or other materials provided with the distribution.
16 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
17 1.1 mrg * derived from this software without specific prior written permission.
18 1.1 mrg *
19 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
21 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
24 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
26 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
27 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.1 mrg * SUCH DAMAGE.
30 1.1 mrg */
31 1.1 mrg
32 1.7 mrg #include "opt_ddb.h"
33 1.7 mrg
34 1.1 mrg /*
35 1.34 eeh * Support for `psycho' and `psycho+' UPA to PCI bridge and
36 1.34 eeh * UltraSPARC IIi and IIe `sabre' PCI controllers.
37 1.1 mrg */
38 1.1 mrg
39 1.1 mrg #ifdef DEBUG
40 1.7 mrg #define PDB_PROM 0x01
41 1.34 eeh #define PDB_BUSMAP 0x02
42 1.34 eeh #define PDB_INTR 0x04
43 1.3 mrg int psycho_debug = 0x0;
44 1.1 mrg #define DPRINTF(l, s) do { if (psycho_debug & l) printf s; } while (0)
45 1.1 mrg #else
46 1.1 mrg #define DPRINTF(l, s)
47 1.1 mrg #endif
48 1.1 mrg
49 1.1 mrg #include <sys/param.h>
50 1.7 mrg #include <sys/device.h>
51 1.7 mrg #include <sys/errno.h>
52 1.1 mrg #include <sys/extent.h>
53 1.7 mrg #include <sys/malloc.h>
54 1.7 mrg #include <sys/systm.h>
55 1.1 mrg #include <sys/time.h>
56 1.34 eeh #include <sys/reboot.h>
57 1.1 mrg
58 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
59 1.1 mrg #include <machine/bus.h>
60 1.1 mrg #include <machine/autoconf.h>
61 1.18 eeh #include <machine/psl.h>
62 1.1 mrg
63 1.1 mrg #include <dev/pci/pcivar.h>
64 1.1 mrg #include <dev/pci/pcireg.h>
65 1.1 mrg
66 1.46 eeh #include <sparc64/dev/ofpcivar.h>
67 1.46 eeh
68 1.1 mrg #include <sparc64/dev/iommureg.h>
69 1.1 mrg #include <sparc64/dev/iommuvar.h>
70 1.1 mrg #include <sparc64/dev/psychoreg.h>
71 1.1 mrg #include <sparc64/dev/psychovar.h>
72 1.7 mrg #include <sparc64/sparc64/cache.h>
73 1.1 mrg
74 1.8 mrg #include "ioconf.h"
75 1.46 eeh #include "ofpci.h"
76 1.8 mrg
77 1.1 mrg static pci_chipset_tag_t psycho_alloc_chipset __P((struct psycho_pbm *, int,
78 1.1 mrg pci_chipset_tag_t));
79 1.1 mrg static void psycho_get_bus_range __P((int, int *));
80 1.1 mrg static void psycho_get_ranges __P((int, struct psycho_ranges **, int *));
81 1.34 eeh static void psycho_set_intr __P((struct psycho_softc *, int, void *,
82 1.34 eeh u_int64_t *, u_int64_t *));
83 1.34 eeh
84 1.34 eeh /* Interrupt handlers */
85 1.34 eeh static int psycho_ue __P((void *));
86 1.34 eeh static int psycho_ce __P((void *));
87 1.34 eeh static int psycho_bus_a __P((void *));
88 1.34 eeh static int psycho_bus_b __P((void *));
89 1.34 eeh static int psycho_powerfail __P((void *));
90 1.34 eeh static int psycho_wakeup __P((void *));
91 1.34 eeh
92 1.1 mrg
93 1.1 mrg /* IOMMU support */
94 1.13 eeh static void psycho_iommu_init __P((struct psycho_softc *, int));
95 1.1 mrg
96 1.7 mrg /*
97 1.7 mrg * bus space and bus dma support for UltraSPARC `psycho'. note that most
98 1.7 mrg * of the bus dma support is provided by the iommu dvma controller.
99 1.7 mrg */
100 1.44 eeh static paddr_t psycho_bus_mmap __P((bus_space_tag_t, bus_addr_t, off_t,
101 1.44 eeh int, int));
102 1.44 eeh static int _psycho_bus_map __P((bus_space_tag_t, bus_addr_t, bus_size_t, int,
103 1.44 eeh vaddr_t, bus_space_handle_t *));
104 1.21 pk static void *psycho_intr_establish __P((bus_space_tag_t, int, int, int,
105 1.7 mrg int (*) __P((void *)), void *));
106 1.7 mrg
107 1.7 mrg static int psycho_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
108 1.7 mrg bus_size_t, struct proc *, int));
109 1.7 mrg static void psycho_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
110 1.9 eeh static int psycho_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
111 1.9 eeh bus_dma_segment_t *, int, bus_size_t, int));
112 1.7 mrg static void psycho_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
113 1.7 mrg bus_size_t, int));
114 1.7 mrg int psycho_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t, bus_size_t,
115 1.7 mrg bus_dma_segment_t *, int, int *, int));
116 1.7 mrg void psycho_dmamem_free __P((bus_dma_tag_t, bus_dma_segment_t *, int));
117 1.7 mrg int psycho_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *, int, size_t,
118 1.7 mrg caddr_t *, int));
119 1.7 mrg void psycho_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
120 1.7 mrg
121 1.7 mrg /* base pci_chipset */
122 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
123 1.1 mrg
124 1.1 mrg /*
125 1.1 mrg * autoconfiguration
126 1.1 mrg */
127 1.1 mrg static int psycho_match __P((struct device *, struct cfdata *, void *));
128 1.1 mrg static void psycho_attach __P((struct device *, struct device *, void *));
129 1.1 mrg static int psycho_print __P((void *aux, const char *p));
130 1.1 mrg
131 1.1 mrg struct cfattach psycho_ca = {
132 1.1 mrg sizeof(struct psycho_softc), psycho_match, psycho_attach
133 1.1 mrg };
134 1.1 mrg
135 1.1 mrg /*
136 1.34 eeh * "sabre" is the UltraSPARC IIi onboard UPA to PCI bridge. It manages a
137 1.34 eeh * single PCI bus and does not have a streaming buffer. It often has an APB
138 1.34 eeh * (advanced PCI bridge) connected to it, which was designed specifically for
139 1.34 eeh * the IIi. The APB let's the IIi handle two independednt PCI buses, and
140 1.34 eeh * appears as two "simba"'s underneath the sabre.
141 1.34 eeh *
142 1.34 eeh * "psycho" and "psycho+" is a dual UPA to PCI bridge. It sits on the UPA bus
143 1.34 eeh * and manages two PCI buses. "psycho" has two 64-bit 33MHz buses, while
144 1.34 eeh * "psycho+" controls both a 64-bit 33Mhz and a 64-bit 66Mhz PCI bus. You
145 1.34 eeh * will usually find a "psycho+" since I don't think the original "psycho"
146 1.34 eeh * ever shipped, and if it did it would be in the U30.
147 1.34 eeh *
148 1.34 eeh * Each "psycho" PCI bus appears as a separate OFW node, but since they are
149 1.34 eeh * both part of the same IC, they only have a single register space. As such,
150 1.34 eeh * they need to be configured together, even though the autoconfiguration will
151 1.34 eeh * attach them separately.
152 1.34 eeh *
153 1.34 eeh * On UltraIIi machines, "sabre" itself usually takes pci0, with "simba" often
154 1.34 eeh * as pci1 and pci2, although they have been implemented with other PCI bus
155 1.34 eeh * numbers on some machines.
156 1.34 eeh *
157 1.34 eeh * On UltraII machines, there can be any number of "psycho+" ICs, each
158 1.34 eeh * providing two PCI buses.
159 1.34 eeh *
160 1.34 eeh *
161 1.34 eeh * XXXX The psycho/sabre node has an `interrupts' attribute. They contain
162 1.34 eeh * the values of the following interrupts in this order:
163 1.1 mrg *
164 1.34 eeh * PCI Bus Error (30)
165 1.34 eeh * DMA UE (2e)
166 1.34 eeh * DMA CE (2f)
167 1.34 eeh * Power Fail (25)
168 1.34 eeh *
169 1.34 eeh * We really should attach handlers for each.
170 1.1 mrg *
171 1.1 mrg */
172 1.35 eeh
173 1.1 mrg #define ROM_PCI_NAME "pci"
174 1.35 eeh
175 1.35 eeh struct psycho_names {
176 1.35 eeh char *p_name;
177 1.35 eeh int p_type;
178 1.35 eeh } psycho_names[] = {
179 1.35 eeh { "SUNW,psycho", PSYCHO_MODE_PSYCHO },
180 1.35 eeh { "pci108e,8000", PSYCHO_MODE_PSYCHO },
181 1.35 eeh { "SUNW,sabre", PSYCHO_MODE_SABRE },
182 1.35 eeh { "pci108e,a000", PSYCHO_MODE_SABRE },
183 1.35 eeh { "pci108e,a001", PSYCHO_MODE_SABRE },
184 1.35 eeh { NULL, 0 }
185 1.35 eeh };
186 1.1 mrg
187 1.1 mrg static int
188 1.1 mrg psycho_match(parent, match, aux)
189 1.1 mrg struct device *parent;
190 1.1 mrg struct cfdata *match;
191 1.1 mrg void *aux;
192 1.1 mrg {
193 1.1 mrg struct mainbus_attach_args *ma = aux;
194 1.38 eeh char *model = PROM_getpropstring(ma->ma_node, "model");
195 1.35 eeh int i;
196 1.1 mrg
197 1.1 mrg /* match on a name of "pci" and a sabre or a psycho */
198 1.35 eeh if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0) {
199 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
200 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0)
201 1.35 eeh return (1);
202 1.35 eeh
203 1.38 eeh model = PROM_getpropstring(ma->ma_node, "compatible");
204 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
205 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0)
206 1.35 eeh return (1);
207 1.35 eeh }
208 1.1 mrg return (0);
209 1.1 mrg }
210 1.1 mrg
211 1.34 eeh /*
212 1.34 eeh * SUNW,psycho initialisation ..
213 1.34 eeh * - find the per-psycho registers
214 1.34 eeh * - figure out the IGN.
215 1.34 eeh * - find our partner psycho
216 1.34 eeh * - configure ourselves
217 1.34 eeh * - bus range, bus,
218 1.34 eeh * - get interrupt-map and interrupt-map-mask
219 1.34 eeh * - setup the chipsets.
220 1.34 eeh * - if we're the first of the pair, initialise the IOMMU, otherwise
221 1.34 eeh * just copy it's tags and addresses.
222 1.34 eeh */
223 1.1 mrg static void
224 1.1 mrg psycho_attach(parent, self, aux)
225 1.1 mrg struct device *parent, *self;
226 1.1 mrg void *aux;
227 1.1 mrg {
228 1.1 mrg struct psycho_softc *sc = (struct psycho_softc *)self;
229 1.34 eeh struct psycho_softc *osc = NULL;
230 1.34 eeh struct psycho_pbm *pp;
231 1.46 eeh struct ofpcibus_attach_args pba;
232 1.1 mrg struct mainbus_attach_args *ma = aux;
233 1.34 eeh bus_space_handle_t bh;
234 1.34 eeh u_int64_t csr;
235 1.35 eeh int psycho_br[2], n, i;
236 1.45 eeh bus_space_handle_t pci_ctl;
237 1.38 eeh char *model = PROM_getpropstring(ma->ma_node, "model");
238 1.1 mrg
239 1.1 mrg printf("\n");
240 1.1 mrg
241 1.1 mrg sc->sc_node = ma->ma_node;
242 1.1 mrg sc->sc_bustag = ma->ma_bustag;
243 1.1 mrg sc->sc_dmatag = ma->ma_dmatag;
244 1.1 mrg
245 1.1 mrg /*
246 1.45 eeh * Identify the device.
247 1.1 mrg */
248 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
249 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0) {
250 1.35 eeh sc->sc_mode = psycho_names[i].p_type;
251 1.35 eeh goto found;
252 1.35 eeh }
253 1.35 eeh
254 1.38 eeh model = PROM_getpropstring(ma->ma_node, "compatible");
255 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
256 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0) {
257 1.35 eeh sc->sc_mode = psycho_names[i].p_type;
258 1.35 eeh goto found;
259 1.35 eeh }
260 1.34 eeh
261 1.35 eeh panic("unknown psycho model %s", model);
262 1.35 eeh found:
263 1.1 mrg
264 1.1 mrg /*
265 1.22 pk * The psycho gets three register banks:
266 1.22 pk * (0) per-PBM configuration and status registers
267 1.22 pk * (1) per-PBM PCI configuration space, containing only the
268 1.22 pk * PBM 256-byte PCI header
269 1.22 pk * (2) the shared psycho configuration registers (struct psychoreg)
270 1.22 pk */
271 1.34 eeh
272 1.34 eeh /* Register layouts are different. stuupid. */
273 1.34 eeh if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
274 1.34 eeh sc->sc_basepaddr = (paddr_t)ma->ma_reg[2].ur_paddr;
275 1.34 eeh
276 1.34 eeh if (ma->ma_naddress > 2) {
277 1.45 eeh sparc_promaddr_to_handle(sc->sc_bustag,
278 1.45 eeh ma->ma_address[2], &sc->sc_bh);
279 1.45 eeh sparc_promaddr_to_handle(sc->sc_bustag,
280 1.45 eeh ma->ma_address[0], &pci_ctl);
281 1.45 eeh
282 1.34 eeh sc->sc_regs = (struct psychoreg *)
283 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
284 1.34 eeh } else if (ma->ma_nreg > 2) {
285 1.34 eeh
286 1.34 eeh /* We need to map this in ourselves. */
287 1.44 eeh if (bus_space_map(sc->sc_bustag,
288 1.34 eeh ma->ma_reg[2].ur_paddr,
289 1.45 eeh ma->ma_reg[2].ur_len, BUS_SPACE_MAP_LINEAR,
290 1.45 eeh &sc->sc_bh))
291 1.34 eeh panic("psycho_attach: cannot map regs");
292 1.45 eeh sc->sc_regs = (struct psychoreg *)
293 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
294 1.34 eeh
295 1.44 eeh if (bus_space_map(sc->sc_bustag,
296 1.34 eeh ma->ma_reg[0].ur_paddr,
297 1.45 eeh ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
298 1.45 eeh &pci_ctl))
299 1.34 eeh panic("psycho_attach: cannot map ctl");
300 1.34 eeh } else
301 1.34 eeh panic("psycho_attach: %d not enough registers",
302 1.34 eeh ma->ma_nreg);
303 1.34 eeh } else {
304 1.34 eeh sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
305 1.34 eeh
306 1.34 eeh if (ma->ma_naddress) {
307 1.45 eeh sparc_promaddr_to_handle(sc->sc_bustag,
308 1.45 eeh ma->ma_address[0], &sc->sc_bh);
309 1.34 eeh sc->sc_regs = (struct psychoreg *)
310 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
311 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
312 1.45 eeh offsetof(struct psychoreg, psy_pcictl),
313 1.45 eeh sizeof(struct pci_ctl), &pci_ctl);
314 1.34 eeh } else if (ma->ma_nreg) {
315 1.34 eeh
316 1.34 eeh /* We need to map this in ourselves. */
317 1.44 eeh if (bus_space_map(sc->sc_bustag,
318 1.34 eeh ma->ma_reg[0].ur_paddr,
319 1.45 eeh ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
320 1.45 eeh &sc->sc_bh))
321 1.34 eeh panic("psycho_attach: cannot map regs");
322 1.45 eeh sc->sc_regs = (struct psychoreg *)
323 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
324 1.45 eeh
325 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
326 1.45 eeh offsetof(struct psychoreg, psy_pcictl),
327 1.45 eeh sizeof(struct pci_ctl), &pci_ctl);
328 1.34 eeh } else
329 1.34 eeh panic("psycho_attach: %d not enough registers",
330 1.34 eeh ma->ma_nreg);
331 1.34 eeh }
332 1.23 pk
333 1.45 eeh
334 1.45 eeh csr = bus_space_read_8(sc->sc_bustag, sc->sc_bh,
335 1.45 eeh offsetof(struct psychoreg, psy_csr));
336 1.34 eeh sc->sc_ign = 0x7c0; /* APB IGN is always 0x7c */
337 1.34 eeh if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
338 1.34 eeh sc->sc_ign = PSYCHO_GCSR_IGN(csr) << 6;
339 1.24 pk
340 1.34 eeh printf("%s: impl %d, version %d: ign %x ",
341 1.34 eeh model, PSYCHO_GCSR_IMPL(csr), PSYCHO_GCSR_VERS(csr),
342 1.34 eeh sc->sc_ign);
343 1.22 pk /*
344 1.24 pk * Match other psycho's that are already configured against
345 1.24 pk * the base physical address. This will be the same for a
346 1.24 pk * pair of devices that share register space.
347 1.1 mrg */
348 1.3 mrg for (n = 0; n < psycho_cd.cd_ndevs; n++) {
349 1.8 mrg
350 1.24 pk struct psycho_softc *asc =
351 1.24 pk (struct psycho_softc *)psycho_cd.cd_devs[n];
352 1.3 mrg
353 1.24 pk if (asc == NULL || asc == sc)
354 1.24 pk /* This entry is not there or it is me */
355 1.24 pk continue;
356 1.23 pk
357 1.24 pk if (asc->sc_basepaddr != sc->sc_basepaddr)
358 1.24 pk /* This is an unrelated psycho */
359 1.3 mrg continue;
360 1.3 mrg
361 1.24 pk /* Found partner */
362 1.24 pk osc = asc;
363 1.8 mrg break;
364 1.8 mrg }
365 1.8 mrg
366 1.3 mrg
367 1.3 mrg /* Oh, dear. OK, lets get started */
368 1.3 mrg
369 1.24 pk /*
370 1.24 pk * Setup the PCI control register
371 1.24 pk */
372 1.45 eeh csr = bus_space_read_8(sc->sc_bustag, pci_ctl,
373 1.45 eeh offsetof(struct pci_ctl, pci_csr));
374 1.8 mrg csr |= PCICTL_MRLM |
375 1.8 mrg PCICTL_ARB_PARK |
376 1.8 mrg PCICTL_ERRINTEN |
377 1.8 mrg PCICTL_4ENABLE;
378 1.8 mrg csr &= ~(PCICTL_SERR |
379 1.8 mrg PCICTL_CPU_PRIO |
380 1.8 mrg PCICTL_ARB_PRIO |
381 1.8 mrg PCICTL_RTRYWAIT);
382 1.45 eeh bus_space_write_8(sc->sc_bustag, pci_ctl,
383 1.45 eeh offsetof(struct pci_ctl, pci_csr), csr);
384 1.8 mrg
385 1.24 pk
386 1.24 pk /*
387 1.24 pk * Allocate our psycho_pbm
388 1.24 pk */
389 1.22 pk pp = sc->sc_psycho_this = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
390 1.22 pk if (pp == NULL)
391 1.8 mrg panic("could not allocate psycho pbm");
392 1.8 mrg
393 1.22 pk memset(pp, 0, sizeof *pp);
394 1.22 pk
395 1.22 pk pp->pp_sc = sc;
396 1.8 mrg
397 1.8 mrg /* grab the psycho ranges */
398 1.22 pk psycho_get_ranges(sc->sc_node, &pp->pp_range, &pp->pp_nrange);
399 1.8 mrg
400 1.8 mrg /* get the bus-range for the psycho */
401 1.8 mrg psycho_get_bus_range(sc->sc_node, psycho_br);
402 1.8 mrg
403 1.46 eeh pba.opba_pba.pba_bus = psycho_br[0];
404 1.8 mrg
405 1.8 mrg printf("bus range %u to %u", psycho_br[0], psycho_br[1]);
406 1.23 pk printf("; PCI bus %d", psycho_br[0]);
407 1.8 mrg
408 1.45 eeh pp->pp_pcictl = pci_ctl;
409 1.8 mrg
410 1.8 mrg /* allocate our tags */
411 1.8 mrg pp->pp_memt = psycho_alloc_mem_tag(pp);
412 1.8 mrg pp->pp_iot = psycho_alloc_io_tag(pp);
413 1.8 mrg pp->pp_dmat = psycho_alloc_dma_tag(pp);
414 1.8 mrg pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
415 1.8 mrg (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
416 1.8 mrg
417 1.8 mrg /* allocate a chipset for this */
418 1.8 mrg pp->pp_pc = psycho_alloc_chipset(pp, sc->sc_node, &_sparc_pci_chipset);
419 1.8 mrg
420 1.8 mrg /* setup the rest of the psycho pbm */
421 1.46 eeh pba.opba_pba.pba_pc = psycho_alloc_chipset(pp, sc->sc_node, pp->pp_pc);
422 1.8 mrg
423 1.8 mrg printf("\n");
424 1.8 mrg
425 1.8 mrg /*
426 1.34 eeh * And finally, if we're a sabre or the first of a pair of psycho's to
427 1.24 pk * arrive here, start up the IOMMU and get a config space tag.
428 1.8 mrg */
429 1.24 pk if (osc == NULL) {
430 1.40 eeh uint64_t timeo;
431 1.34 eeh
432 1.34 eeh /*
433 1.34 eeh * Establish handlers for interesting interrupts....
434 1.34 eeh *
435 1.34 eeh * XXX We need to remember these and remove this to support
436 1.34 eeh * hotplug on the UPA/FHC bus.
437 1.34 eeh *
438 1.34 eeh * XXX Not all controllers have these, but installing them
439 1.34 eeh * is better than trying to sort through this mess.
440 1.34 eeh */
441 1.34 eeh psycho_set_intr(sc, 15, psycho_ue,
442 1.34 eeh &sc->sc_regs->ue_int_map,
443 1.34 eeh &sc->sc_regs->ue_clr_int);
444 1.34 eeh psycho_set_intr(sc, 1, psycho_ce,
445 1.34 eeh &sc->sc_regs->ce_int_map,
446 1.34 eeh &sc->sc_regs->ce_clr_int);
447 1.34 eeh psycho_set_intr(sc, 15, psycho_bus_a,
448 1.34 eeh &sc->sc_regs->pciaerr_int_map,
449 1.34 eeh &sc->sc_regs->pciaerr_clr_int);
450 1.34 eeh psycho_set_intr(sc, 15, psycho_bus_b,
451 1.34 eeh &sc->sc_regs->pciberr_int_map,
452 1.34 eeh &sc->sc_regs->pciberr_clr_int);
453 1.34 eeh psycho_set_intr(sc, 15, psycho_powerfail,
454 1.34 eeh &sc->sc_regs->power_int_map,
455 1.34 eeh &sc->sc_regs->power_clr_int);
456 1.34 eeh psycho_set_intr(sc, 1, psycho_wakeup,
457 1.34 eeh &sc->sc_regs->pwrmgt_int_map,
458 1.34 eeh &sc->sc_regs->pwrmgt_clr_int);
459 1.40 eeh
460 1.40 eeh
461 1.40 eeh /*
462 1.40 eeh * Apparently a number of machines with psycho and psycho+
463 1.40 eeh * controllers have interrupt latency issues. We'll try
464 1.40 eeh * setting the interrupt retry timeout to 0xff which gives us
465 1.40 eeh * a retry of 3-6 usec (which is what sysio is set to) for the
466 1.40 eeh * moment, which seems to help alleviate this problem.
467 1.40 eeh */
468 1.45 eeh timeo = sc->sc_regs->intr_retry_timer;
469 1.40 eeh if (timeo > 0xfff) {
470 1.40 eeh #ifdef DEBUG
471 1.40 eeh printf("decreasing interrupt retry timeout "
472 1.40 eeh "from %lx to 0xff\n", (long)timeo);
473 1.40 eeh #endif
474 1.45 eeh sc->sc_regs->intr_retry_timer = 0xff;
475 1.40 eeh }
476 1.34 eeh
477 1.13 eeh /*
478 1.24 pk * Setup IOMMU and PCI configuration if we're the first
479 1.24 pk * of a pair of psycho's to arrive here.
480 1.24 pk *
481 1.13 eeh * We should calculate a TSB size based on amount of RAM
482 1.34 eeh * and number of bus controllers and number an type of
483 1.34 eeh * child devices.
484 1.13 eeh *
485 1.13 eeh * For the moment, 32KB should be more than enough.
486 1.13 eeh */
487 1.39 eeh sc->sc_is = malloc(sizeof(struct iommu_state),
488 1.39 eeh M_DEVBUF, M_NOWAIT);
489 1.39 eeh if (sc->sc_is == NULL)
490 1.39 eeh panic("psycho_attach: malloc iommu_state");
491 1.45 eeh sc->sc_is->is_sbvalid[0] = sc->sc_is->is_sbvalid[1] = 0;
492 1.39 eeh
493 1.39 eeh
494 1.45 eeh if (PROM_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
495 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
496 1.45 eeh offsetof(struct pci_ctl, pci_strbuf),
497 1.45 eeh sizeof (struct iommu_strbuf),
498 1.45 eeh &sc->sc_is->is_sb[0]);
499 1.45 eeh sc->sc_is->is_sbvalid[0] = 1;
500 1.45 eeh }
501 1.39 eeh
502 1.13 eeh psycho_iommu_init(sc, 2);
503 1.8 mrg
504 1.8 mrg sc->sc_configtag = psycho_alloc_config_tag(sc->sc_psycho_this);
505 1.44 eeh
506 1.44 eeh /*
507 1.44 eeh * XXX This is a really ugly hack because PCI config space
508 1.44 eeh * is explicitly handled with unmapped accesses.
509 1.44 eeh */
510 1.44 eeh i = sc->sc_bustag->type;
511 1.44 eeh sc->sc_bustag->type = PCI_CONFIG_BUS_SPACE;
512 1.44 eeh if (bus_space_map(sc->sc_bustag, sc->sc_basepaddr + 0x01000000,
513 1.44 eeh 0x0100000, 0, &bh))
514 1.23 pk panic("could not map psycho PCI configuration space");
515 1.44 eeh sc->sc_bustag->type = i;
516 1.45 eeh sc->sc_configaddr = bh;
517 1.8 mrg } else {
518 1.24 pk /* Just copy IOMMU state, config tag and address */
519 1.24 pk sc->sc_is = osc->sc_is;
520 1.8 mrg sc->sc_configtag = osc->sc_configtag;
521 1.8 mrg sc->sc_configaddr = osc->sc_configaddr;
522 1.39 eeh
523 1.45 eeh if (PROM_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
524 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
525 1.45 eeh offsetof(struct pci_ctl, pci_strbuf),
526 1.45 eeh sizeof (struct iommu_strbuf),
527 1.45 eeh &sc->sc_is->is_sb[1]);
528 1.45 eeh sc->sc_is->is_sbvalid[1] = 1;
529 1.45 eeh }
530 1.39 eeh iommu_reset(sc->sc_is);
531 1.8 mrg }
532 1.34 eeh
533 1.34 eeh /*
534 1.34 eeh * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
535 1.34 eeh */
536 1.46 eeh #if NOFPCI > 0
537 1.46 eeh pba.opba_pba.pba_busname = "ofpci";
538 1.46 eeh #else
539 1.46 eeh pba.opba_pba.pba_busname = "pci";
540 1.46 eeh #endif
541 1.46 eeh pba.opba_pba.pba_flags = sc->sc_psycho_this->pp_flags;
542 1.46 eeh pba.opba_pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
543 1.46 eeh pba.opba_pba.pba_iot = sc->sc_psycho_this->pp_iot;
544 1.46 eeh pba.opba_pba.pba_memt = sc->sc_psycho_this->pp_memt;
545 1.46 eeh pba.opba_node = sc->sc_node;
546 1.34 eeh
547 1.34 eeh config_found(self, &pba, psycho_print);
548 1.34 eeh }
549 1.34 eeh
550 1.34 eeh static int
551 1.34 eeh psycho_print(aux, p)
552 1.34 eeh void *aux;
553 1.34 eeh const char *p;
554 1.34 eeh {
555 1.34 eeh
556 1.34 eeh if (p == NULL)
557 1.34 eeh return (UNCONF);
558 1.34 eeh return (QUIET);
559 1.34 eeh }
560 1.34 eeh
561 1.34 eeh static void
562 1.34 eeh psycho_set_intr(sc, ipl, handler, mapper, clearer)
563 1.34 eeh struct psycho_softc *sc;
564 1.34 eeh int ipl;
565 1.34 eeh void *handler;
566 1.34 eeh u_int64_t *mapper;
567 1.34 eeh u_int64_t *clearer;
568 1.34 eeh {
569 1.34 eeh struct intrhand *ih;
570 1.34 eeh
571 1.34 eeh ih = (struct intrhand *)malloc(sizeof(struct intrhand),
572 1.34 eeh M_DEVBUF, M_NOWAIT);
573 1.34 eeh ih->ih_arg = sc;
574 1.34 eeh ih->ih_map = mapper;
575 1.34 eeh ih->ih_clr = clearer;
576 1.34 eeh ih->ih_fun = handler;
577 1.34 eeh ih->ih_pil = (1<<ipl);
578 1.34 eeh ih->ih_number = INTVEC(*(ih->ih_map));
579 1.34 eeh intr_establish(ipl, ih);
580 1.34 eeh *(ih->ih_map) |= INTMAP_V;
581 1.1 mrg }
582 1.1 mrg
583 1.1 mrg /*
584 1.1 mrg * PCI bus support
585 1.1 mrg */
586 1.1 mrg
587 1.1 mrg /*
588 1.1 mrg * allocate a PCI chipset tag and set it's cookie.
589 1.1 mrg */
590 1.1 mrg static pci_chipset_tag_t
591 1.1 mrg psycho_alloc_chipset(pp, node, pc)
592 1.1 mrg struct psycho_pbm *pp;
593 1.1 mrg int node;
594 1.1 mrg pci_chipset_tag_t pc;
595 1.1 mrg {
596 1.1 mrg pci_chipset_tag_t npc;
597 1.1 mrg
598 1.1 mrg npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
599 1.1 mrg if (npc == NULL)
600 1.1 mrg panic("could not allocate pci_chipset_tag_t");
601 1.1 mrg memcpy(npc, pc, sizeof *pc);
602 1.1 mrg npc->cookie = pp;
603 1.34 eeh npc->rootnode = node;
604 1.34 eeh npc->curnode = node;
605 1.1 mrg
606 1.1 mrg return (npc);
607 1.1 mrg }
608 1.1 mrg
609 1.1 mrg /*
610 1.1 mrg * grovel the OBP for various psycho properties
611 1.1 mrg */
612 1.1 mrg static void
613 1.1 mrg psycho_get_bus_range(node, brp)
614 1.1 mrg int node;
615 1.1 mrg int *brp;
616 1.1 mrg {
617 1.1 mrg int n;
618 1.1 mrg
619 1.38 eeh if (PROM_getprop(node, "bus-range", sizeof(*brp), &n, (void **)&brp))
620 1.1 mrg panic("could not get psycho bus-range");
621 1.1 mrg if (n != 2)
622 1.1 mrg panic("broken psycho bus-range");
623 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n", node, brp[0], brp[1]));
624 1.1 mrg }
625 1.1 mrg
626 1.1 mrg static void
627 1.1 mrg psycho_get_ranges(node, rp, np)
628 1.1 mrg int node;
629 1.1 mrg struct psycho_ranges **rp;
630 1.1 mrg int *np;
631 1.1 mrg {
632 1.1 mrg
633 1.38 eeh if (PROM_getprop(node, "ranges", sizeof(**rp), np, (void **)rp))
634 1.1 mrg panic("could not get psycho ranges");
635 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
636 1.1 mrg }
637 1.1 mrg
638 1.34 eeh /*
639 1.34 eeh * Interrupt handlers.
640 1.34 eeh */
641 1.34 eeh
642 1.34 eeh static int
643 1.34 eeh psycho_ue(arg)
644 1.34 eeh void *arg;
645 1.34 eeh {
646 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
647 1.34 eeh struct psychoreg *regs = sc->sc_regs;
648 1.36 eeh long long afsr = regs->psy_ue_afsr;
649 1.36 eeh long long afar = regs->psy_ue_afar;
650 1.41 eeh long size = NBPG<<(sc->sc_is->is_tsbsize);
651 1.41 eeh struct iommu_state *is = sc->sc_is;
652 1.36 eeh char bits[128];
653 1.34 eeh
654 1.34 eeh /*
655 1.34 eeh * It's uncorrectable. Dump the regs and panic.
656 1.34 eeh */
657 1.46 eeh printf("%s: uncorrectable DMA error AFAR %llx pa %llx AFSR %llx:\n%s\n",
658 1.36 eeh sc->sc_dev.dv_xname, afar,
659 1.41 eeh (long long)iommu_extract(is, (vaddr_t)afar), afsr,
660 1.36 eeh bitmask_snprintf(afsr, PSYCHO_UE_AFSR_BITS,
661 1.36 eeh bits, sizeof(bits)));
662 1.41 eeh
663 1.41 eeh /* Sometimes the AFAR points to an IOTSB entry */
664 1.41 eeh if (afar >= is->is_ptsb && afar < is->is_ptsb + size) {
665 1.42 martin printf("IOVA %llx IOTTE %llx\n",
666 1.42 martin (long long)((afar - is->is_ptsb) * NBPG + is->is_dvmabase),
667 1.41 eeh (long long)ldxa(afar, ASI_PHYS_CACHED));
668 1.41 eeh }
669 1.43 chs #ifdef DDB
670 1.41 eeh Debugger();
671 1.43 chs #endif
672 1.41 eeh regs->psy_ue_afar = 0;
673 1.41 eeh regs->psy_ue_afsr = 0;
674 1.34 eeh return (1);
675 1.34 eeh }
676 1.34 eeh static int
677 1.34 eeh psycho_ce(arg)
678 1.34 eeh void *arg;
679 1.1 mrg {
680 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
681 1.34 eeh struct psychoreg *regs = sc->sc_regs;
682 1.34 eeh
683 1.34 eeh /*
684 1.34 eeh * It's correctable. Dump the regs and continue.
685 1.34 eeh */
686 1.1 mrg
687 1.34 eeh printf("%s: correctable DMA error AFAR %llx AFSR %llx\n",
688 1.34 eeh sc->sc_dev.dv_xname,
689 1.34 eeh (long long)regs->psy_ce_afar, (long long)regs->psy_ce_afsr);
690 1.34 eeh return (1);
691 1.1 mrg }
692 1.34 eeh static int
693 1.34 eeh psycho_bus_a(arg)
694 1.34 eeh void *arg;
695 1.34 eeh {
696 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
697 1.34 eeh struct psychoreg *regs = sc->sc_regs;
698 1.34 eeh
699 1.34 eeh /*
700 1.34 eeh * It's uncorrectable. Dump the regs and panic.
701 1.34 eeh */
702 1.1 mrg
703 1.34 eeh panic("%s: PCI bus A error AFAR %llx AFSR %llx\n",
704 1.34 eeh sc->sc_dev.dv_xname,
705 1.35 eeh (long long)regs->psy_pcictl[0].pci_afar,
706 1.35 eeh (long long)regs->psy_pcictl[0].pci_afsr);
707 1.34 eeh return (1);
708 1.34 eeh }
709 1.34 eeh static int
710 1.34 eeh psycho_bus_b(arg)
711 1.34 eeh void *arg;
712 1.1 mrg {
713 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
714 1.34 eeh struct psychoreg *regs = sc->sc_regs;
715 1.34 eeh
716 1.34 eeh /*
717 1.34 eeh * It's uncorrectable. Dump the regs and panic.
718 1.34 eeh */
719 1.1 mrg
720 1.34 eeh panic("%s: PCI bus B error AFAR %llx AFSR %llx\n",
721 1.34 eeh sc->sc_dev.dv_xname,
722 1.35 eeh (long long)regs->psy_pcictl[0].pci_afar,
723 1.35 eeh (long long)regs->psy_pcictl[0].pci_afsr);
724 1.34 eeh return (1);
725 1.1 mrg }
726 1.34 eeh static int
727 1.34 eeh psycho_powerfail(arg)
728 1.34 eeh void *arg;
729 1.34 eeh {
730 1.1 mrg
731 1.34 eeh /*
732 1.34 eeh * We lost power. Try to shut down NOW.
733 1.34 eeh */
734 1.34 eeh printf("Power Failure Detected: Shutting down NOW.\n");
735 1.34 eeh cpu_reboot(RB_POWERDOWN|RB_HALT, NULL);
736 1.34 eeh return (1);
737 1.34 eeh }
738 1.34 eeh static
739 1.34 eeh int psycho_wakeup(arg)
740 1.34 eeh void *arg;
741 1.1 mrg {
742 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
743 1.1 mrg
744 1.34 eeh /*
745 1.34 eeh * Gee, we don't really have a framework to deal with this
746 1.34 eeh * properly.
747 1.34 eeh */
748 1.34 eeh printf("%s: power management wakeup\n", sc->sc_dev.dv_xname);
749 1.34 eeh return (1);
750 1.1 mrg }
751 1.1 mrg
752 1.34 eeh
753 1.34 eeh
754 1.1 mrg /*
755 1.1 mrg * initialise the IOMMU..
756 1.1 mrg */
757 1.1 mrg void
758 1.13 eeh psycho_iommu_init(sc, tsbsize)
759 1.1 mrg struct psycho_softc *sc;
760 1.13 eeh int tsbsize;
761 1.1 mrg {
762 1.1 mrg char *name;
763 1.39 eeh struct iommu_state *is = sc->sc_is;
764 1.34 eeh u_int32_t iobase = -1;
765 1.34 eeh int *vdma = NULL;
766 1.34 eeh int nitem;
767 1.24 pk
768 1.1 mrg /* punch in our copies */
769 1.24 pk is->is_bustag = sc->sc_bustag;
770 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
771 1.45 eeh offsetof(struct psychoreg, psy_iommu),
772 1.45 eeh sizeof (struct iommureg),
773 1.45 eeh &is->is_iommu);
774 1.1 mrg
775 1.34 eeh /*
776 1.34 eeh * Separate the men from the boys. Get the `virtual-dma'
777 1.34 eeh * property for sabre and use that to make sure the damn
778 1.34 eeh * iommu works.
779 1.34 eeh *
780 1.34 eeh * We could query the `#virtual-dma-size-cells' and
781 1.34 eeh * `#virtual-dma-addr-cells' and DTRT, but I'm lazy.
782 1.34 eeh */
783 1.38 eeh if (!PROM_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
784 1.34 eeh (void **)&vdma)) {
785 1.34 eeh /* Damn. Gotta use these values. */
786 1.34 eeh iobase = vdma[0];
787 1.34 eeh #define TSBCASE(x) case 1<<((x)+23): tsbsize = (x); break
788 1.34 eeh switch (vdma[1]) {
789 1.34 eeh TSBCASE(1); TSBCASE(2); TSBCASE(3);
790 1.34 eeh TSBCASE(4); TSBCASE(5); TSBCASE(6);
791 1.34 eeh default:
792 1.34 eeh printf("bogus tsb size %x, using 7\n", vdma[1]);
793 1.34 eeh TSBCASE(7);
794 1.34 eeh }
795 1.34 eeh #undef TSBCASE
796 1.34 eeh }
797 1.34 eeh
798 1.1 mrg /* give us a nice name.. */
799 1.1 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
800 1.1 mrg if (name == 0)
801 1.1 mrg panic("couldn't malloc iommu name");
802 1.1 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
803 1.1 mrg
804 1.34 eeh iommu_init(name, is, tsbsize, iobase);
805 1.7 mrg }
806 1.7 mrg
807 1.7 mrg /*
808 1.7 mrg * below here is bus space and bus dma support
809 1.7 mrg */
810 1.7 mrg bus_space_tag_t
811 1.7 mrg psycho_alloc_bus_tag(pp, type)
812 1.7 mrg struct psycho_pbm *pp;
813 1.7 mrg int type;
814 1.7 mrg {
815 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
816 1.7 mrg bus_space_tag_t bt;
817 1.7 mrg
818 1.7 mrg bt = (bus_space_tag_t)
819 1.7 mrg malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
820 1.7 mrg if (bt == NULL)
821 1.7 mrg panic("could not allocate psycho bus tag");
822 1.7 mrg
823 1.7 mrg bzero(bt, sizeof *bt);
824 1.7 mrg bt->cookie = pp;
825 1.7 mrg bt->parent = sc->sc_bustag;
826 1.7 mrg bt->type = type;
827 1.7 mrg bt->sparc_bus_map = _psycho_bus_map;
828 1.7 mrg bt->sparc_bus_mmap = psycho_bus_mmap;
829 1.7 mrg bt->sparc_intr_establish = psycho_intr_establish;
830 1.7 mrg return (bt);
831 1.7 mrg }
832 1.7 mrg
833 1.7 mrg bus_dma_tag_t
834 1.7 mrg psycho_alloc_dma_tag(pp)
835 1.7 mrg struct psycho_pbm *pp;
836 1.7 mrg {
837 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
838 1.7 mrg bus_dma_tag_t dt, pdt = sc->sc_dmatag;
839 1.7 mrg
840 1.7 mrg dt = (bus_dma_tag_t)
841 1.7 mrg malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
842 1.7 mrg if (dt == NULL)
843 1.7 mrg panic("could not allocate psycho dma tag");
844 1.7 mrg
845 1.7 mrg bzero(dt, sizeof *dt);
846 1.7 mrg dt->_cookie = pp;
847 1.7 mrg dt->_parent = pdt;
848 1.7 mrg #define PCOPY(x) dt->x = pdt->x
849 1.7 mrg PCOPY(_dmamap_create);
850 1.7 mrg PCOPY(_dmamap_destroy);
851 1.7 mrg dt->_dmamap_load = psycho_dmamap_load;
852 1.7 mrg PCOPY(_dmamap_load_mbuf);
853 1.7 mrg PCOPY(_dmamap_load_uio);
854 1.9 eeh dt->_dmamap_load_raw = psycho_dmamap_load_raw;
855 1.7 mrg dt->_dmamap_unload = psycho_dmamap_unload;
856 1.7 mrg dt->_dmamap_sync = psycho_dmamap_sync;
857 1.7 mrg dt->_dmamem_alloc = psycho_dmamem_alloc;
858 1.7 mrg dt->_dmamem_free = psycho_dmamem_free;
859 1.7 mrg dt->_dmamem_map = psycho_dmamem_map;
860 1.7 mrg dt->_dmamem_unmap = psycho_dmamem_unmap;
861 1.7 mrg PCOPY(_dmamem_mmap);
862 1.7 mrg #undef PCOPY
863 1.7 mrg return (dt);
864 1.7 mrg }
865 1.7 mrg
866 1.7 mrg /*
867 1.7 mrg * bus space support. <sparc64/dev/psychoreg.h> has a discussion about
868 1.7 mrg * PCI physical addresses.
869 1.7 mrg */
870 1.7 mrg
871 1.7 mrg static int get_childspace __P((int));
872 1.7 mrg
873 1.7 mrg static int
874 1.7 mrg get_childspace(type)
875 1.7 mrg int type;
876 1.7 mrg {
877 1.7 mrg int ss;
878 1.7 mrg
879 1.7 mrg switch (type) {
880 1.7 mrg case PCI_CONFIG_BUS_SPACE:
881 1.7 mrg ss = 0x00;
882 1.7 mrg break;
883 1.7 mrg case PCI_IO_BUS_SPACE:
884 1.7 mrg ss = 0x01;
885 1.7 mrg break;
886 1.7 mrg case PCI_MEMORY_BUS_SPACE:
887 1.7 mrg ss = 0x02;
888 1.7 mrg break;
889 1.7 mrg #if 0
890 1.7 mrg /* we don't do 64 bit memory space */
891 1.7 mrg case PCI_MEMORY64_BUS_SPACE:
892 1.7 mrg ss = 0x03;
893 1.7 mrg break;
894 1.7 mrg #endif
895 1.7 mrg default:
896 1.7 mrg panic("get_childspace: unknown bus type");
897 1.7 mrg }
898 1.7 mrg
899 1.7 mrg return (ss);
900 1.7 mrg }
901 1.7 mrg
902 1.7 mrg static int
903 1.44 eeh _psycho_bus_map(t, offset, size, flags, unused, hp)
904 1.7 mrg bus_space_tag_t t;
905 1.7 mrg bus_addr_t offset;
906 1.7 mrg bus_size_t size;
907 1.7 mrg int flags;
908 1.44 eeh vaddr_t unused;
909 1.7 mrg bus_space_handle_t *hp;
910 1.7 mrg {
911 1.7 mrg struct psycho_pbm *pp = t->cookie;
912 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
913 1.7 mrg int i, ss;
914 1.7 mrg
915 1.44 eeh DPRINTF(PDB_BUSMAP,
916 1.44 eeh ("_psycho_bus_map: type %d off %qx sz %qx flags %d",
917 1.44 eeh t->type, (unsigned long long)offset,
918 1.44 eeh (unsigned long long)size, flags));
919 1.7 mrg
920 1.7 mrg ss = get_childspace(t->type);
921 1.7 mrg DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
922 1.7 mrg
923 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
924 1.7 mrg bus_addr_t paddr;
925 1.7 mrg
926 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
927 1.7 mrg continue;
928 1.7 mrg
929 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
930 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
931 1.7 mrg DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr space %lx offset %lx paddr %qx\n",
932 1.27 fvdl (long)ss, (long)offset,
933 1.27 fvdl (unsigned long long)paddr));
934 1.44 eeh return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
935 1.44 eeh flags, 0, hp));
936 1.7 mrg }
937 1.7 mrg DPRINTF(PDB_BUSMAP, (" FAILED\n"));
938 1.7 mrg return (EINVAL);
939 1.7 mrg }
940 1.7 mrg
941 1.37 eeh static paddr_t
942 1.37 eeh psycho_bus_mmap(t, paddr, off, prot, flags)
943 1.7 mrg bus_space_tag_t t;
944 1.7 mrg bus_addr_t paddr;
945 1.37 eeh off_t off;
946 1.37 eeh int prot;
947 1.7 mrg int flags;
948 1.7 mrg {
949 1.7 mrg bus_addr_t offset = paddr;
950 1.7 mrg struct psycho_pbm *pp = t->cookie;
951 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
952 1.7 mrg int i, ss;
953 1.7 mrg
954 1.7 mrg ss = get_childspace(t->type);
955 1.7 mrg
956 1.37 eeh DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: prot %x flags %d pa %qx\n",
957 1.37 eeh prot, flags, (unsigned long long)paddr));
958 1.7 mrg
959 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
960 1.7 mrg bus_addr_t paddr;
961 1.7 mrg
962 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
963 1.7 mrg continue;
964 1.7 mrg
965 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
966 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
967 1.37 eeh DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr "
968 1.37 eeh "space %lx offset %lx paddr %qx\n",
969 1.27 fvdl (long)ss, (long)offset,
970 1.27 fvdl (unsigned long long)paddr));
971 1.37 eeh return (bus_space_mmap(sc->sc_bustag, paddr, off,
972 1.37 eeh prot, flags));
973 1.7 mrg }
974 1.7 mrg
975 1.7 mrg return (-1);
976 1.7 mrg }
977 1.7 mrg
978 1.7 mrg
979 1.7 mrg /*
980 1.7 mrg * install an interrupt handler for a PCI device
981 1.7 mrg */
982 1.7 mrg void *
983 1.21 pk psycho_intr_establish(t, ihandle, level, flags, handler, arg)
984 1.7 mrg bus_space_tag_t t;
985 1.21 pk int ihandle;
986 1.7 mrg int level;
987 1.7 mrg int flags;
988 1.7 mrg int (*handler) __P((void *));
989 1.7 mrg void *arg;
990 1.7 mrg {
991 1.7 mrg struct psycho_pbm *pp = t->cookie;
992 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
993 1.7 mrg struct intrhand *ih;
994 1.34 eeh volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL;
995 1.34 eeh int64_t intrmap = 0;
996 1.7 mrg int ino;
997 1.34 eeh long vec = INTVEC(ihandle);
998 1.7 mrg
999 1.7 mrg ih = (struct intrhand *)
1000 1.7 mrg malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
1001 1.7 mrg if (ih == NULL)
1002 1.7 mrg return (NULL);
1003 1.7 mrg
1004 1.34 eeh /*
1005 1.34 eeh * Hunt through all the interrupt mapping regs to look for our
1006 1.34 eeh * interrupt vector.
1007 1.34 eeh *
1008 1.34 eeh * XXX We only compare INOs rather than IGNs since the firmware may
1009 1.34 eeh * not provide the IGN and the IGN is constant for all device on that
1010 1.34 eeh * PCI controller. This could cause problems for the FFB/external
1011 1.34 eeh * interrupt which has a full vector that can be set arbitrarily.
1012 1.34 eeh */
1013 1.34 eeh
1014 1.34 eeh
1015 1.31 mrg DPRINTF(PDB_INTR, ("\npsycho_intr_establish: ihandle %x vec %lx", ihandle, vec));
1016 1.7 mrg ino = INTINO(vec);
1017 1.7 mrg DPRINTF(PDB_INTR, (" ino %x", ino));
1018 1.34 eeh
1019 1.34 eeh /* If the device didn't ask for an IPL, use the one encoded. */
1020 1.34 eeh if (level == IPL_NONE) level = INTLEV(vec);
1021 1.34 eeh /* If it still has no level, print a warning and assign IPL 2 */
1022 1.34 eeh if (level == IPL_NONE) {
1023 1.34 eeh printf("ERROR: no IPL, setting IPL 2.\n");
1024 1.34 eeh level = 2;
1025 1.34 eeh }
1026 1.34 eeh
1027 1.7 mrg if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) == 0) {
1028 1.7 mrg
1029 1.27 fvdl DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %p\nHunting for IRQ...\n",
1030 1.7 mrg (long)ino, intrlev[ino]));
1031 1.7 mrg
1032 1.34 eeh /* Hunt thru obio first */
1033 1.34 eeh for (intrmapptr = &sc->sc_regs->scsi_int_map,
1034 1.34 eeh intrclrptr = &sc->sc_regs->scsi_clr_int;
1035 1.34 eeh intrmapptr <= &sc->sc_regs->ffb1_int_map;
1036 1.34 eeh intrmapptr++, intrclrptr++) {
1037 1.34 eeh if (INTINO(*intrmapptr) == ino)
1038 1.34 eeh goto found;
1039 1.34 eeh }
1040 1.7 mrg
1041 1.34 eeh /* Now do PCI interrupts */
1042 1.34 eeh for (intrmapptr = &sc->sc_regs->pcia_slot0_int,
1043 1.34 eeh intrclrptr = &sc->sc_regs->pcia0_clr_int[0];
1044 1.34 eeh intrmapptr <= &sc->sc_regs->pcib_slot3_int;
1045 1.34 eeh intrmapptr++, intrclrptr += 4) {
1046 1.34 eeh if (((*intrmapptr ^ vec) & 0x3c) == 0) {
1047 1.34 eeh intrclrptr += vec & 0x3;
1048 1.34 eeh goto found;
1049 1.34 eeh }
1050 1.7 mrg }
1051 1.34 eeh printf("Cannot find interrupt vector %lx\n", vec);
1052 1.34 eeh return (NULL);
1053 1.7 mrg
1054 1.34 eeh found:
1055 1.7 mrg /* Register the map and clear intr registers */
1056 1.7 mrg ih->ih_map = intrmapptr;
1057 1.7 mrg ih->ih_clr = intrclrptr;
1058 1.7 mrg }
1059 1.10 mrg #ifdef NOT_DEBUG
1060 1.7 mrg if (psycho_debug & PDB_INTR) {
1061 1.7 mrg long i;
1062 1.7 mrg
1063 1.7 mrg for (i = 0; i < 500000000; i++)
1064 1.7 mrg continue;
1065 1.7 mrg }
1066 1.7 mrg #endif
1067 1.7 mrg
1068 1.7 mrg ih->ih_fun = handler;
1069 1.7 mrg ih->ih_arg = arg;
1070 1.34 eeh ih->ih_pil = level;
1071 1.24 pk ih->ih_number = ino | sc->sc_ign;
1072 1.19 pk
1073 1.19 pk DPRINTF(PDB_INTR, (
1074 1.19 pk "; installing handler %p arg %p with ino %u pil %u\n",
1075 1.19 pk handler, arg, (u_int)ino, (u_int)ih->ih_pil));
1076 1.19 pk
1077 1.7 mrg intr_establish(ih->ih_pil, ih);
1078 1.34 eeh
1079 1.34 eeh /*
1080 1.34 eeh * Enable the interrupt now we have the handler installed.
1081 1.34 eeh * Read the current value as we can't change it besides the
1082 1.34 eeh * valid bit so so make sure only this bit is changed.
1083 1.34 eeh *
1084 1.34 eeh * XXXX --- we really should use bus_space for this.
1085 1.34 eeh */
1086 1.34 eeh if (intrmapptr) {
1087 1.34 eeh intrmap = *intrmapptr;
1088 1.34 eeh DPRINTF(PDB_INTR, ("; read intrmap = %016qx",
1089 1.34 eeh (unsigned long long)intrmap));
1090 1.34 eeh
1091 1.34 eeh /* Enable the interrupt */
1092 1.34 eeh intrmap |= INTMAP_V;
1093 1.34 eeh DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
1094 1.34 eeh DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n",
1095 1.34 eeh (unsigned long long)intrmap));
1096 1.34 eeh *intrmapptr = intrmap;
1097 1.34 eeh DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
1098 1.34 eeh (unsigned long long)(intrmap = *intrmapptr)));
1099 1.34 eeh }
1100 1.7 mrg return (ih);
1101 1.7 mrg }
1102 1.7 mrg
1103 1.7 mrg /*
1104 1.7 mrg * hooks into the iommu dvma calls.
1105 1.7 mrg */
1106 1.7 mrg int
1107 1.7 mrg psycho_dmamap_load(t, map, buf, buflen, p, flags)
1108 1.7 mrg bus_dma_tag_t t;
1109 1.7 mrg bus_dmamap_t map;
1110 1.7 mrg void *buf;
1111 1.7 mrg bus_size_t buflen;
1112 1.7 mrg struct proc *p;
1113 1.7 mrg int flags;
1114 1.7 mrg {
1115 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1116 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1117 1.7 mrg
1118 1.24 pk return (iommu_dvmamap_load(t, sc->sc_is, map, buf, buflen, p, flags));
1119 1.7 mrg }
1120 1.7 mrg
1121 1.7 mrg void
1122 1.7 mrg psycho_dmamap_unload(t, map)
1123 1.7 mrg bus_dma_tag_t t;
1124 1.7 mrg bus_dmamap_t map;
1125 1.7 mrg {
1126 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1127 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1128 1.7 mrg
1129 1.24 pk iommu_dvmamap_unload(t, sc->sc_is, map);
1130 1.9 eeh }
1131 1.9 eeh
1132 1.9 eeh int
1133 1.10 mrg psycho_dmamap_load_raw(t, map, segs, nsegs, size, flags)
1134 1.10 mrg bus_dma_tag_t t;
1135 1.9 eeh bus_dmamap_t map;
1136 1.9 eeh bus_dma_segment_t *segs;
1137 1.9 eeh int nsegs;
1138 1.9 eeh bus_size_t size;
1139 1.9 eeh int flags;
1140 1.9 eeh {
1141 1.9 eeh struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1142 1.9 eeh struct psycho_softc *sc = pp->pp_sc;
1143 1.9 eeh
1144 1.24 pk return (iommu_dvmamap_load_raw(t, sc->sc_is, map, segs, nsegs, flags, size));
1145 1.7 mrg }
1146 1.7 mrg
1147 1.7 mrg void
1148 1.7 mrg psycho_dmamap_sync(t, map, offset, len, ops)
1149 1.7 mrg bus_dma_tag_t t;
1150 1.7 mrg bus_dmamap_t map;
1151 1.7 mrg bus_addr_t offset;
1152 1.7 mrg bus_size_t len;
1153 1.7 mrg int ops;
1154 1.7 mrg {
1155 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1156 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1157 1.7 mrg
1158 1.13 eeh if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
1159 1.13 eeh /* Flush the CPU then the IOMMU */
1160 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1161 1.24 pk iommu_dvmamap_sync(t, sc->sc_is, map, offset, len, ops);
1162 1.13 eeh }
1163 1.13 eeh if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
1164 1.13 eeh /* Flush the IOMMU then the CPU */
1165 1.24 pk iommu_dvmamap_sync(t, sc->sc_is, map, offset, len, ops);
1166 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1167 1.13 eeh }
1168 1.13 eeh
1169 1.7 mrg }
1170 1.7 mrg
1171 1.7 mrg int
1172 1.7 mrg psycho_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
1173 1.7 mrg bus_dma_tag_t t;
1174 1.7 mrg bus_size_t size;
1175 1.7 mrg bus_size_t alignment;
1176 1.7 mrg bus_size_t boundary;
1177 1.7 mrg bus_dma_segment_t *segs;
1178 1.7 mrg int nsegs;
1179 1.7 mrg int *rsegs;
1180 1.7 mrg int flags;
1181 1.7 mrg {
1182 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1183 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1184 1.7 mrg
1185 1.24 pk return (iommu_dvmamem_alloc(t, sc->sc_is, size, alignment, boundary,
1186 1.7 mrg segs, nsegs, rsegs, flags));
1187 1.7 mrg }
1188 1.7 mrg
1189 1.7 mrg void
1190 1.7 mrg psycho_dmamem_free(t, segs, nsegs)
1191 1.7 mrg bus_dma_tag_t t;
1192 1.7 mrg bus_dma_segment_t *segs;
1193 1.7 mrg int nsegs;
1194 1.7 mrg {
1195 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1196 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1197 1.7 mrg
1198 1.24 pk iommu_dvmamem_free(t, sc->sc_is, segs, nsegs);
1199 1.7 mrg }
1200 1.7 mrg
1201 1.7 mrg int
1202 1.7 mrg psycho_dmamem_map(t, segs, nsegs, size, kvap, flags)
1203 1.7 mrg bus_dma_tag_t t;
1204 1.7 mrg bus_dma_segment_t *segs;
1205 1.7 mrg int nsegs;
1206 1.7 mrg size_t size;
1207 1.7 mrg caddr_t *kvap;
1208 1.7 mrg int flags;
1209 1.7 mrg {
1210 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1211 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1212 1.7 mrg
1213 1.24 pk return (iommu_dvmamem_map(t, sc->sc_is, segs, nsegs, size, kvap, flags));
1214 1.7 mrg }
1215 1.7 mrg
1216 1.7 mrg void
1217 1.7 mrg psycho_dmamem_unmap(t, kva, size)
1218 1.7 mrg bus_dma_tag_t t;
1219 1.7 mrg caddr_t kva;
1220 1.7 mrg size_t size;
1221 1.7 mrg {
1222 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1223 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1224 1.7 mrg
1225 1.24 pk iommu_dvmamem_unmap(t, sc->sc_is, kva, size);
1226 1.1 mrg }
1227