Home | History | Annotate | Line # | Download | only in dev
psycho.c revision 1.58
      1  1.58  nakayama /*	$NetBSD: psycho.c,v 1.58 2003/03/22 06:33:09 nakayama Exp $	*/
      2   1.1       mrg 
      3   1.1       mrg /*
      4  1.46       eeh  * Copyright (c) 2001, 2002 Eduardo E. Horvath
      5   1.3       mrg  * Copyright (c) 1999, 2000 Matthew R. Green
      6   1.1       mrg  * All rights reserved.
      7   1.1       mrg  *
      8   1.1       mrg  * Redistribution and use in source and binary forms, with or without
      9   1.1       mrg  * modification, are permitted provided that the following conditions
     10   1.1       mrg  * are met:
     11   1.1       mrg  * 1. Redistributions of source code must retain the above copyright
     12   1.1       mrg  *    notice, this list of conditions and the following disclaimer.
     13   1.1       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1       mrg  *    notice, this list of conditions and the following disclaimer in the
     15   1.1       mrg  *    documentation and/or other materials provided with the distribution.
     16   1.1       mrg  * 3. The name of the author may not be used to endorse or promote products
     17   1.1       mrg  *    derived from this software without specific prior written permission.
     18   1.1       mrg  *
     19   1.1       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20   1.1       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     21   1.1       mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22   1.1       mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     23   1.1       mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     24   1.1       mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     25   1.1       mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     26   1.1       mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     27   1.1       mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28   1.1       mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29   1.1       mrg  * SUCH DAMAGE.
     30   1.1       mrg  */
     31   1.1       mrg 
     32   1.7       mrg #include "opt_ddb.h"
     33   1.7       mrg 
     34   1.1       mrg /*
     35  1.34       eeh  * Support for `psycho' and `psycho+' UPA to PCI bridge and
     36  1.34       eeh  * UltraSPARC IIi and IIe `sabre' PCI controllers.
     37   1.1       mrg  */
     38   1.1       mrg 
     39   1.1       mrg #ifdef DEBUG
     40   1.7       mrg #define PDB_PROM	0x01
     41  1.34       eeh #define PDB_BUSMAP	0x02
     42  1.34       eeh #define PDB_INTR	0x04
     43   1.3       mrg int psycho_debug = 0x0;
     44   1.1       mrg #define DPRINTF(l, s)   do { if (psycho_debug & l) printf s; } while (0)
     45   1.1       mrg #else
     46   1.1       mrg #define DPRINTF(l, s)
     47   1.1       mrg #endif
     48   1.1       mrg 
     49   1.1       mrg #include <sys/param.h>
     50   1.7       mrg #include <sys/device.h>
     51   1.7       mrg #include <sys/errno.h>
     52   1.1       mrg #include <sys/extent.h>
     53   1.7       mrg #include <sys/malloc.h>
     54   1.7       mrg #include <sys/systm.h>
     55   1.1       mrg #include <sys/time.h>
     56  1.34       eeh #include <sys/reboot.h>
     57   1.1       mrg 
     58  1.58  nakayama #include <uvm/uvm.h>
     59  1.58  nakayama 
     60   1.1       mrg #define _SPARC_BUS_DMA_PRIVATE
     61   1.1       mrg #include <machine/bus.h>
     62   1.1       mrg #include <machine/autoconf.h>
     63  1.18       eeh #include <machine/psl.h>
     64   1.1       mrg 
     65   1.1       mrg #include <dev/pci/pcivar.h>
     66   1.1       mrg #include <dev/pci/pcireg.h>
     67   1.1       mrg 
     68   1.1       mrg #include <sparc64/dev/iommureg.h>
     69   1.1       mrg #include <sparc64/dev/iommuvar.h>
     70   1.1       mrg #include <sparc64/dev/psychoreg.h>
     71   1.1       mrg #include <sparc64/dev/psychovar.h>
     72   1.7       mrg #include <sparc64/sparc64/cache.h>
     73   1.1       mrg 
     74   1.8       mrg #include "ioconf.h"
     75   1.8       mrg 
     76   1.1       mrg static pci_chipset_tag_t psycho_alloc_chipset __P((struct psycho_pbm *, int,
     77   1.1       mrg 						   pci_chipset_tag_t));
     78  1.58  nakayama static struct extent *psycho_alloc_extent __P((struct psycho_pbm *, int, int,
     79  1.58  nakayama 					       char *));
     80   1.1       mrg static void psycho_get_bus_range __P((int, int *));
     81   1.1       mrg static void psycho_get_ranges __P((int, struct psycho_ranges **, int *));
     82  1.34       eeh static void psycho_set_intr __P((struct psycho_softc *, int, void *,
     83  1.34       eeh 	u_int64_t *, u_int64_t *));
     84  1.34       eeh 
     85  1.34       eeh /* Interrupt handlers */
     86  1.34       eeh static int psycho_ue __P((void *));
     87  1.34       eeh static int psycho_ce __P((void *));
     88  1.34       eeh static int psycho_bus_a __P((void *));
     89  1.34       eeh static int psycho_bus_b __P((void *));
     90  1.34       eeh static int psycho_powerfail __P((void *));
     91  1.34       eeh static int psycho_wakeup __P((void *));
     92  1.34       eeh 
     93   1.1       mrg 
     94   1.1       mrg /* IOMMU support */
     95  1.13       eeh static void psycho_iommu_init __P((struct psycho_softc *, int));
     96   1.1       mrg 
     97   1.7       mrg /*
     98   1.7       mrg  * bus space and bus dma support for UltraSPARC `psycho'.  note that most
     99   1.7       mrg  * of the bus dma support is provided by the iommu dvma controller.
    100   1.7       mrg  */
    101  1.58  nakayama static int get_childspace __P((int));
    102  1.58  nakayama static struct psycho_ranges *get_psychorange __P((struct psycho_pbm *, int));
    103  1.58  nakayama 
    104  1.44       eeh static paddr_t psycho_bus_mmap __P((bus_space_tag_t, bus_addr_t, off_t,
    105  1.44       eeh 				    int, int));
    106  1.44       eeh static int _psycho_bus_map __P((bus_space_tag_t, bus_addr_t, bus_size_t, int,
    107  1.44       eeh 				vaddr_t, bus_space_handle_t *));
    108  1.57        pk static void *psycho_intr_establish __P((bus_space_tag_t, int, int,
    109  1.56        pk 				int (*) __P((void *)), void *, void(*)__P((void))));
    110   1.7       mrg 
    111   1.7       mrg static int psycho_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
    112   1.7       mrg 				   bus_size_t, struct proc *, int));
    113   1.7       mrg static void psycho_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
    114   1.9       eeh static int psycho_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
    115   1.9       eeh 		    bus_dma_segment_t *, int, bus_size_t, int));
    116   1.7       mrg static void psycho_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
    117   1.7       mrg 				    bus_size_t, int));
    118   1.7       mrg int psycho_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t, bus_size_t,
    119   1.7       mrg 			     bus_dma_segment_t *, int, int *, int));
    120   1.7       mrg void psycho_dmamem_free __P((bus_dma_tag_t, bus_dma_segment_t *, int));
    121   1.7       mrg int psycho_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *, int, size_t,
    122   1.7       mrg 			   caddr_t *, int));
    123   1.7       mrg void psycho_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
    124   1.7       mrg 
    125   1.7       mrg /* base pci_chipset */
    126   1.1       mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
    127   1.1       mrg 
    128   1.1       mrg /*
    129   1.1       mrg  * autoconfiguration
    130   1.1       mrg  */
    131   1.1       mrg static	int	psycho_match __P((struct device *, struct cfdata *, void *));
    132   1.1       mrg static	void	psycho_attach __P((struct device *, struct device *, void *));
    133   1.1       mrg static	int	psycho_print __P((void *aux, const char *p));
    134   1.1       mrg 
    135  1.54   thorpej CFATTACH_DECL(psycho, sizeof(struct psycho_softc),
    136  1.55   thorpej     psycho_match, psycho_attach, NULL, NULL);
    137   1.1       mrg 
    138   1.1       mrg /*
    139  1.34       eeh  * "sabre" is the UltraSPARC IIi onboard UPA to PCI bridge.  It manages a
    140  1.34       eeh  * single PCI bus and does not have a streaming buffer.  It often has an APB
    141  1.34       eeh  * (advanced PCI bridge) connected to it, which was designed specifically for
    142  1.34       eeh  * the IIi.  The APB let's the IIi handle two independednt PCI buses, and
    143  1.34       eeh  * appears as two "simba"'s underneath the sabre.
    144  1.34       eeh  *
    145  1.34       eeh  * "psycho" and "psycho+" is a dual UPA to PCI bridge.  It sits on the UPA bus
    146  1.34       eeh  * and manages two PCI buses.  "psycho" has two 64-bit 33MHz buses, while
    147  1.34       eeh  * "psycho+" controls both a 64-bit 33Mhz and a 64-bit 66Mhz PCI bus.  You
    148  1.34       eeh  * will usually find a "psycho+" since I don't think the original "psycho"
    149  1.34       eeh  * ever shipped, and if it did it would be in the U30.
    150  1.34       eeh  *
    151  1.34       eeh  * Each "psycho" PCI bus appears as a separate OFW node, but since they are
    152  1.34       eeh  * both part of the same IC, they only have a single register space.  As such,
    153  1.34       eeh  * they need to be configured together, even though the autoconfiguration will
    154  1.34       eeh  * attach them separately.
    155  1.34       eeh  *
    156  1.34       eeh  * On UltraIIi machines, "sabre" itself usually takes pci0, with "simba" often
    157  1.34       eeh  * as pci1 and pci2, although they have been implemented with other PCI bus
    158  1.34       eeh  * numbers on some machines.
    159  1.34       eeh  *
    160  1.34       eeh  * On UltraII machines, there can be any number of "psycho+" ICs, each
    161  1.34       eeh  * providing two PCI buses.
    162  1.34       eeh  *
    163  1.34       eeh  *
    164  1.34       eeh  * XXXX The psycho/sabre node has an `interrupts' attribute.  They contain
    165  1.34       eeh  * the values of the following interrupts in this order:
    166   1.1       mrg  *
    167  1.34       eeh  * PCI Bus Error	(30)
    168  1.34       eeh  * DMA UE		(2e)
    169  1.34       eeh  * DMA CE		(2f)
    170  1.34       eeh  * Power Fail		(25)
    171  1.34       eeh  *
    172  1.34       eeh  * We really should attach handlers for each.
    173   1.1       mrg  *
    174   1.1       mrg  */
    175  1.35       eeh 
    176   1.1       mrg #define	ROM_PCI_NAME		"pci"
    177  1.35       eeh 
    178  1.35       eeh struct psycho_names {
    179  1.35       eeh 	char *p_name;
    180  1.35       eeh 	int p_type;
    181  1.35       eeh } psycho_names[] = {
    182  1.35       eeh 	{ "SUNW,psycho",        PSYCHO_MODE_PSYCHO      },
    183  1.35       eeh 	{ "pci108e,8000",       PSYCHO_MODE_PSYCHO      },
    184  1.35       eeh 	{ "SUNW,sabre",         PSYCHO_MODE_SABRE       },
    185  1.35       eeh 	{ "pci108e,a000",       PSYCHO_MODE_SABRE       },
    186  1.35       eeh 	{ "pci108e,a001",       PSYCHO_MODE_SABRE       },
    187  1.35       eeh 	{ NULL, 0 }
    188  1.35       eeh };
    189   1.1       mrg 
    190   1.1       mrg static	int
    191   1.1       mrg psycho_match(parent, match, aux)
    192   1.1       mrg 	struct device	*parent;
    193   1.1       mrg 	struct cfdata	*match;
    194   1.1       mrg 	void		*aux;
    195   1.1       mrg {
    196   1.1       mrg 	struct mainbus_attach_args *ma = aux;
    197  1.38       eeh 	char *model = PROM_getpropstring(ma->ma_node, "model");
    198  1.35       eeh 	int i;
    199   1.1       mrg 
    200   1.1       mrg 	/* match on a name of "pci" and a sabre or a psycho */
    201  1.35       eeh 	if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0) {
    202  1.35       eeh 		for (i=0; psycho_names[i].p_name; i++)
    203  1.35       eeh 			if (strcmp(model, psycho_names[i].p_name) == 0)
    204  1.35       eeh 				return (1);
    205  1.35       eeh 
    206  1.38       eeh 		model = PROM_getpropstring(ma->ma_node, "compatible");
    207  1.35       eeh 		for (i=0; psycho_names[i].p_name; i++)
    208  1.35       eeh 			if (strcmp(model, psycho_names[i].p_name) == 0)
    209  1.35       eeh 				return (1);
    210  1.35       eeh 	}
    211   1.1       mrg 	return (0);
    212   1.1       mrg }
    213   1.1       mrg 
    214  1.34       eeh /*
    215  1.34       eeh  * SUNW,psycho initialisation ..
    216  1.34       eeh  *	- find the per-psycho registers
    217  1.34       eeh  *	- figure out the IGN.
    218  1.34       eeh  *	- find our partner psycho
    219  1.34       eeh  *	- configure ourselves
    220  1.34       eeh  *	- bus range, bus,
    221  1.34       eeh  *	- get interrupt-map and interrupt-map-mask
    222  1.34       eeh  *	- setup the chipsets.
    223  1.34       eeh  *	- if we're the first of the pair, initialise the IOMMU, otherwise
    224  1.34       eeh  *	  just copy it's tags and addresses.
    225  1.34       eeh  */
    226   1.1       mrg static	void
    227   1.1       mrg psycho_attach(parent, self, aux)
    228   1.1       mrg 	struct device *parent, *self;
    229   1.1       mrg 	void *aux;
    230   1.1       mrg {
    231   1.1       mrg 	struct psycho_softc *sc = (struct psycho_softc *)self;
    232  1.34       eeh 	struct psycho_softc *osc = NULL;
    233  1.34       eeh 	struct psycho_pbm *pp;
    234  1.47   thorpej 	struct pcibus_attach_args pba;
    235   1.1       mrg 	struct mainbus_attach_args *ma = aux;
    236  1.34       eeh 	bus_space_handle_t bh;
    237  1.34       eeh 	u_int64_t csr;
    238  1.35       eeh 	int psycho_br[2], n, i;
    239  1.45       eeh 	bus_space_handle_t pci_ctl;
    240  1.38       eeh 	char *model = PROM_getpropstring(ma->ma_node, "model");
    241   1.1       mrg 
    242   1.1       mrg 	printf("\n");
    243   1.1       mrg 
    244   1.1       mrg 	sc->sc_node = ma->ma_node;
    245   1.1       mrg 	sc->sc_bustag = ma->ma_bustag;
    246   1.1       mrg 	sc->sc_dmatag = ma->ma_dmatag;
    247   1.1       mrg 
    248   1.1       mrg 	/*
    249  1.45       eeh 	 * Identify the device.
    250   1.1       mrg 	 */
    251  1.35       eeh 	for (i=0; psycho_names[i].p_name; i++)
    252  1.35       eeh 		if (strcmp(model, psycho_names[i].p_name) == 0) {
    253  1.35       eeh 			sc->sc_mode = psycho_names[i].p_type;
    254  1.35       eeh 			goto found;
    255  1.35       eeh 		}
    256  1.35       eeh 
    257  1.38       eeh 	model = PROM_getpropstring(ma->ma_node, "compatible");
    258  1.35       eeh 	for (i=0; psycho_names[i].p_name; i++)
    259  1.35       eeh 		if (strcmp(model, psycho_names[i].p_name) == 0) {
    260  1.35       eeh 			sc->sc_mode = psycho_names[i].p_type;
    261  1.35       eeh 			goto found;
    262  1.35       eeh 		}
    263  1.34       eeh 
    264  1.35       eeh 	panic("unknown psycho model %s", model);
    265  1.35       eeh found:
    266   1.1       mrg 
    267   1.1       mrg 	/*
    268  1.22        pk 	 * The psycho gets three register banks:
    269  1.22        pk 	 * (0) per-PBM configuration and status registers
    270  1.22        pk 	 * (1) per-PBM PCI configuration space, containing only the
    271  1.22        pk 	 *     PBM 256-byte PCI header
    272  1.22        pk 	 * (2) the shared psycho configuration registers (struct psychoreg)
    273  1.22        pk 	 */
    274  1.34       eeh 
    275  1.34       eeh 	/* Register layouts are different.  stuupid. */
    276  1.34       eeh 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
    277  1.34       eeh 		sc->sc_basepaddr = (paddr_t)ma->ma_reg[2].ur_paddr;
    278  1.34       eeh 
    279  1.34       eeh 		if (ma->ma_naddress > 2) {
    280  1.45       eeh 			sparc_promaddr_to_handle(sc->sc_bustag,
    281  1.45       eeh 				ma->ma_address[2], &sc->sc_bh);
    282  1.45       eeh 			sparc_promaddr_to_handle(sc->sc_bustag,
    283  1.45       eeh 				ma->ma_address[0], &pci_ctl);
    284  1.45       eeh 
    285  1.34       eeh 			sc->sc_regs = (struct psychoreg *)
    286  1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    287  1.34       eeh 		} else if (ma->ma_nreg > 2) {
    288  1.34       eeh 
    289  1.34       eeh 			/* We need to map this in ourselves. */
    290  1.44       eeh 			if (bus_space_map(sc->sc_bustag,
    291  1.34       eeh 				ma->ma_reg[2].ur_paddr,
    292  1.45       eeh 				ma->ma_reg[2].ur_len, BUS_SPACE_MAP_LINEAR,
    293  1.45       eeh 				&sc->sc_bh))
    294  1.34       eeh 				panic("psycho_attach: cannot map regs");
    295  1.45       eeh 			sc->sc_regs = (struct psychoreg *)
    296  1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    297  1.34       eeh 
    298  1.44       eeh 			if (bus_space_map(sc->sc_bustag,
    299  1.34       eeh 				ma->ma_reg[0].ur_paddr,
    300  1.45       eeh 				ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
    301  1.45       eeh 				&pci_ctl))
    302  1.34       eeh 				panic("psycho_attach: cannot map ctl");
    303  1.34       eeh 		} else
    304  1.34       eeh 			panic("psycho_attach: %d not enough registers",
    305  1.34       eeh 				ma->ma_nreg);
    306  1.34       eeh 	} else {
    307  1.34       eeh 		sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
    308  1.34       eeh 
    309  1.34       eeh 		if (ma->ma_naddress) {
    310  1.45       eeh 			sparc_promaddr_to_handle(sc->sc_bustag,
    311  1.45       eeh 				ma->ma_address[0], &sc->sc_bh);
    312  1.34       eeh 			sc->sc_regs = (struct psychoreg *)
    313  1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    314  1.45       eeh 			bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    315  1.45       eeh 				offsetof(struct psychoreg,  psy_pcictl),
    316  1.45       eeh 				sizeof(struct pci_ctl), &pci_ctl);
    317  1.34       eeh 		} else if (ma->ma_nreg) {
    318  1.34       eeh 
    319  1.34       eeh 			/* We need to map this in ourselves. */
    320  1.44       eeh 			if (bus_space_map(sc->sc_bustag,
    321  1.34       eeh 				ma->ma_reg[0].ur_paddr,
    322  1.45       eeh 				ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
    323  1.45       eeh 				&sc->sc_bh))
    324  1.34       eeh 				panic("psycho_attach: cannot map regs");
    325  1.45       eeh 			sc->sc_regs = (struct psychoreg *)
    326  1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    327  1.45       eeh 
    328  1.45       eeh 			bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    329  1.45       eeh 				offsetof(struct psychoreg,  psy_pcictl),
    330  1.45       eeh 				sizeof(struct pci_ctl), &pci_ctl);
    331  1.34       eeh 		} else
    332  1.34       eeh 			panic("psycho_attach: %d not enough registers",
    333  1.34       eeh 				ma->ma_nreg);
    334  1.34       eeh 	}
    335  1.23        pk 
    336  1.45       eeh 
    337  1.45       eeh 	csr = bus_space_read_8(sc->sc_bustag, sc->sc_bh,
    338  1.45       eeh 		offsetof(struct psychoreg, psy_csr));
    339  1.34       eeh 	sc->sc_ign = 0x7c0; /* APB IGN is always 0x7c */
    340  1.34       eeh 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
    341  1.34       eeh 		sc->sc_ign = PSYCHO_GCSR_IGN(csr) << 6;
    342  1.24        pk 
    343  1.34       eeh 	printf("%s: impl %d, version %d: ign %x ",
    344  1.34       eeh 		model, PSYCHO_GCSR_IMPL(csr), PSYCHO_GCSR_VERS(csr),
    345  1.34       eeh 		sc->sc_ign);
    346  1.22        pk 	/*
    347  1.24        pk 	 * Match other psycho's that are already configured against
    348  1.24        pk 	 * the base physical address. This will be the same for a
    349  1.24        pk 	 * pair of devices that share register space.
    350   1.1       mrg 	 */
    351   1.3       mrg 	for (n = 0; n < psycho_cd.cd_ndevs; n++) {
    352   1.8       mrg 
    353  1.24        pk 		struct psycho_softc *asc =
    354  1.24        pk 			(struct psycho_softc *)psycho_cd.cd_devs[n];
    355   1.3       mrg 
    356  1.24        pk 		if (asc == NULL || asc == sc)
    357  1.24        pk 			/* This entry is not there or it is me */
    358  1.24        pk 			continue;
    359  1.23        pk 
    360  1.24        pk 		if (asc->sc_basepaddr != sc->sc_basepaddr)
    361  1.24        pk 			/* This is an unrelated psycho */
    362   1.3       mrg 			continue;
    363   1.3       mrg 
    364  1.24        pk 		/* Found partner */
    365  1.24        pk 		osc = asc;
    366   1.8       mrg 		break;
    367   1.8       mrg 	}
    368   1.8       mrg 
    369   1.3       mrg 
    370   1.3       mrg 	/* Oh, dear.  OK, lets get started */
    371   1.3       mrg 
    372  1.24        pk 	/*
    373  1.24        pk 	 * Setup the PCI control register
    374  1.24        pk 	 */
    375  1.45       eeh 	csr = bus_space_read_8(sc->sc_bustag, pci_ctl,
    376  1.45       eeh 		offsetof(struct pci_ctl, pci_csr));
    377   1.8       mrg 	csr |= PCICTL_MRLM |
    378   1.8       mrg 	       PCICTL_ARB_PARK |
    379   1.8       mrg 	       PCICTL_ERRINTEN |
    380   1.8       mrg 	       PCICTL_4ENABLE;
    381   1.8       mrg 	csr &= ~(PCICTL_SERR |
    382   1.8       mrg 		 PCICTL_CPU_PRIO |
    383   1.8       mrg 		 PCICTL_ARB_PRIO |
    384   1.8       mrg 		 PCICTL_RTRYWAIT);
    385  1.45       eeh 	bus_space_write_8(sc->sc_bustag, pci_ctl,
    386  1.45       eeh 		offsetof(struct pci_ctl, pci_csr), csr);
    387   1.8       mrg 
    388  1.24        pk 
    389  1.24        pk 	/*
    390  1.24        pk 	 * Allocate our psycho_pbm
    391  1.24        pk 	 */
    392  1.58  nakayama 	pp = sc->sc_psycho_this = malloc(sizeof *pp, M_DEVBUF,
    393  1.58  nakayama 					 M_NOWAIT | M_ZERO);
    394  1.22        pk 	if (pp == NULL)
    395   1.8       mrg 		panic("could not allocate psycho pbm");
    396   1.8       mrg 
    397  1.22        pk 	pp->pp_sc = sc;
    398   1.8       mrg 
    399   1.8       mrg 	/* grab the psycho ranges */
    400  1.22        pk 	psycho_get_ranges(sc->sc_node, &pp->pp_range, &pp->pp_nrange);
    401   1.8       mrg 
    402   1.8       mrg 	/* get the bus-range for the psycho */
    403   1.8       mrg 	psycho_get_bus_range(sc->sc_node, psycho_br);
    404   1.8       mrg 
    405  1.47   thorpej 	pba.pba_bus = psycho_br[0];
    406  1.48       eeh 	pba.pba_bridgetag = NULL;
    407  1.58  nakayama 	pp->pp_busmax = psycho_br[1];
    408   1.8       mrg 
    409   1.8       mrg 	printf("bus range %u to %u", psycho_br[0], psycho_br[1]);
    410  1.23        pk 	printf("; PCI bus %d", psycho_br[0]);
    411   1.8       mrg 
    412  1.45       eeh 	pp->pp_pcictl = pci_ctl;
    413   1.8       mrg 
    414   1.8       mrg 	/* allocate our tags */
    415   1.8       mrg 	pp->pp_memt = psycho_alloc_mem_tag(pp);
    416   1.8       mrg 	pp->pp_iot = psycho_alloc_io_tag(pp);
    417   1.8       mrg 	pp->pp_dmat = psycho_alloc_dma_tag(pp);
    418   1.8       mrg 	pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
    419   1.8       mrg 		       (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
    420   1.8       mrg 
    421   1.8       mrg 	/* allocate a chipset for this */
    422   1.8       mrg 	pp->pp_pc = psycho_alloc_chipset(pp, sc->sc_node, &_sparc_pci_chipset);
    423   1.8       mrg 
    424   1.8       mrg 	/* setup the rest of the psycho pbm */
    425  1.47   thorpej 	pba.pba_pc = psycho_alloc_chipset(pp, sc->sc_node, pp->pp_pc);
    426   1.8       mrg 
    427   1.8       mrg 	printf("\n");
    428   1.8       mrg 
    429  1.58  nakayama 	/* allocate extents for free bus space */
    430  1.58  nakayama 	pp->pp_exmem = psycho_alloc_extent(pp, sc->sc_node, 0x02, "psycho mem");
    431  1.58  nakayama 	pp->pp_exio = psycho_alloc_extent(pp, sc->sc_node, 0x01, "psycho io");
    432  1.58  nakayama 
    433   1.8       mrg 	/*
    434  1.34       eeh 	 * And finally, if we're a sabre or the first of a pair of psycho's to
    435  1.24        pk 	 * arrive here, start up the IOMMU and get a config space tag.
    436   1.8       mrg 	 */
    437  1.24        pk 	if (osc == NULL) {
    438  1.40       eeh 		uint64_t timeo;
    439  1.34       eeh 
    440  1.34       eeh 		/*
    441  1.34       eeh 		 * Establish handlers for interesting interrupts....
    442  1.34       eeh 		 *
    443  1.34       eeh 		 * XXX We need to remember these and remove this to support
    444  1.34       eeh 		 * hotplug on the UPA/FHC bus.
    445  1.34       eeh 		 *
    446  1.34       eeh 		 * XXX Not all controllers have these, but installing them
    447  1.34       eeh 		 * is better than trying to sort through this mess.
    448  1.34       eeh 		 */
    449  1.34       eeh 		psycho_set_intr(sc, 15, psycho_ue,
    450  1.34       eeh 			&sc->sc_regs->ue_int_map,
    451  1.34       eeh 			&sc->sc_regs->ue_clr_int);
    452  1.34       eeh 		psycho_set_intr(sc, 1, psycho_ce,
    453  1.34       eeh 			&sc->sc_regs->ce_int_map,
    454  1.34       eeh 			&sc->sc_regs->ce_clr_int);
    455  1.34       eeh 		psycho_set_intr(sc, 15, psycho_bus_a,
    456  1.34       eeh 			&sc->sc_regs->pciaerr_int_map,
    457  1.34       eeh 			&sc->sc_regs->pciaerr_clr_int);
    458  1.34       eeh 		psycho_set_intr(sc, 15, psycho_bus_b,
    459  1.34       eeh 			&sc->sc_regs->pciberr_int_map,
    460  1.34       eeh 			&sc->sc_regs->pciberr_clr_int);
    461  1.34       eeh 		psycho_set_intr(sc, 15, psycho_powerfail,
    462  1.34       eeh 			&sc->sc_regs->power_int_map,
    463  1.34       eeh 			&sc->sc_regs->power_clr_int);
    464  1.34       eeh 		psycho_set_intr(sc, 1, psycho_wakeup,
    465  1.34       eeh 			&sc->sc_regs->pwrmgt_int_map,
    466  1.34       eeh 			&sc->sc_regs->pwrmgt_clr_int);
    467  1.40       eeh 
    468  1.40       eeh 
    469  1.40       eeh 		/*
    470  1.40       eeh 		 * Apparently a number of machines with psycho and psycho+
    471  1.40       eeh 		 * controllers have interrupt latency issues.  We'll try
    472  1.40       eeh 		 * setting the interrupt retry timeout to 0xff which gives us
    473  1.40       eeh 		 * a retry of 3-6 usec (which is what sysio is set to) for the
    474  1.40       eeh 		 * moment, which seems to help alleviate this problem.
    475  1.40       eeh 		 */
    476  1.45       eeh 		timeo = sc->sc_regs->intr_retry_timer;
    477  1.40       eeh 		if (timeo > 0xfff) {
    478  1.40       eeh #ifdef DEBUG
    479  1.40       eeh 			printf("decreasing interrupt retry timeout "
    480  1.40       eeh 				"from %lx to 0xff\n", (long)timeo);
    481  1.40       eeh #endif
    482  1.45       eeh 			sc->sc_regs->intr_retry_timer = 0xff;
    483  1.40       eeh 		}
    484  1.34       eeh 
    485  1.13       eeh 		/*
    486  1.58  nakayama 		 * Allocate bus node, this contains a prom node per bus.
    487  1.58  nakayama 		 */
    488  1.58  nakayama 		pp->pp_busnode = malloc(sizeof(*pp->pp_busnode), M_DEVBUF,
    489  1.58  nakayama 					M_NOWAIT | M_ZERO);
    490  1.58  nakayama 		if (pp->pp_busnode == NULL)
    491  1.58  nakayama 			panic("psycho_attach: malloc pp->pp_busnode");
    492  1.58  nakayama 
    493  1.58  nakayama 		/*
    494  1.24        pk 		 * Setup IOMMU and PCI configuration if we're the first
    495  1.24        pk 		 * of a pair of psycho's to arrive here.
    496  1.24        pk 		 *
    497  1.13       eeh 		 * We should calculate a TSB size based on amount of RAM
    498  1.34       eeh 		 * and number of bus controllers and number an type of
    499  1.34       eeh 		 * child devices.
    500  1.13       eeh 		 *
    501  1.13       eeh 		 * For the moment, 32KB should be more than enough.
    502  1.13       eeh 		 */
    503  1.39       eeh 		sc->sc_is = malloc(sizeof(struct iommu_state),
    504  1.39       eeh 			M_DEVBUF, M_NOWAIT);
    505  1.39       eeh 		if (sc->sc_is == NULL)
    506  1.39       eeh 			panic("psycho_attach: malloc iommu_state");
    507  1.39       eeh 
    508  1.50       eeh 		/* Point the strbuf_ctl at the iommu_state */
    509  1.50       eeh 		pp->pp_sb.sb_is = sc->sc_is;
    510  1.39       eeh 
    511  1.51       eeh 		sc->sc_is->is_sb[0] = sc->sc_is->is_sb[1] = NULL;
    512  1.45       eeh 		if (PROM_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
    513  1.50       eeh 			struct strbuf_ctl *sb = &pp->pp_sb;
    514  1.50       eeh 			vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
    515  1.50       eeh 
    516  1.50       eeh 			/*
    517  1.50       eeh 			 * Initialize the strbuf_ctl.
    518  1.50       eeh 			 *
    519  1.50       eeh 			 * The flush sync buffer must be 64-byte aligned.
    520  1.50       eeh 			 */
    521  1.50       eeh 			sb->sb_flush = (void *)(va & ~0x3f);
    522  1.50       eeh 
    523  1.49       eeh 			bus_space_subregion(sc->sc_bustag, pci_ctl,
    524  1.45       eeh 				offsetof(struct pci_ctl, pci_strbuf),
    525  1.50       eeh 				sizeof (struct iommu_strbuf), &sb->sb_sb);
    526  1.50       eeh 
    527  1.50       eeh 			/* Point our iommu at the strbuf_ctl */
    528  1.50       eeh 			sc->sc_is->is_sb[0] = sb;
    529  1.45       eeh 		}
    530  1.39       eeh 
    531  1.13       eeh 		psycho_iommu_init(sc, 2);
    532   1.8       mrg 
    533   1.8       mrg 		sc->sc_configtag = psycho_alloc_config_tag(sc->sc_psycho_this);
    534  1.44       eeh 
    535  1.44       eeh 		/*
    536  1.44       eeh 		 * XXX This is a really ugly hack because PCI config space
    537  1.44       eeh 		 * is explicitly handled with unmapped accesses.
    538  1.44       eeh 		 */
    539  1.44       eeh 		i = sc->sc_bustag->type;
    540  1.44       eeh 		sc->sc_bustag->type = PCI_CONFIG_BUS_SPACE;
    541  1.44       eeh 		if (bus_space_map(sc->sc_bustag, sc->sc_basepaddr + 0x01000000,
    542  1.58  nakayama 			0x01000000, 0, &bh))
    543  1.23        pk 			panic("could not map psycho PCI configuration space");
    544  1.44       eeh 		sc->sc_bustag->type = i;
    545  1.45       eeh 		sc->sc_configaddr = bh;
    546   1.8       mrg 	} else {
    547  1.58  nakayama 		/* Share bus numbers with the pair of mine */
    548  1.58  nakayama 		pp->pp_busnode = osc->sc_psycho_this->pp_busnode;
    549  1.58  nakayama 
    550  1.24        pk 		/* Just copy IOMMU state, config tag and address */
    551  1.24        pk 		sc->sc_is = osc->sc_is;
    552   1.8       mrg 		sc->sc_configtag = osc->sc_configtag;
    553   1.8       mrg 		sc->sc_configaddr = osc->sc_configaddr;
    554  1.39       eeh 
    555  1.50       eeh 		/* Point the strbuf_ctl at the iommu_state */
    556  1.50       eeh 		pp->pp_sb.sb_is = sc->sc_is;
    557  1.50       eeh 
    558  1.45       eeh 		if (PROM_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
    559  1.50       eeh 			struct strbuf_ctl *sb = &pp->pp_sb;
    560  1.50       eeh 			vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
    561  1.50       eeh 
    562  1.50       eeh 			/*
    563  1.50       eeh 			 * Initialize the strbuf_ctl.
    564  1.50       eeh 			 *
    565  1.50       eeh 			 * The flush sync buffer must be 64-byte aligned.
    566  1.50       eeh 			 */
    567  1.50       eeh 			sb->sb_flush = (void *)(va & ~0x3f);
    568  1.50       eeh 
    569  1.49       eeh 			bus_space_subregion(sc->sc_bustag, pci_ctl,
    570  1.45       eeh 				offsetof(struct pci_ctl, pci_strbuf),
    571  1.50       eeh 				sizeof (struct iommu_strbuf), &sb->sb_sb);
    572  1.50       eeh 
    573  1.50       eeh 			/* Point our iommu at the strbuf_ctl */
    574  1.50       eeh 			sc->sc_is->is_sb[1] = sb;
    575  1.45       eeh 		}
    576  1.39       eeh 		iommu_reset(sc->sc_is);
    577   1.8       mrg 	}
    578  1.34       eeh 
    579  1.34       eeh 	/*
    580  1.34       eeh 	 * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
    581  1.34       eeh 	 */
    582  1.47   thorpej 	pba.pba_busname = "pci";
    583  1.47   thorpej 	pba.pba_flags = sc->sc_psycho_this->pp_flags;
    584  1.47   thorpej 	pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
    585  1.47   thorpej 	pba.pba_iot = sc->sc_psycho_this->pp_iot;
    586  1.47   thorpej 	pba.pba_memt = sc->sc_psycho_this->pp_memt;
    587  1.34       eeh 
    588  1.34       eeh 	config_found(self, &pba, psycho_print);
    589  1.34       eeh }
    590  1.34       eeh 
    591  1.34       eeh static	int
    592  1.34       eeh psycho_print(aux, p)
    593  1.34       eeh 	void *aux;
    594  1.34       eeh 	const char *p;
    595  1.34       eeh {
    596  1.34       eeh 
    597  1.34       eeh 	if (p == NULL)
    598  1.34       eeh 		return (UNCONF);
    599  1.34       eeh 	return (QUIET);
    600  1.34       eeh }
    601  1.34       eeh 
    602  1.34       eeh static void
    603  1.34       eeh psycho_set_intr(sc, ipl, handler, mapper, clearer)
    604  1.34       eeh 	struct psycho_softc *sc;
    605  1.34       eeh 	int ipl;
    606  1.34       eeh 	void *handler;
    607  1.34       eeh 	u_int64_t *mapper;
    608  1.34       eeh 	u_int64_t *clearer;
    609  1.34       eeh {
    610  1.34       eeh 	struct intrhand *ih;
    611  1.34       eeh 
    612  1.34       eeh 	ih = (struct intrhand *)malloc(sizeof(struct intrhand),
    613  1.34       eeh 		M_DEVBUF, M_NOWAIT);
    614  1.34       eeh 	ih->ih_arg = sc;
    615  1.34       eeh 	ih->ih_map = mapper;
    616  1.34       eeh 	ih->ih_clr = clearer;
    617  1.34       eeh 	ih->ih_fun = handler;
    618  1.34       eeh 	ih->ih_pil = (1<<ipl);
    619  1.34       eeh 	ih->ih_number = INTVEC(*(ih->ih_map));
    620  1.34       eeh 	intr_establish(ipl, ih);
    621  1.34       eeh 	*(ih->ih_map) |= INTMAP_V;
    622   1.1       mrg }
    623   1.1       mrg 
    624   1.1       mrg /*
    625   1.1       mrg  * PCI bus support
    626   1.1       mrg  */
    627   1.1       mrg 
    628   1.1       mrg /*
    629   1.1       mrg  * allocate a PCI chipset tag and set it's cookie.
    630   1.1       mrg  */
    631   1.1       mrg static pci_chipset_tag_t
    632   1.1       mrg psycho_alloc_chipset(pp, node, pc)
    633   1.1       mrg 	struct psycho_pbm *pp;
    634   1.1       mrg 	int node;
    635   1.1       mrg 	pci_chipset_tag_t pc;
    636   1.1       mrg {
    637   1.1       mrg 	pci_chipset_tag_t npc;
    638   1.1       mrg 
    639   1.1       mrg 	npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
    640   1.1       mrg 	if (npc == NULL)
    641   1.1       mrg 		panic("could not allocate pci_chipset_tag_t");
    642   1.1       mrg 	memcpy(npc, pc, sizeof *pc);
    643   1.1       mrg 	npc->cookie = pp;
    644  1.34       eeh 	npc->rootnode = node;
    645   1.1       mrg 
    646   1.1       mrg 	return (npc);
    647   1.1       mrg }
    648   1.1       mrg 
    649   1.1       mrg /*
    650  1.58  nakayama  * create extent for free bus space, then allocate assigned regions.
    651  1.58  nakayama  */
    652  1.58  nakayama static struct extent *
    653  1.58  nakayama psycho_alloc_extent(pp, node, ss, name)
    654  1.58  nakayama 	struct psycho_pbm *pp;
    655  1.58  nakayama 	int node;
    656  1.58  nakayama 	int ss;
    657  1.58  nakayama 	char *name;
    658  1.58  nakayama {
    659  1.58  nakayama 	struct psycho_registers *pa = NULL;
    660  1.58  nakayama 	struct psycho_ranges *pr;
    661  1.58  nakayama 	struct extent *ex;
    662  1.58  nakayama 	bus_addr_t baddr, addr;
    663  1.58  nakayama 	bus_size_t bsize, size;
    664  1.58  nakayama 	int i, num;
    665  1.58  nakayama 
    666  1.58  nakayama 	/* get bus space size */
    667  1.58  nakayama 	pr = get_psychorange(pp, ss);
    668  1.58  nakayama 	if (pr == NULL) {
    669  1.58  nakayama 		printf("psycho_alloc_extent: get_psychorange failed\n");
    670  1.58  nakayama 		return NULL;
    671  1.58  nakayama 	}
    672  1.58  nakayama 	baddr = 0x00000000;
    673  1.58  nakayama 	bsize = BUS_ADDR(pr->size_hi, pr->size_lo);
    674  1.58  nakayama 
    675  1.58  nakayama 	/* get available lists */
    676  1.58  nakayama 	if (PROM_getprop(node, "available", sizeof(*pa), &num, (void **)&pa)) {
    677  1.58  nakayama 		printf("psycho_alloc_extent: PROM_getprop failed\n");
    678  1.58  nakayama 		return NULL;
    679  1.58  nakayama 	}
    680  1.58  nakayama 
    681  1.58  nakayama 	/* create extent */
    682  1.58  nakayama 	ex = extent_create(name, baddr, bsize - baddr - 1, M_DEVBUF, 0, 0,
    683  1.58  nakayama 			   EX_NOWAIT);
    684  1.58  nakayama 	if (ex == NULL) {
    685  1.58  nakayama 		printf("psycho_alloc_extent: extent_create failed\n");
    686  1.58  nakayama 		goto ret;
    687  1.58  nakayama 	}
    688  1.58  nakayama 
    689  1.58  nakayama 	/* allocate assigned regions */
    690  1.58  nakayama 	for (i = 0; i < num; i++)
    691  1.58  nakayama 		if (((pa[i].phys_hi >> 24) & 0x03) == ss) {
    692  1.58  nakayama 			/* allocate bus space */
    693  1.58  nakayama 			addr = BUS_ADDR(pa[i].phys_mid, pa[i].phys_lo);
    694  1.58  nakayama 			size = BUS_ADDR(pa[i].size_hi, pa[i].size_lo);
    695  1.58  nakayama 			if (extent_alloc_region(ex, baddr, addr - baddr,
    696  1.58  nakayama 						EX_NOWAIT)) {
    697  1.58  nakayama 				printf("psycho_alloc_extent: "
    698  1.58  nakayama 				       "extent_alloc_region %" PRIx64 "-%"
    699  1.58  nakayama 				       PRIx64 " failed\n", baddr, addr);
    700  1.58  nakayama 				extent_destroy(ex);
    701  1.58  nakayama 				ex = NULL;
    702  1.58  nakayama 				goto ret;
    703  1.58  nakayama 			}
    704  1.58  nakayama 			baddr = addr + size;
    705  1.58  nakayama 		}
    706  1.58  nakayama 	/* allocate left region if available */
    707  1.58  nakayama 	if (baddr < bsize)
    708  1.58  nakayama 		if (extent_alloc_region(ex, baddr, bsize - baddr, EX_NOWAIT)) {
    709  1.58  nakayama 			printf("psycho_alloc_extent: extent_alloc_region %"
    710  1.58  nakayama 			       PRIx64 "-%" PRIx64 " failed\n", baddr, bsize);
    711  1.58  nakayama 			extent_destroy(ex);
    712  1.58  nakayama 			ex = NULL;
    713  1.58  nakayama 			goto ret;
    714  1.58  nakayama 		}
    715  1.58  nakayama 
    716  1.58  nakayama #ifdef DEBUG
    717  1.58  nakayama 	/* print extent */
    718  1.58  nakayama 	extent_print(ex);
    719  1.58  nakayama #endif
    720  1.58  nakayama 
    721  1.58  nakayama ret:
    722  1.58  nakayama 	/* return extent */
    723  1.58  nakayama 	free(pa, M_DEVBUF);
    724  1.58  nakayama 	return ex;
    725  1.58  nakayama }
    726  1.58  nakayama 
    727  1.58  nakayama /*
    728   1.1       mrg  * grovel the OBP for various psycho properties
    729   1.1       mrg  */
    730   1.1       mrg static void
    731   1.1       mrg psycho_get_bus_range(node, brp)
    732   1.1       mrg 	int node;
    733   1.1       mrg 	int *brp;
    734   1.1       mrg {
    735   1.1       mrg 	int n;
    736   1.1       mrg 
    737  1.38       eeh 	if (PROM_getprop(node, "bus-range", sizeof(*brp), &n, (void **)&brp))
    738   1.1       mrg 		panic("could not get psycho bus-range");
    739   1.1       mrg 	if (n != 2)
    740   1.1       mrg 		panic("broken psycho bus-range");
    741   1.1       mrg 	DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n", node, brp[0], brp[1]));
    742   1.1       mrg }
    743   1.1       mrg 
    744   1.1       mrg static void
    745   1.1       mrg psycho_get_ranges(node, rp, np)
    746   1.1       mrg 	int node;
    747   1.1       mrg 	struct psycho_ranges **rp;
    748   1.1       mrg 	int *np;
    749   1.1       mrg {
    750   1.1       mrg 
    751  1.38       eeh 	if (PROM_getprop(node, "ranges", sizeof(**rp), np, (void **)rp))
    752   1.1       mrg 		panic("could not get psycho ranges");
    753   1.1       mrg 	DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
    754   1.1       mrg }
    755   1.1       mrg 
    756  1.34       eeh /*
    757  1.34       eeh  * Interrupt handlers.
    758  1.34       eeh  */
    759  1.34       eeh 
    760  1.34       eeh static int
    761  1.34       eeh psycho_ue(arg)
    762  1.34       eeh 	void *arg;
    763  1.34       eeh {
    764  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    765  1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    766  1.36       eeh 	long long afsr = regs->psy_ue_afsr;
    767  1.36       eeh 	long long afar = regs->psy_ue_afar;
    768  1.41       eeh 	long size = NBPG<<(sc->sc_is->is_tsbsize);
    769  1.41       eeh 	struct iommu_state *is = sc->sc_is;
    770  1.36       eeh 	char bits[128];
    771  1.34       eeh 
    772  1.34       eeh 	/*
    773  1.34       eeh 	 * It's uncorrectable.  Dump the regs and panic.
    774  1.34       eeh 	 */
    775  1.46       eeh 	printf("%s: uncorrectable DMA error AFAR %llx pa %llx AFSR %llx:\n%s\n",
    776  1.36       eeh 		sc->sc_dev.dv_xname, afar,
    777  1.41       eeh 		(long long)iommu_extract(is, (vaddr_t)afar), afsr,
    778  1.36       eeh 		bitmask_snprintf(afsr, PSYCHO_UE_AFSR_BITS,
    779  1.36       eeh 			bits, sizeof(bits)));
    780  1.41       eeh 
    781  1.41       eeh 	/* Sometimes the AFAR points to an IOTSB entry */
    782  1.41       eeh 	if (afar >= is->is_ptsb && afar < is->is_ptsb + size) {
    783  1.42    martin 		printf("IOVA %llx IOTTE %llx\n",
    784  1.42    martin 			(long long)((afar - is->is_ptsb) * NBPG + is->is_dvmabase),
    785  1.41       eeh 			(long long)ldxa(afar, ASI_PHYS_CACHED));
    786  1.41       eeh 	}
    787  1.43       chs #ifdef DDB
    788  1.41       eeh 	Debugger();
    789  1.43       chs #endif
    790  1.41       eeh 	regs->psy_ue_afar = 0;
    791  1.41       eeh 	regs->psy_ue_afsr = 0;
    792  1.34       eeh 	return (1);
    793  1.34       eeh }
    794  1.34       eeh static int
    795  1.34       eeh psycho_ce(arg)
    796  1.34       eeh 	void *arg;
    797   1.1       mrg {
    798  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    799  1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    800  1.34       eeh 
    801  1.34       eeh 	/*
    802  1.34       eeh 	 * It's correctable.  Dump the regs and continue.
    803  1.34       eeh 	 */
    804   1.1       mrg 
    805  1.34       eeh 	printf("%s: correctable DMA error AFAR %llx AFSR %llx\n",
    806  1.34       eeh 		sc->sc_dev.dv_xname,
    807  1.34       eeh 		(long long)regs->psy_ce_afar, (long long)regs->psy_ce_afsr);
    808  1.34       eeh 	return (1);
    809   1.1       mrg }
    810  1.34       eeh static int
    811  1.34       eeh psycho_bus_a(arg)
    812  1.34       eeh 	void *arg;
    813  1.34       eeh {
    814  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    815  1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    816  1.34       eeh 
    817  1.34       eeh 	/*
    818  1.34       eeh 	 * It's uncorrectable.  Dump the regs and panic.
    819  1.34       eeh 	 */
    820   1.1       mrg 
    821  1.52    provos 	panic("%s: PCI bus A error AFAR %llx AFSR %llx",
    822  1.34       eeh 		sc->sc_dev.dv_xname,
    823  1.35       eeh 		(long long)regs->psy_pcictl[0].pci_afar,
    824  1.35       eeh 		(long long)regs->psy_pcictl[0].pci_afsr);
    825  1.34       eeh 	return (1);
    826  1.34       eeh }
    827  1.34       eeh static int
    828  1.34       eeh psycho_bus_b(arg)
    829  1.34       eeh 	void *arg;
    830   1.1       mrg {
    831  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    832  1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    833  1.34       eeh 
    834  1.34       eeh 	/*
    835  1.34       eeh 	 * It's uncorrectable.  Dump the regs and panic.
    836  1.34       eeh 	 */
    837   1.1       mrg 
    838  1.52    provos 	panic("%s: PCI bus B error AFAR %llx AFSR %llx",
    839  1.34       eeh 		sc->sc_dev.dv_xname,
    840  1.35       eeh 		(long long)regs->psy_pcictl[0].pci_afar,
    841  1.35       eeh 		(long long)regs->psy_pcictl[0].pci_afsr);
    842  1.34       eeh 	return (1);
    843   1.1       mrg }
    844  1.34       eeh static int
    845  1.34       eeh psycho_powerfail(arg)
    846  1.34       eeh 	void *arg;
    847  1.34       eeh {
    848   1.1       mrg 
    849  1.34       eeh 	/*
    850  1.34       eeh 	 * We lost power.  Try to shut down NOW.
    851  1.34       eeh 	 */
    852  1.34       eeh 	printf("Power Failure Detected: Shutting down NOW.\n");
    853  1.34       eeh 	cpu_reboot(RB_POWERDOWN|RB_HALT, NULL);
    854  1.34       eeh 	return (1);
    855  1.34       eeh }
    856  1.34       eeh static
    857  1.34       eeh int psycho_wakeup(arg)
    858  1.34       eeh 	void *arg;
    859   1.1       mrg {
    860  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    861   1.1       mrg 
    862  1.34       eeh 	/*
    863  1.34       eeh 	 * Gee, we don't really have a framework to deal with this
    864  1.34       eeh 	 * properly.
    865  1.34       eeh 	 */
    866  1.34       eeh 	printf("%s: power management wakeup\n",	sc->sc_dev.dv_xname);
    867  1.34       eeh 	return (1);
    868   1.1       mrg }
    869   1.1       mrg 
    870  1.34       eeh 
    871  1.34       eeh 
    872   1.1       mrg /*
    873   1.1       mrg  * initialise the IOMMU..
    874   1.1       mrg  */
    875   1.1       mrg void
    876  1.13       eeh psycho_iommu_init(sc, tsbsize)
    877   1.1       mrg 	struct psycho_softc *sc;
    878  1.13       eeh 	int tsbsize;
    879   1.1       mrg {
    880   1.1       mrg 	char *name;
    881  1.39       eeh 	struct iommu_state *is = sc->sc_is;
    882  1.34       eeh 	u_int32_t iobase = -1;
    883  1.34       eeh 	int *vdma = NULL;
    884  1.34       eeh 	int nitem;
    885  1.24        pk 
    886   1.1       mrg 	/* punch in our copies */
    887  1.24        pk 	is->is_bustag = sc->sc_bustag;
    888  1.45       eeh 	bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    889  1.45       eeh 		offsetof(struct psychoreg, psy_iommu),
    890  1.45       eeh 		sizeof (struct iommureg),
    891  1.45       eeh 		&is->is_iommu);
    892   1.1       mrg 
    893  1.34       eeh 	/*
    894  1.34       eeh 	 * Separate the men from the boys.  Get the `virtual-dma'
    895  1.34       eeh 	 * property for sabre and use that to make sure the damn
    896  1.34       eeh 	 * iommu works.
    897  1.34       eeh 	 *
    898  1.34       eeh 	 * We could query the `#virtual-dma-size-cells' and
    899  1.34       eeh 	 * `#virtual-dma-addr-cells' and DTRT, but I'm lazy.
    900  1.34       eeh 	 */
    901  1.38       eeh 	if (!PROM_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
    902  1.34       eeh 		(void **)&vdma)) {
    903  1.34       eeh 		/* Damn.  Gotta use these values. */
    904  1.34       eeh 		iobase = vdma[0];
    905  1.34       eeh #define	TSBCASE(x)	case 1<<((x)+23): tsbsize = (x); break
    906  1.34       eeh 		switch (vdma[1]) {
    907  1.34       eeh 			TSBCASE(1); TSBCASE(2); TSBCASE(3);
    908  1.34       eeh 			TSBCASE(4); TSBCASE(5); TSBCASE(6);
    909  1.34       eeh 		default:
    910  1.34       eeh 			printf("bogus tsb size %x, using 7\n", vdma[1]);
    911  1.34       eeh 			TSBCASE(7);
    912  1.34       eeh 		}
    913  1.34       eeh #undef TSBCASE
    914  1.34       eeh 	}
    915  1.34       eeh 
    916   1.1       mrg 	/* give us a nice name.. */
    917   1.1       mrg 	name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
    918   1.1       mrg 	if (name == 0)
    919   1.1       mrg 		panic("couldn't malloc iommu name");
    920   1.1       mrg 	snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
    921   1.1       mrg 
    922  1.34       eeh 	iommu_init(name, is, tsbsize, iobase);
    923   1.7       mrg }
    924   1.7       mrg 
    925   1.7       mrg /*
    926   1.7       mrg  * below here is bus space and bus dma support
    927   1.7       mrg  */
    928   1.7       mrg bus_space_tag_t
    929   1.7       mrg psycho_alloc_bus_tag(pp, type)
    930   1.7       mrg 	struct psycho_pbm *pp;
    931   1.7       mrg 	int type;
    932   1.7       mrg {
    933   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
    934   1.7       mrg 	bus_space_tag_t bt;
    935   1.7       mrg 
    936   1.7       mrg 	bt = (bus_space_tag_t)
    937   1.7       mrg 		malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
    938   1.7       mrg 	if (bt == NULL)
    939   1.7       mrg 		panic("could not allocate psycho bus tag");
    940   1.7       mrg 
    941   1.7       mrg 	bzero(bt, sizeof *bt);
    942   1.7       mrg 	bt->cookie = pp;
    943   1.7       mrg 	bt->parent = sc->sc_bustag;
    944   1.7       mrg 	bt->type = type;
    945   1.7       mrg 	bt->sparc_bus_map = _psycho_bus_map;
    946   1.7       mrg 	bt->sparc_bus_mmap = psycho_bus_mmap;
    947   1.7       mrg 	bt->sparc_intr_establish = psycho_intr_establish;
    948   1.7       mrg 	return (bt);
    949   1.7       mrg }
    950   1.7       mrg 
    951   1.7       mrg bus_dma_tag_t
    952   1.7       mrg psycho_alloc_dma_tag(pp)
    953   1.7       mrg 	struct psycho_pbm *pp;
    954   1.7       mrg {
    955   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
    956   1.7       mrg 	bus_dma_tag_t dt, pdt = sc->sc_dmatag;
    957   1.7       mrg 
    958   1.7       mrg 	dt = (bus_dma_tag_t)
    959   1.7       mrg 		malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
    960   1.7       mrg 	if (dt == NULL)
    961   1.7       mrg 		panic("could not allocate psycho dma tag");
    962   1.7       mrg 
    963   1.7       mrg 	bzero(dt, sizeof *dt);
    964   1.7       mrg 	dt->_cookie = pp;
    965   1.7       mrg 	dt->_parent = pdt;
    966   1.7       mrg #define PCOPY(x)	dt->x = pdt->x
    967   1.7       mrg 	PCOPY(_dmamap_create);
    968   1.7       mrg 	PCOPY(_dmamap_destroy);
    969   1.7       mrg 	dt->_dmamap_load = psycho_dmamap_load;
    970   1.7       mrg 	PCOPY(_dmamap_load_mbuf);
    971   1.7       mrg 	PCOPY(_dmamap_load_uio);
    972   1.9       eeh 	dt->_dmamap_load_raw = psycho_dmamap_load_raw;
    973   1.7       mrg 	dt->_dmamap_unload = psycho_dmamap_unload;
    974   1.7       mrg 	dt->_dmamap_sync = psycho_dmamap_sync;
    975   1.7       mrg 	dt->_dmamem_alloc = psycho_dmamem_alloc;
    976   1.7       mrg 	dt->_dmamem_free = psycho_dmamem_free;
    977   1.7       mrg 	dt->_dmamem_map = psycho_dmamem_map;
    978   1.7       mrg 	dt->_dmamem_unmap = psycho_dmamem_unmap;
    979   1.7       mrg 	PCOPY(_dmamem_mmap);
    980   1.7       mrg #undef	PCOPY
    981   1.7       mrg 	return (dt);
    982   1.7       mrg }
    983   1.7       mrg 
    984   1.7       mrg /*
    985   1.7       mrg  * bus space support.  <sparc64/dev/psychoreg.h> has a discussion about
    986   1.7       mrg  * PCI physical addresses.
    987   1.7       mrg  */
    988   1.7       mrg 
    989   1.7       mrg static int
    990   1.7       mrg get_childspace(type)
    991   1.7       mrg 	int type;
    992   1.7       mrg {
    993   1.7       mrg 	int ss;
    994   1.7       mrg 
    995   1.7       mrg 	switch (type) {
    996   1.7       mrg 	case PCI_CONFIG_BUS_SPACE:
    997   1.7       mrg 		ss = 0x00;
    998   1.7       mrg 		break;
    999   1.7       mrg 	case PCI_IO_BUS_SPACE:
   1000   1.7       mrg 		ss = 0x01;
   1001   1.7       mrg 		break;
   1002   1.7       mrg 	case PCI_MEMORY_BUS_SPACE:
   1003   1.7       mrg 		ss = 0x02;
   1004   1.7       mrg 		break;
   1005   1.7       mrg #if 0
   1006   1.7       mrg 	/* we don't do 64 bit memory space */
   1007   1.7       mrg 	case PCI_MEMORY64_BUS_SPACE:
   1008   1.7       mrg 		ss = 0x03;
   1009   1.7       mrg 		break;
   1010   1.7       mrg #endif
   1011   1.7       mrg 	default:
   1012   1.7       mrg 		panic("get_childspace: unknown bus type");
   1013   1.7       mrg 	}
   1014   1.7       mrg 
   1015   1.7       mrg 	return (ss);
   1016   1.7       mrg }
   1017   1.7       mrg 
   1018  1.58  nakayama static struct psycho_ranges *
   1019  1.58  nakayama get_psychorange(pp, ss)
   1020  1.58  nakayama 	struct psycho_pbm *pp;
   1021  1.58  nakayama 	int ss;
   1022  1.58  nakayama {
   1023  1.58  nakayama 	int i;
   1024  1.58  nakayama 
   1025  1.58  nakayama 	for (i = 0; i < pp->pp_nrange; i++) {
   1026  1.58  nakayama 		if (((pp->pp_range[i].cspace >> 24) & 0x03) == ss)
   1027  1.58  nakayama 			return (&pp->pp_range[i]);
   1028  1.58  nakayama 	}
   1029  1.58  nakayama 	/* not found */
   1030  1.58  nakayama 	return (NULL);
   1031  1.58  nakayama }
   1032  1.58  nakayama 
   1033   1.7       mrg static int
   1034  1.44       eeh _psycho_bus_map(t, offset, size, flags, unused, hp)
   1035   1.7       mrg 	bus_space_tag_t t;
   1036   1.7       mrg 	bus_addr_t offset;
   1037   1.7       mrg 	bus_size_t size;
   1038   1.7       mrg 	int	flags;
   1039  1.44       eeh 	vaddr_t unused;
   1040   1.7       mrg 	bus_space_handle_t *hp;
   1041   1.7       mrg {
   1042   1.7       mrg 	struct psycho_pbm *pp = t->cookie;
   1043   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1044  1.58  nakayama 	struct psycho_ranges *pr;
   1045  1.58  nakayama 	bus_addr_t paddr;
   1046  1.58  nakayama 	int ss;
   1047   1.7       mrg 
   1048  1.44       eeh 	DPRINTF(PDB_BUSMAP,
   1049  1.44       eeh 		("_psycho_bus_map: type %d off %qx sz %qx flags %d",
   1050  1.44       eeh 			t->type, (unsigned long long)offset,
   1051  1.44       eeh 			(unsigned long long)size, flags));
   1052   1.7       mrg 
   1053   1.7       mrg 	ss = get_childspace(t->type);
   1054   1.7       mrg 	DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
   1055   1.7       mrg 
   1056  1.58  nakayama 	pr = get_psychorange(pp, ss);
   1057  1.58  nakayama 	if (pr != NULL) {
   1058  1.58  nakayama 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
   1059  1.58  nakayama 		DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr "
   1060  1.58  nakayama 				     "space %lx offset %lx paddr %qx\n",
   1061  1.27      fvdl 			       (long)ss, (long)offset,
   1062  1.27      fvdl 			       (unsigned long long)paddr));
   1063  1.44       eeh 		return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
   1064  1.44       eeh 			flags, 0, hp));
   1065   1.7       mrg 	}
   1066   1.7       mrg 	DPRINTF(PDB_BUSMAP, (" FAILED\n"));
   1067   1.7       mrg 	return (EINVAL);
   1068   1.7       mrg }
   1069   1.7       mrg 
   1070  1.37       eeh static paddr_t
   1071  1.37       eeh psycho_bus_mmap(t, paddr, off, prot, flags)
   1072   1.7       mrg 	bus_space_tag_t t;
   1073   1.7       mrg 	bus_addr_t paddr;
   1074  1.37       eeh 	off_t off;
   1075  1.37       eeh 	int prot;
   1076   1.7       mrg 	int flags;
   1077   1.7       mrg {
   1078   1.7       mrg 	bus_addr_t offset = paddr;
   1079   1.7       mrg 	struct psycho_pbm *pp = t->cookie;
   1080   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1081  1.58  nakayama 	struct psycho_ranges *pr;
   1082  1.58  nakayama 	int ss;
   1083   1.7       mrg 
   1084   1.7       mrg 	ss = get_childspace(t->type);
   1085   1.7       mrg 
   1086  1.37       eeh 	DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: prot %x flags %d pa %qx\n",
   1087  1.37       eeh 		prot, flags, (unsigned long long)paddr));
   1088   1.7       mrg 
   1089  1.58  nakayama 	pr = get_psychorange(pp, ss);
   1090  1.58  nakayama 	if (pr != NULL) {
   1091  1.58  nakayama 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
   1092  1.37       eeh 		DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr "
   1093  1.58  nakayama 				     "space %lx offset %lx paddr %qx\n",
   1094  1.27      fvdl 			       (long)ss, (long)offset,
   1095  1.27      fvdl 			       (unsigned long long)paddr));
   1096  1.37       eeh 		return (bus_space_mmap(sc->sc_bustag, paddr, off,
   1097  1.37       eeh 				       prot, flags));
   1098   1.7       mrg 	}
   1099   1.7       mrg 
   1100  1.58  nakayama 	return (-1);
   1101  1.58  nakayama }
   1102  1.58  nakayama 
   1103  1.58  nakayama /*
   1104  1.58  nakayama  * Get a PCI offset address from bus_space_handle_t.
   1105  1.58  nakayama  */
   1106  1.58  nakayama bus_addr_t
   1107  1.58  nakayama psycho_bus_offset(t, hp)
   1108  1.58  nakayama 	bus_space_tag_t t;
   1109  1.58  nakayama 	bus_space_handle_t *hp;
   1110  1.58  nakayama {
   1111  1.58  nakayama 	struct psycho_pbm *pp = t->cookie;
   1112  1.58  nakayama 	struct psycho_ranges *pr;
   1113  1.58  nakayama 	bus_addr_t addr, offset;
   1114  1.58  nakayama 	vaddr_t va;
   1115  1.58  nakayama 	int ss;
   1116  1.58  nakayama 
   1117  1.58  nakayama 	addr = hp->_ptr;
   1118  1.58  nakayama 	ss = get_childspace(t->type);
   1119  1.58  nakayama 	DPRINTF(PDB_BUSMAP, ("psycho_bus_offset: type %d addr %" PRIx64
   1120  1.58  nakayama 			     " cspace %d", t->type, addr, ss));
   1121  1.58  nakayama 
   1122  1.58  nakayama 	pr = get_psychorange(pp, ss);
   1123  1.58  nakayama 	if (pr != NULL) {
   1124  1.58  nakayama 		if (!PHYS_ASI(hp->_asi)) {
   1125  1.58  nakayama 			va = trunc_page((vaddr_t)addr);
   1126  1.58  nakayama 			if (pmap_extract(pmap_kernel(), va, &addr) == FALSE) {
   1127  1.58  nakayama 				DPRINTF(PDB_BUSMAP,
   1128  1.58  nakayama 					("\n pmap_extract FAILED\n"));
   1129  1.58  nakayama 				return (-1);
   1130  1.58  nakayama 			}
   1131  1.58  nakayama 			addr += hp->_ptr & PGOFSET;
   1132  1.58  nakayama 		}
   1133  1.58  nakayama 		offset = BUS_ADDR_PADDR(addr) - pr->phys_lo;
   1134  1.58  nakayama 		DPRINTF(PDB_BUSMAP, ("\npsycho_bus_offset: paddr %" PRIx64
   1135  1.58  nakayama 				     " offset %" PRIx64 "\n", addr, offset));
   1136  1.58  nakayama 		return (offset);
   1137  1.58  nakayama 	}
   1138  1.58  nakayama 	DPRINTF(PDB_BUSMAP, ("\n FAILED\n"));
   1139   1.7       mrg 	return (-1);
   1140   1.7       mrg }
   1141   1.7       mrg 
   1142   1.7       mrg 
   1143   1.7       mrg /*
   1144   1.7       mrg  * install an interrupt handler for a PCI device
   1145   1.7       mrg  */
   1146   1.7       mrg void *
   1147  1.57        pk psycho_intr_establish(t, ihandle, level, handler, arg, fastvec)
   1148   1.7       mrg 	bus_space_tag_t t;
   1149  1.21        pk 	int ihandle;
   1150   1.7       mrg 	int level;
   1151   1.7       mrg 	int (*handler) __P((void *));
   1152   1.7       mrg 	void *arg;
   1153  1.56        pk 	void (*fastvec) __P((void));	/* ignored */
   1154   1.7       mrg {
   1155   1.7       mrg 	struct psycho_pbm *pp = t->cookie;
   1156   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1157   1.7       mrg 	struct intrhand *ih;
   1158  1.34       eeh 	volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL;
   1159  1.34       eeh 	int64_t intrmap = 0;
   1160   1.7       mrg 	int ino;
   1161  1.34       eeh 	long vec = INTVEC(ihandle);
   1162   1.7       mrg 
   1163   1.7       mrg 	ih = (struct intrhand *)
   1164   1.7       mrg 		malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
   1165   1.7       mrg 	if (ih == NULL)
   1166   1.7       mrg 		return (NULL);
   1167   1.7       mrg 
   1168  1.34       eeh 	/*
   1169  1.34       eeh 	 * Hunt through all the interrupt mapping regs to look for our
   1170  1.34       eeh 	 * interrupt vector.
   1171  1.34       eeh 	 *
   1172  1.34       eeh 	 * XXX We only compare INOs rather than IGNs since the firmware may
   1173  1.34       eeh 	 * not provide the IGN and the IGN is constant for all device on that
   1174  1.34       eeh 	 * PCI controller.  This could cause problems for the FFB/external
   1175  1.34       eeh 	 * interrupt which has a full vector that can be set arbitrarily.
   1176  1.34       eeh 	 */
   1177  1.34       eeh 
   1178  1.34       eeh 
   1179  1.31       mrg 	DPRINTF(PDB_INTR, ("\npsycho_intr_establish: ihandle %x vec %lx", ihandle, vec));
   1180   1.7       mrg 	ino = INTINO(vec);
   1181   1.7       mrg 	DPRINTF(PDB_INTR, (" ino %x", ino));
   1182  1.34       eeh 
   1183  1.34       eeh 	/* If the device didn't ask for an IPL, use the one encoded. */
   1184  1.34       eeh 	if (level == IPL_NONE) level = INTLEV(vec);
   1185  1.34       eeh 	/* If it still has no level, print a warning and assign IPL 2 */
   1186  1.34       eeh 	if (level == IPL_NONE) {
   1187  1.34       eeh 		printf("ERROR: no IPL, setting IPL 2.\n");
   1188  1.34       eeh 		level = 2;
   1189  1.34       eeh 	}
   1190  1.34       eeh 
   1191  1.56        pk 	DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %p\nHunting for IRQ...\n",
   1192  1.56        pk 	    (long)ino, intrlev[ino]));
   1193   1.7       mrg 
   1194  1.56        pk 	/* Hunt thru obio first */
   1195  1.56        pk 	for (intrmapptr = &sc->sc_regs->scsi_int_map,
   1196  1.56        pk 		     intrclrptr = &sc->sc_regs->scsi_clr_int;
   1197  1.56        pk 	     intrmapptr < &sc->sc_regs->ffb0_int_map;
   1198  1.56        pk 	     intrmapptr++, intrclrptr++) {
   1199  1.56        pk 		if (INTINO(*intrmapptr) == ino)
   1200  1.56        pk 			goto found;
   1201  1.56        pk 	}
   1202   1.7       mrg 
   1203  1.56        pk 	/* Now do PCI interrupts */
   1204  1.56        pk 	for (intrmapptr = &sc->sc_regs->pcia_slot0_int,
   1205  1.56        pk 		     intrclrptr = &sc->sc_regs->pcia0_clr_int[0];
   1206  1.56        pk 	     intrmapptr <= &sc->sc_regs->pcib_slot3_int;
   1207  1.56        pk 	     intrmapptr++, intrclrptr += 4) {
   1208  1.56        pk 		if (((*intrmapptr ^ vec) & 0x3c) == 0) {
   1209  1.56        pk 			intrclrptr += vec & 0x3;
   1210  1.56        pk 			goto found;
   1211  1.34       eeh 		}
   1212  1.56        pk 	}
   1213   1.7       mrg 
   1214  1.56        pk 	/* Finally check the two FFB slots */
   1215  1.56        pk 	intrclrptr = NULL; /* XXX? */
   1216  1.56        pk 	for (intrmapptr = &sc->sc_regs->ffb0_int_map;
   1217  1.56        pk 	     intrmapptr <= &sc->sc_regs->ffb1_int_map;
   1218  1.56        pk 	     intrmapptr++) {
   1219  1.56        pk 		if (INTVEC(*intrmapptr) == ino)
   1220  1.56        pk 			goto found;
   1221  1.56        pk 	}
   1222  1.51       eeh 
   1223  1.56        pk 	printf("Cannot find interrupt vector %lx\n", vec);
   1224  1.56        pk 	return (NULL);
   1225  1.51       eeh 
   1226  1.56        pk found:
   1227  1.56        pk 	/* Register the map and clear intr registers */
   1228  1.56        pk 	ih->ih_map = intrmapptr;
   1229  1.56        pk 	ih->ih_clr = intrclrptr;
   1230   1.7       mrg 
   1231  1.10       mrg #ifdef NOT_DEBUG
   1232   1.7       mrg 	if (psycho_debug & PDB_INTR) {
   1233   1.7       mrg 		long i;
   1234   1.7       mrg 
   1235   1.7       mrg 		for (i = 0; i < 500000000; i++)
   1236   1.7       mrg 			continue;
   1237   1.7       mrg 	}
   1238   1.7       mrg #endif
   1239   1.7       mrg 
   1240   1.7       mrg 	ih->ih_fun = handler;
   1241   1.7       mrg 	ih->ih_arg = arg;
   1242  1.34       eeh 	ih->ih_pil = level;
   1243  1.24        pk 	ih->ih_number = ino | sc->sc_ign;
   1244  1.19        pk 
   1245  1.19        pk 	DPRINTF(PDB_INTR, (
   1246  1.19        pk 	    "; installing handler %p arg %p with ino %u pil %u\n",
   1247  1.19        pk 	    handler, arg, (u_int)ino, (u_int)ih->ih_pil));
   1248  1.19        pk 
   1249   1.7       mrg 	intr_establish(ih->ih_pil, ih);
   1250  1.34       eeh 
   1251  1.34       eeh 	/*
   1252  1.34       eeh 	 * Enable the interrupt now we have the handler installed.
   1253  1.34       eeh 	 * Read the current value as we can't change it besides the
   1254  1.34       eeh 	 * valid bit so so make sure only this bit is changed.
   1255  1.34       eeh 	 *
   1256  1.34       eeh 	 * XXXX --- we really should use bus_space for this.
   1257  1.34       eeh 	 */
   1258  1.34       eeh 	if (intrmapptr) {
   1259  1.34       eeh 		intrmap = *intrmapptr;
   1260  1.34       eeh 		DPRINTF(PDB_INTR, ("; read intrmap = %016qx",
   1261  1.34       eeh 			(unsigned long long)intrmap));
   1262  1.34       eeh 
   1263  1.34       eeh 		/* Enable the interrupt */
   1264  1.34       eeh 		intrmap |= INTMAP_V;
   1265  1.34       eeh 		DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
   1266  1.34       eeh 		DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n",
   1267  1.34       eeh 			(unsigned long long)intrmap));
   1268  1.34       eeh 		*intrmapptr = intrmap;
   1269  1.34       eeh 		DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
   1270  1.34       eeh 			(unsigned long long)(intrmap = *intrmapptr)));
   1271  1.34       eeh 	}
   1272   1.7       mrg 	return (ih);
   1273   1.7       mrg }
   1274   1.7       mrg 
   1275   1.7       mrg /*
   1276   1.7       mrg  * hooks into the iommu dvma calls.
   1277   1.7       mrg  */
   1278   1.7       mrg int
   1279   1.7       mrg psycho_dmamap_load(t, map, buf, buflen, p, flags)
   1280   1.7       mrg 	bus_dma_tag_t t;
   1281   1.7       mrg 	bus_dmamap_t map;
   1282   1.7       mrg 	void *buf;
   1283   1.7       mrg 	bus_size_t buflen;
   1284   1.7       mrg 	struct proc *p;
   1285   1.7       mrg 	int flags;
   1286   1.7       mrg {
   1287   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1288   1.7       mrg 
   1289  1.50       eeh 	return (iommu_dvmamap_load(t, &pp->pp_sb, map, buf, buflen, p, flags));
   1290   1.7       mrg }
   1291   1.7       mrg 
   1292   1.7       mrg void
   1293   1.7       mrg psycho_dmamap_unload(t, map)
   1294   1.7       mrg 	bus_dma_tag_t t;
   1295   1.7       mrg 	bus_dmamap_t map;
   1296   1.7       mrg {
   1297   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1298   1.7       mrg 
   1299  1.50       eeh 	iommu_dvmamap_unload(t, &pp->pp_sb, map);
   1300   1.9       eeh }
   1301   1.9       eeh 
   1302   1.9       eeh int
   1303  1.10       mrg psycho_dmamap_load_raw(t, map, segs, nsegs, size, flags)
   1304  1.10       mrg 	bus_dma_tag_t t;
   1305   1.9       eeh 	bus_dmamap_t map;
   1306   1.9       eeh 	bus_dma_segment_t *segs;
   1307   1.9       eeh 	int nsegs;
   1308   1.9       eeh 	bus_size_t size;
   1309   1.9       eeh 	int flags;
   1310   1.9       eeh {
   1311   1.9       eeh 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1312   1.9       eeh 
   1313  1.50       eeh 	return (iommu_dvmamap_load_raw(t, &pp->pp_sb, map, segs, nsegs, flags, size));
   1314   1.7       mrg }
   1315   1.7       mrg 
   1316   1.7       mrg void
   1317   1.7       mrg psycho_dmamap_sync(t, map, offset, len, ops)
   1318   1.7       mrg 	bus_dma_tag_t t;
   1319   1.7       mrg 	bus_dmamap_t map;
   1320   1.7       mrg 	bus_addr_t offset;
   1321   1.7       mrg 	bus_size_t len;
   1322   1.7       mrg 	int ops;
   1323   1.7       mrg {
   1324   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1325   1.7       mrg 
   1326  1.13       eeh 	if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
   1327  1.13       eeh 		/* Flush the CPU then the IOMMU */
   1328  1.13       eeh 		bus_dmamap_sync(t->_parent, map, offset, len, ops);
   1329  1.50       eeh 		iommu_dvmamap_sync(t, &pp->pp_sb, map, offset, len, ops);
   1330  1.13       eeh 	}
   1331  1.13       eeh 	if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
   1332  1.13       eeh 		/* Flush the IOMMU then the CPU */
   1333  1.50       eeh 		iommu_dvmamap_sync(t, &pp->pp_sb, map, offset, len, ops);
   1334  1.13       eeh 		bus_dmamap_sync(t->_parent, map, offset, len, ops);
   1335  1.13       eeh 	}
   1336  1.13       eeh 
   1337   1.7       mrg }
   1338   1.7       mrg 
   1339   1.7       mrg int
   1340   1.7       mrg psycho_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
   1341   1.7       mrg 	bus_dma_tag_t t;
   1342   1.7       mrg 	bus_size_t size;
   1343   1.7       mrg 	bus_size_t alignment;
   1344   1.7       mrg 	bus_size_t boundary;
   1345   1.7       mrg 	bus_dma_segment_t *segs;
   1346   1.7       mrg 	int nsegs;
   1347   1.7       mrg 	int *rsegs;
   1348   1.7       mrg 	int flags;
   1349   1.7       mrg {
   1350   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1351   1.7       mrg 
   1352  1.50       eeh 	return (iommu_dvmamem_alloc(t, &pp->pp_sb, size, alignment, boundary,
   1353   1.7       mrg 	    segs, nsegs, rsegs, flags));
   1354   1.7       mrg }
   1355   1.7       mrg 
   1356   1.7       mrg void
   1357   1.7       mrg psycho_dmamem_free(t, segs, nsegs)
   1358   1.7       mrg 	bus_dma_tag_t t;
   1359   1.7       mrg 	bus_dma_segment_t *segs;
   1360   1.7       mrg 	int nsegs;
   1361   1.7       mrg {
   1362   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1363   1.7       mrg 
   1364  1.50       eeh 	iommu_dvmamem_free(t, &pp->pp_sb, segs, nsegs);
   1365   1.7       mrg }
   1366   1.7       mrg 
   1367   1.7       mrg int
   1368   1.7       mrg psycho_dmamem_map(t, segs, nsegs, size, kvap, flags)
   1369   1.7       mrg 	bus_dma_tag_t t;
   1370   1.7       mrg 	bus_dma_segment_t *segs;
   1371   1.7       mrg 	int nsegs;
   1372   1.7       mrg 	size_t size;
   1373   1.7       mrg 	caddr_t *kvap;
   1374   1.7       mrg 	int flags;
   1375   1.7       mrg {
   1376   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1377   1.7       mrg 
   1378  1.50       eeh 	return (iommu_dvmamem_map(t, &pp->pp_sb, segs, nsegs, size, kvap, flags));
   1379   1.7       mrg }
   1380   1.7       mrg 
   1381   1.7       mrg void
   1382   1.7       mrg psycho_dmamem_unmap(t, kva, size)
   1383   1.7       mrg 	bus_dma_tag_t t;
   1384   1.7       mrg 	caddr_t kva;
   1385   1.7       mrg 	size_t size;
   1386   1.7       mrg {
   1387   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1388   1.7       mrg 
   1389  1.50       eeh 	iommu_dvmamem_unmap(t, &pp->pp_sb, kva, size);
   1390   1.1       mrg }
   1391