Home | History | Annotate | Line # | Download | only in dev
psycho.c revision 1.60
      1  1.60    martin /*	$NetBSD: psycho.c,v 1.60 2003/04/21 12:14:20 martin Exp $	*/
      2   1.1       mrg 
      3   1.1       mrg /*
      4  1.46       eeh  * Copyright (c) 2001, 2002 Eduardo E. Horvath
      5   1.3       mrg  * Copyright (c) 1999, 2000 Matthew R. Green
      6   1.1       mrg  * All rights reserved.
      7   1.1       mrg  *
      8   1.1       mrg  * Redistribution and use in source and binary forms, with or without
      9   1.1       mrg  * modification, are permitted provided that the following conditions
     10   1.1       mrg  * are met:
     11   1.1       mrg  * 1. Redistributions of source code must retain the above copyright
     12   1.1       mrg  *    notice, this list of conditions and the following disclaimer.
     13   1.1       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1       mrg  *    notice, this list of conditions and the following disclaimer in the
     15   1.1       mrg  *    documentation and/or other materials provided with the distribution.
     16   1.1       mrg  * 3. The name of the author may not be used to endorse or promote products
     17   1.1       mrg  *    derived from this software without specific prior written permission.
     18   1.1       mrg  *
     19   1.1       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20   1.1       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     21   1.1       mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22   1.1       mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     23   1.1       mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     24   1.1       mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     25   1.1       mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     26   1.1       mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     27   1.1       mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28   1.1       mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29   1.1       mrg  * SUCH DAMAGE.
     30   1.1       mrg  */
     31   1.1       mrg 
     32   1.7       mrg #include "opt_ddb.h"
     33   1.7       mrg 
     34   1.1       mrg /*
     35  1.34       eeh  * Support for `psycho' and `psycho+' UPA to PCI bridge and
     36  1.34       eeh  * UltraSPARC IIi and IIe `sabre' PCI controllers.
     37   1.1       mrg  */
     38   1.1       mrg 
     39   1.1       mrg #ifdef DEBUG
     40   1.7       mrg #define PDB_PROM	0x01
     41  1.34       eeh #define PDB_BUSMAP	0x02
     42  1.34       eeh #define PDB_INTR	0x04
     43   1.3       mrg int psycho_debug = 0x0;
     44   1.1       mrg #define DPRINTF(l, s)   do { if (psycho_debug & l) printf s; } while (0)
     45   1.1       mrg #else
     46   1.1       mrg #define DPRINTF(l, s)
     47   1.1       mrg #endif
     48   1.1       mrg 
     49   1.1       mrg #include <sys/param.h>
     50   1.7       mrg #include <sys/device.h>
     51   1.7       mrg #include <sys/errno.h>
     52   1.1       mrg #include <sys/extent.h>
     53   1.7       mrg #include <sys/malloc.h>
     54   1.7       mrg #include <sys/systm.h>
     55   1.1       mrg #include <sys/time.h>
     56  1.34       eeh #include <sys/reboot.h>
     57   1.1       mrg 
     58  1.58  nakayama #include <uvm/uvm.h>
     59  1.58  nakayama 
     60   1.1       mrg #define _SPARC_BUS_DMA_PRIVATE
     61   1.1       mrg #include <machine/bus.h>
     62   1.1       mrg #include <machine/autoconf.h>
     63  1.18       eeh #include <machine/psl.h>
     64   1.1       mrg 
     65   1.1       mrg #include <dev/pci/pcivar.h>
     66   1.1       mrg #include <dev/pci/pcireg.h>
     67  1.60    martin #include <dev/sysmon/sysmon_taskq.h>
     68   1.1       mrg 
     69   1.1       mrg #include <sparc64/dev/iommureg.h>
     70   1.1       mrg #include <sparc64/dev/iommuvar.h>
     71   1.1       mrg #include <sparc64/dev/psychoreg.h>
     72   1.1       mrg #include <sparc64/dev/psychovar.h>
     73   1.7       mrg #include <sparc64/sparc64/cache.h>
     74   1.1       mrg 
     75   1.8       mrg #include "ioconf.h"
     76   1.8       mrg 
     77   1.1       mrg static pci_chipset_tag_t psycho_alloc_chipset __P((struct psycho_pbm *, int,
     78   1.1       mrg 						   pci_chipset_tag_t));
     79  1.58  nakayama static struct extent *psycho_alloc_extent __P((struct psycho_pbm *, int, int,
     80  1.58  nakayama 					       char *));
     81   1.1       mrg static void psycho_get_bus_range __P((int, int *));
     82   1.1       mrg static void psycho_get_ranges __P((int, struct psycho_ranges **, int *));
     83  1.34       eeh static void psycho_set_intr __P((struct psycho_softc *, int, void *,
     84  1.34       eeh 	u_int64_t *, u_int64_t *));
     85  1.34       eeh 
     86  1.34       eeh /* Interrupt handlers */
     87  1.34       eeh static int psycho_ue __P((void *));
     88  1.34       eeh static int psycho_ce __P((void *));
     89  1.34       eeh static int psycho_bus_a __P((void *));
     90  1.34       eeh static int psycho_bus_b __P((void *));
     91  1.34       eeh static int psycho_powerfail __P((void *));
     92  1.34       eeh static int psycho_wakeup __P((void *));
     93  1.34       eeh 
     94   1.1       mrg 
     95   1.1       mrg /* IOMMU support */
     96  1.13       eeh static void psycho_iommu_init __P((struct psycho_softc *, int));
     97   1.1       mrg 
     98   1.7       mrg /*
     99   1.7       mrg  * bus space and bus dma support for UltraSPARC `psycho'.  note that most
    100   1.7       mrg  * of the bus dma support is provided by the iommu dvma controller.
    101   1.7       mrg  */
    102  1.58  nakayama static int get_childspace __P((int));
    103  1.58  nakayama static struct psycho_ranges *get_psychorange __P((struct psycho_pbm *, int));
    104  1.58  nakayama 
    105  1.44       eeh static paddr_t psycho_bus_mmap __P((bus_space_tag_t, bus_addr_t, off_t,
    106  1.44       eeh 				    int, int));
    107  1.44       eeh static int _psycho_bus_map __P((bus_space_tag_t, bus_addr_t, bus_size_t, int,
    108  1.44       eeh 				vaddr_t, bus_space_handle_t *));
    109  1.57        pk static void *psycho_intr_establish __P((bus_space_tag_t, int, int,
    110  1.56        pk 				int (*) __P((void *)), void *, void(*)__P((void))));
    111   1.7       mrg 
    112   1.7       mrg static int psycho_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
    113   1.7       mrg 				   bus_size_t, struct proc *, int));
    114   1.7       mrg static void psycho_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
    115   1.9       eeh static int psycho_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
    116   1.9       eeh 		    bus_dma_segment_t *, int, bus_size_t, int));
    117   1.7       mrg static void psycho_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
    118   1.7       mrg 				    bus_size_t, int));
    119   1.7       mrg int psycho_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t, bus_size_t,
    120   1.7       mrg 			     bus_dma_segment_t *, int, int *, int));
    121   1.7       mrg void psycho_dmamem_free __P((bus_dma_tag_t, bus_dma_segment_t *, int));
    122   1.7       mrg int psycho_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *, int, size_t,
    123   1.7       mrg 			   caddr_t *, int));
    124   1.7       mrg void psycho_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
    125   1.7       mrg 
    126   1.7       mrg /* base pci_chipset */
    127   1.1       mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
    128   1.1       mrg 
    129  1.60    martin /* power button handlers */
    130  1.60    martin static void psycho_register_power_button(struct psycho_softc *sc);
    131  1.60    martin static void psycho_power_button_pressed(void *arg);
    132  1.60    martin 
    133   1.1       mrg /*
    134   1.1       mrg  * autoconfiguration
    135   1.1       mrg  */
    136   1.1       mrg static	int	psycho_match __P((struct device *, struct cfdata *, void *));
    137   1.1       mrg static	void	psycho_attach __P((struct device *, struct device *, void *));
    138   1.1       mrg static	int	psycho_print __P((void *aux, const char *p));
    139   1.1       mrg 
    140  1.54   thorpej CFATTACH_DECL(psycho, sizeof(struct psycho_softc),
    141  1.55   thorpej     psycho_match, psycho_attach, NULL, NULL);
    142   1.1       mrg 
    143   1.1       mrg /*
    144  1.34       eeh  * "sabre" is the UltraSPARC IIi onboard UPA to PCI bridge.  It manages a
    145  1.34       eeh  * single PCI bus and does not have a streaming buffer.  It often has an APB
    146  1.34       eeh  * (advanced PCI bridge) connected to it, which was designed specifically for
    147  1.34       eeh  * the IIi.  The APB let's the IIi handle two independednt PCI buses, and
    148  1.34       eeh  * appears as two "simba"'s underneath the sabre.
    149  1.34       eeh  *
    150  1.34       eeh  * "psycho" and "psycho+" is a dual UPA to PCI bridge.  It sits on the UPA bus
    151  1.34       eeh  * and manages two PCI buses.  "psycho" has two 64-bit 33MHz buses, while
    152  1.34       eeh  * "psycho+" controls both a 64-bit 33Mhz and a 64-bit 66Mhz PCI bus.  You
    153  1.34       eeh  * will usually find a "psycho+" since I don't think the original "psycho"
    154  1.34       eeh  * ever shipped, and if it did it would be in the U30.
    155  1.34       eeh  *
    156  1.34       eeh  * Each "psycho" PCI bus appears as a separate OFW node, but since they are
    157  1.34       eeh  * both part of the same IC, they only have a single register space.  As such,
    158  1.34       eeh  * they need to be configured together, even though the autoconfiguration will
    159  1.34       eeh  * attach them separately.
    160  1.34       eeh  *
    161  1.34       eeh  * On UltraIIi machines, "sabre" itself usually takes pci0, with "simba" often
    162  1.34       eeh  * as pci1 and pci2, although they have been implemented with other PCI bus
    163  1.34       eeh  * numbers on some machines.
    164  1.34       eeh  *
    165  1.34       eeh  * On UltraII machines, there can be any number of "psycho+" ICs, each
    166  1.34       eeh  * providing two PCI buses.
    167  1.34       eeh  *
    168  1.34       eeh  *
    169  1.34       eeh  * XXXX The psycho/sabre node has an `interrupts' attribute.  They contain
    170  1.34       eeh  * the values of the following interrupts in this order:
    171   1.1       mrg  *
    172  1.34       eeh  * PCI Bus Error	(30)
    173  1.34       eeh  * DMA UE		(2e)
    174  1.34       eeh  * DMA CE		(2f)
    175  1.34       eeh  * Power Fail		(25)
    176  1.34       eeh  *
    177  1.34       eeh  * We really should attach handlers for each.
    178   1.1       mrg  *
    179   1.1       mrg  */
    180  1.35       eeh 
    181   1.1       mrg #define	ROM_PCI_NAME		"pci"
    182  1.35       eeh 
    183  1.35       eeh struct psycho_names {
    184  1.35       eeh 	char *p_name;
    185  1.35       eeh 	int p_type;
    186  1.35       eeh } psycho_names[] = {
    187  1.35       eeh 	{ "SUNW,psycho",        PSYCHO_MODE_PSYCHO      },
    188  1.35       eeh 	{ "pci108e,8000",       PSYCHO_MODE_PSYCHO      },
    189  1.35       eeh 	{ "SUNW,sabre",         PSYCHO_MODE_SABRE       },
    190  1.35       eeh 	{ "pci108e,a000",       PSYCHO_MODE_SABRE       },
    191  1.35       eeh 	{ "pci108e,a001",       PSYCHO_MODE_SABRE       },
    192  1.35       eeh 	{ NULL, 0 }
    193  1.35       eeh };
    194   1.1       mrg 
    195   1.1       mrg static	int
    196   1.1       mrg psycho_match(parent, match, aux)
    197   1.1       mrg 	struct device	*parent;
    198   1.1       mrg 	struct cfdata	*match;
    199   1.1       mrg 	void		*aux;
    200   1.1       mrg {
    201   1.1       mrg 	struct mainbus_attach_args *ma = aux;
    202  1.38       eeh 	char *model = PROM_getpropstring(ma->ma_node, "model");
    203  1.35       eeh 	int i;
    204   1.1       mrg 
    205   1.1       mrg 	/* match on a name of "pci" and a sabre or a psycho */
    206  1.35       eeh 	if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0) {
    207  1.35       eeh 		for (i=0; psycho_names[i].p_name; i++)
    208  1.35       eeh 			if (strcmp(model, psycho_names[i].p_name) == 0)
    209  1.35       eeh 				return (1);
    210  1.35       eeh 
    211  1.38       eeh 		model = PROM_getpropstring(ma->ma_node, "compatible");
    212  1.35       eeh 		for (i=0; psycho_names[i].p_name; i++)
    213  1.35       eeh 			if (strcmp(model, psycho_names[i].p_name) == 0)
    214  1.35       eeh 				return (1);
    215  1.35       eeh 	}
    216   1.1       mrg 	return (0);
    217   1.1       mrg }
    218   1.1       mrg 
    219  1.34       eeh /*
    220  1.34       eeh  * SUNW,psycho initialisation ..
    221  1.34       eeh  *	- find the per-psycho registers
    222  1.34       eeh  *	- figure out the IGN.
    223  1.34       eeh  *	- find our partner psycho
    224  1.34       eeh  *	- configure ourselves
    225  1.34       eeh  *	- bus range, bus,
    226  1.34       eeh  *	- get interrupt-map and interrupt-map-mask
    227  1.34       eeh  *	- setup the chipsets.
    228  1.34       eeh  *	- if we're the first of the pair, initialise the IOMMU, otherwise
    229  1.34       eeh  *	  just copy it's tags and addresses.
    230  1.34       eeh  */
    231   1.1       mrg static	void
    232   1.1       mrg psycho_attach(parent, self, aux)
    233   1.1       mrg 	struct device *parent, *self;
    234   1.1       mrg 	void *aux;
    235   1.1       mrg {
    236   1.1       mrg 	struct psycho_softc *sc = (struct psycho_softc *)self;
    237  1.34       eeh 	struct psycho_softc *osc = NULL;
    238  1.34       eeh 	struct psycho_pbm *pp;
    239  1.47   thorpej 	struct pcibus_attach_args pba;
    240   1.1       mrg 	struct mainbus_attach_args *ma = aux;
    241  1.34       eeh 	bus_space_handle_t bh;
    242  1.34       eeh 	u_int64_t csr;
    243  1.35       eeh 	int psycho_br[2], n, i;
    244  1.45       eeh 	bus_space_handle_t pci_ctl;
    245  1.38       eeh 	char *model = PROM_getpropstring(ma->ma_node, "model");
    246   1.1       mrg 
    247   1.1       mrg 	printf("\n");
    248   1.1       mrg 
    249   1.1       mrg 	sc->sc_node = ma->ma_node;
    250   1.1       mrg 	sc->sc_bustag = ma->ma_bustag;
    251   1.1       mrg 	sc->sc_dmatag = ma->ma_dmatag;
    252   1.1       mrg 
    253   1.1       mrg 	/*
    254  1.45       eeh 	 * Identify the device.
    255   1.1       mrg 	 */
    256  1.35       eeh 	for (i=0; psycho_names[i].p_name; i++)
    257  1.35       eeh 		if (strcmp(model, psycho_names[i].p_name) == 0) {
    258  1.35       eeh 			sc->sc_mode = psycho_names[i].p_type;
    259  1.35       eeh 			goto found;
    260  1.35       eeh 		}
    261  1.35       eeh 
    262  1.38       eeh 	model = PROM_getpropstring(ma->ma_node, "compatible");
    263  1.35       eeh 	for (i=0; psycho_names[i].p_name; i++)
    264  1.35       eeh 		if (strcmp(model, psycho_names[i].p_name) == 0) {
    265  1.35       eeh 			sc->sc_mode = psycho_names[i].p_type;
    266  1.35       eeh 			goto found;
    267  1.35       eeh 		}
    268  1.34       eeh 
    269  1.35       eeh 	panic("unknown psycho model %s", model);
    270  1.35       eeh found:
    271   1.1       mrg 
    272   1.1       mrg 	/*
    273  1.22        pk 	 * The psycho gets three register banks:
    274  1.22        pk 	 * (0) per-PBM configuration and status registers
    275  1.22        pk 	 * (1) per-PBM PCI configuration space, containing only the
    276  1.22        pk 	 *     PBM 256-byte PCI header
    277  1.22        pk 	 * (2) the shared psycho configuration registers (struct psychoreg)
    278  1.22        pk 	 */
    279  1.34       eeh 
    280  1.34       eeh 	/* Register layouts are different.  stuupid. */
    281  1.34       eeh 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
    282  1.34       eeh 		sc->sc_basepaddr = (paddr_t)ma->ma_reg[2].ur_paddr;
    283  1.34       eeh 
    284  1.34       eeh 		if (ma->ma_naddress > 2) {
    285  1.45       eeh 			sparc_promaddr_to_handle(sc->sc_bustag,
    286  1.45       eeh 				ma->ma_address[2], &sc->sc_bh);
    287  1.45       eeh 			sparc_promaddr_to_handle(sc->sc_bustag,
    288  1.45       eeh 				ma->ma_address[0], &pci_ctl);
    289  1.45       eeh 
    290  1.34       eeh 			sc->sc_regs = (struct psychoreg *)
    291  1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    292  1.34       eeh 		} else if (ma->ma_nreg > 2) {
    293  1.34       eeh 
    294  1.34       eeh 			/* We need to map this in ourselves. */
    295  1.44       eeh 			if (bus_space_map(sc->sc_bustag,
    296  1.34       eeh 				ma->ma_reg[2].ur_paddr,
    297  1.45       eeh 				ma->ma_reg[2].ur_len, BUS_SPACE_MAP_LINEAR,
    298  1.45       eeh 				&sc->sc_bh))
    299  1.34       eeh 				panic("psycho_attach: cannot map regs");
    300  1.45       eeh 			sc->sc_regs = (struct psychoreg *)
    301  1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    302  1.34       eeh 
    303  1.44       eeh 			if (bus_space_map(sc->sc_bustag,
    304  1.34       eeh 				ma->ma_reg[0].ur_paddr,
    305  1.45       eeh 				ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
    306  1.45       eeh 				&pci_ctl))
    307  1.34       eeh 				panic("psycho_attach: cannot map ctl");
    308  1.34       eeh 		} else
    309  1.34       eeh 			panic("psycho_attach: %d not enough registers",
    310  1.34       eeh 				ma->ma_nreg);
    311  1.34       eeh 	} else {
    312  1.34       eeh 		sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
    313  1.34       eeh 
    314  1.34       eeh 		if (ma->ma_naddress) {
    315  1.45       eeh 			sparc_promaddr_to_handle(sc->sc_bustag,
    316  1.45       eeh 				ma->ma_address[0], &sc->sc_bh);
    317  1.34       eeh 			sc->sc_regs = (struct psychoreg *)
    318  1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    319  1.45       eeh 			bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    320  1.45       eeh 				offsetof(struct psychoreg,  psy_pcictl),
    321  1.45       eeh 				sizeof(struct pci_ctl), &pci_ctl);
    322  1.34       eeh 		} else if (ma->ma_nreg) {
    323  1.34       eeh 
    324  1.34       eeh 			/* We need to map this in ourselves. */
    325  1.44       eeh 			if (bus_space_map(sc->sc_bustag,
    326  1.34       eeh 				ma->ma_reg[0].ur_paddr,
    327  1.45       eeh 				ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
    328  1.45       eeh 				&sc->sc_bh))
    329  1.34       eeh 				panic("psycho_attach: cannot map regs");
    330  1.45       eeh 			sc->sc_regs = (struct psychoreg *)
    331  1.45       eeh 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
    332  1.45       eeh 
    333  1.45       eeh 			bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    334  1.45       eeh 				offsetof(struct psychoreg,  psy_pcictl),
    335  1.45       eeh 				sizeof(struct pci_ctl), &pci_ctl);
    336  1.34       eeh 		} else
    337  1.34       eeh 			panic("psycho_attach: %d not enough registers",
    338  1.34       eeh 				ma->ma_nreg);
    339  1.34       eeh 	}
    340  1.23        pk 
    341  1.45       eeh 
    342  1.45       eeh 	csr = bus_space_read_8(sc->sc_bustag, sc->sc_bh,
    343  1.45       eeh 		offsetof(struct psychoreg, psy_csr));
    344  1.34       eeh 	sc->sc_ign = 0x7c0; /* APB IGN is always 0x7c */
    345  1.34       eeh 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
    346  1.34       eeh 		sc->sc_ign = PSYCHO_GCSR_IGN(csr) << 6;
    347  1.24        pk 
    348  1.34       eeh 	printf("%s: impl %d, version %d: ign %x ",
    349  1.34       eeh 		model, PSYCHO_GCSR_IMPL(csr), PSYCHO_GCSR_VERS(csr),
    350  1.34       eeh 		sc->sc_ign);
    351  1.22        pk 	/*
    352  1.24        pk 	 * Match other psycho's that are already configured against
    353  1.24        pk 	 * the base physical address. This will be the same for a
    354  1.24        pk 	 * pair of devices that share register space.
    355   1.1       mrg 	 */
    356   1.3       mrg 	for (n = 0; n < psycho_cd.cd_ndevs; n++) {
    357   1.8       mrg 
    358  1.24        pk 		struct psycho_softc *asc =
    359  1.24        pk 			(struct psycho_softc *)psycho_cd.cd_devs[n];
    360   1.3       mrg 
    361  1.24        pk 		if (asc == NULL || asc == sc)
    362  1.24        pk 			/* This entry is not there or it is me */
    363  1.24        pk 			continue;
    364  1.23        pk 
    365  1.24        pk 		if (asc->sc_basepaddr != sc->sc_basepaddr)
    366  1.24        pk 			/* This is an unrelated psycho */
    367   1.3       mrg 			continue;
    368   1.3       mrg 
    369  1.24        pk 		/* Found partner */
    370  1.24        pk 		osc = asc;
    371   1.8       mrg 		break;
    372   1.8       mrg 	}
    373   1.8       mrg 
    374   1.3       mrg 
    375   1.3       mrg 	/* Oh, dear.  OK, lets get started */
    376   1.3       mrg 
    377  1.24        pk 	/*
    378  1.24        pk 	 * Setup the PCI control register
    379  1.24        pk 	 */
    380  1.45       eeh 	csr = bus_space_read_8(sc->sc_bustag, pci_ctl,
    381  1.45       eeh 		offsetof(struct pci_ctl, pci_csr));
    382   1.8       mrg 	csr |= PCICTL_MRLM |
    383   1.8       mrg 	       PCICTL_ARB_PARK |
    384   1.8       mrg 	       PCICTL_ERRINTEN |
    385   1.8       mrg 	       PCICTL_4ENABLE;
    386   1.8       mrg 	csr &= ~(PCICTL_SERR |
    387   1.8       mrg 		 PCICTL_CPU_PRIO |
    388   1.8       mrg 		 PCICTL_ARB_PRIO |
    389   1.8       mrg 		 PCICTL_RTRYWAIT);
    390  1.45       eeh 	bus_space_write_8(sc->sc_bustag, pci_ctl,
    391  1.45       eeh 		offsetof(struct pci_ctl, pci_csr), csr);
    392   1.8       mrg 
    393  1.24        pk 
    394  1.24        pk 	/*
    395  1.24        pk 	 * Allocate our psycho_pbm
    396  1.24        pk 	 */
    397  1.58  nakayama 	pp = sc->sc_psycho_this = malloc(sizeof *pp, M_DEVBUF,
    398  1.58  nakayama 					 M_NOWAIT | M_ZERO);
    399  1.22        pk 	if (pp == NULL)
    400   1.8       mrg 		panic("could not allocate psycho pbm");
    401   1.8       mrg 
    402  1.22        pk 	pp->pp_sc = sc;
    403   1.8       mrg 
    404   1.8       mrg 	/* grab the psycho ranges */
    405  1.22        pk 	psycho_get_ranges(sc->sc_node, &pp->pp_range, &pp->pp_nrange);
    406   1.8       mrg 
    407   1.8       mrg 	/* get the bus-range for the psycho */
    408   1.8       mrg 	psycho_get_bus_range(sc->sc_node, psycho_br);
    409   1.8       mrg 
    410  1.47   thorpej 	pba.pba_bus = psycho_br[0];
    411  1.48       eeh 	pba.pba_bridgetag = NULL;
    412  1.58  nakayama 	pp->pp_busmax = psycho_br[1];
    413   1.8       mrg 
    414   1.8       mrg 	printf("bus range %u to %u", psycho_br[0], psycho_br[1]);
    415  1.23        pk 	printf("; PCI bus %d", psycho_br[0]);
    416   1.8       mrg 
    417  1.45       eeh 	pp->pp_pcictl = pci_ctl;
    418   1.8       mrg 
    419   1.8       mrg 	/* allocate our tags */
    420   1.8       mrg 	pp->pp_memt = psycho_alloc_mem_tag(pp);
    421   1.8       mrg 	pp->pp_iot = psycho_alloc_io_tag(pp);
    422   1.8       mrg 	pp->pp_dmat = psycho_alloc_dma_tag(pp);
    423   1.8       mrg 	pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
    424   1.8       mrg 		       (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
    425   1.8       mrg 
    426   1.8       mrg 	/* allocate a chipset for this */
    427   1.8       mrg 	pp->pp_pc = psycho_alloc_chipset(pp, sc->sc_node, &_sparc_pci_chipset);
    428   1.8       mrg 
    429   1.8       mrg 	/* setup the rest of the psycho pbm */
    430  1.47   thorpej 	pba.pba_pc = psycho_alloc_chipset(pp, sc->sc_node, pp->pp_pc);
    431   1.8       mrg 
    432   1.8       mrg 	printf("\n");
    433   1.8       mrg 
    434  1.58  nakayama 	/* allocate extents for free bus space */
    435  1.58  nakayama 	pp->pp_exmem = psycho_alloc_extent(pp, sc->sc_node, 0x02, "psycho mem");
    436  1.58  nakayama 	pp->pp_exio = psycho_alloc_extent(pp, sc->sc_node, 0x01, "psycho io");
    437  1.58  nakayama 
    438   1.8       mrg 	/*
    439  1.34       eeh 	 * And finally, if we're a sabre or the first of a pair of psycho's to
    440  1.24        pk 	 * arrive here, start up the IOMMU and get a config space tag.
    441   1.8       mrg 	 */
    442  1.24        pk 	if (osc == NULL) {
    443  1.40       eeh 		uint64_t timeo;
    444  1.34       eeh 
    445  1.34       eeh 		/*
    446  1.34       eeh 		 * Establish handlers for interesting interrupts....
    447  1.34       eeh 		 *
    448  1.34       eeh 		 * XXX We need to remember these and remove this to support
    449  1.34       eeh 		 * hotplug on the UPA/FHC bus.
    450  1.34       eeh 		 *
    451  1.34       eeh 		 * XXX Not all controllers have these, but installing them
    452  1.34       eeh 		 * is better than trying to sort through this mess.
    453  1.34       eeh 		 */
    454  1.34       eeh 		psycho_set_intr(sc, 15, psycho_ue,
    455  1.34       eeh 			&sc->sc_regs->ue_int_map,
    456  1.34       eeh 			&sc->sc_regs->ue_clr_int);
    457  1.34       eeh 		psycho_set_intr(sc, 1, psycho_ce,
    458  1.34       eeh 			&sc->sc_regs->ce_int_map,
    459  1.34       eeh 			&sc->sc_regs->ce_clr_int);
    460  1.34       eeh 		psycho_set_intr(sc, 15, psycho_bus_a,
    461  1.34       eeh 			&sc->sc_regs->pciaerr_int_map,
    462  1.34       eeh 			&sc->sc_regs->pciaerr_clr_int);
    463  1.34       eeh 		psycho_set_intr(sc, 15, psycho_bus_b,
    464  1.34       eeh 			&sc->sc_regs->pciberr_int_map,
    465  1.34       eeh 			&sc->sc_regs->pciberr_clr_int);
    466  1.34       eeh 		psycho_set_intr(sc, 15, psycho_powerfail,
    467  1.34       eeh 			&sc->sc_regs->power_int_map,
    468  1.34       eeh 			&sc->sc_regs->power_clr_int);
    469  1.60    martin 		psycho_register_power_button(sc);
    470  1.34       eeh 		psycho_set_intr(sc, 1, psycho_wakeup,
    471  1.34       eeh 			&sc->sc_regs->pwrmgt_int_map,
    472  1.34       eeh 			&sc->sc_regs->pwrmgt_clr_int);
    473  1.40       eeh 
    474  1.40       eeh 
    475  1.40       eeh 		/*
    476  1.40       eeh 		 * Apparently a number of machines with psycho and psycho+
    477  1.40       eeh 		 * controllers have interrupt latency issues.  We'll try
    478  1.40       eeh 		 * setting the interrupt retry timeout to 0xff which gives us
    479  1.40       eeh 		 * a retry of 3-6 usec (which is what sysio is set to) for the
    480  1.40       eeh 		 * moment, which seems to help alleviate this problem.
    481  1.40       eeh 		 */
    482  1.45       eeh 		timeo = sc->sc_regs->intr_retry_timer;
    483  1.40       eeh 		if (timeo > 0xfff) {
    484  1.40       eeh #ifdef DEBUG
    485  1.40       eeh 			printf("decreasing interrupt retry timeout "
    486  1.40       eeh 				"from %lx to 0xff\n", (long)timeo);
    487  1.40       eeh #endif
    488  1.45       eeh 			sc->sc_regs->intr_retry_timer = 0xff;
    489  1.40       eeh 		}
    490  1.34       eeh 
    491  1.13       eeh 		/*
    492  1.58  nakayama 		 * Allocate bus node, this contains a prom node per bus.
    493  1.58  nakayama 		 */
    494  1.58  nakayama 		pp->pp_busnode = malloc(sizeof(*pp->pp_busnode), M_DEVBUF,
    495  1.58  nakayama 					M_NOWAIT | M_ZERO);
    496  1.58  nakayama 		if (pp->pp_busnode == NULL)
    497  1.58  nakayama 			panic("psycho_attach: malloc pp->pp_busnode");
    498  1.58  nakayama 
    499  1.58  nakayama 		/*
    500  1.24        pk 		 * Setup IOMMU and PCI configuration if we're the first
    501  1.24        pk 		 * of a pair of psycho's to arrive here.
    502  1.24        pk 		 *
    503  1.13       eeh 		 * We should calculate a TSB size based on amount of RAM
    504  1.34       eeh 		 * and number of bus controllers and number an type of
    505  1.34       eeh 		 * child devices.
    506  1.13       eeh 		 *
    507  1.13       eeh 		 * For the moment, 32KB should be more than enough.
    508  1.13       eeh 		 */
    509  1.39       eeh 		sc->sc_is = malloc(sizeof(struct iommu_state),
    510  1.39       eeh 			M_DEVBUF, M_NOWAIT);
    511  1.39       eeh 		if (sc->sc_is == NULL)
    512  1.39       eeh 			panic("psycho_attach: malloc iommu_state");
    513  1.39       eeh 
    514  1.50       eeh 		/* Point the strbuf_ctl at the iommu_state */
    515  1.50       eeh 		pp->pp_sb.sb_is = sc->sc_is;
    516  1.39       eeh 
    517  1.51       eeh 		sc->sc_is->is_sb[0] = sc->sc_is->is_sb[1] = NULL;
    518  1.45       eeh 		if (PROM_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
    519  1.50       eeh 			struct strbuf_ctl *sb = &pp->pp_sb;
    520  1.50       eeh 			vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
    521  1.50       eeh 
    522  1.50       eeh 			/*
    523  1.50       eeh 			 * Initialize the strbuf_ctl.
    524  1.50       eeh 			 *
    525  1.50       eeh 			 * The flush sync buffer must be 64-byte aligned.
    526  1.50       eeh 			 */
    527  1.50       eeh 			sb->sb_flush = (void *)(va & ~0x3f);
    528  1.50       eeh 
    529  1.49       eeh 			bus_space_subregion(sc->sc_bustag, pci_ctl,
    530  1.45       eeh 				offsetof(struct pci_ctl, pci_strbuf),
    531  1.50       eeh 				sizeof (struct iommu_strbuf), &sb->sb_sb);
    532  1.50       eeh 
    533  1.50       eeh 			/* Point our iommu at the strbuf_ctl */
    534  1.50       eeh 			sc->sc_is->is_sb[0] = sb;
    535  1.45       eeh 		}
    536  1.39       eeh 
    537  1.13       eeh 		psycho_iommu_init(sc, 2);
    538   1.8       mrg 
    539   1.8       mrg 		sc->sc_configtag = psycho_alloc_config_tag(sc->sc_psycho_this);
    540  1.44       eeh 
    541  1.44       eeh 		/*
    542  1.44       eeh 		 * XXX This is a really ugly hack because PCI config space
    543  1.44       eeh 		 * is explicitly handled with unmapped accesses.
    544  1.44       eeh 		 */
    545  1.44       eeh 		i = sc->sc_bustag->type;
    546  1.44       eeh 		sc->sc_bustag->type = PCI_CONFIG_BUS_SPACE;
    547  1.44       eeh 		if (bus_space_map(sc->sc_bustag, sc->sc_basepaddr + 0x01000000,
    548  1.58  nakayama 			0x01000000, 0, &bh))
    549  1.23        pk 			panic("could not map psycho PCI configuration space");
    550  1.44       eeh 		sc->sc_bustag->type = i;
    551  1.45       eeh 		sc->sc_configaddr = bh;
    552   1.8       mrg 	} else {
    553  1.58  nakayama 		/* Share bus numbers with the pair of mine */
    554  1.58  nakayama 		pp->pp_busnode = osc->sc_psycho_this->pp_busnode;
    555  1.58  nakayama 
    556  1.24        pk 		/* Just copy IOMMU state, config tag and address */
    557  1.24        pk 		sc->sc_is = osc->sc_is;
    558   1.8       mrg 		sc->sc_configtag = osc->sc_configtag;
    559   1.8       mrg 		sc->sc_configaddr = osc->sc_configaddr;
    560  1.39       eeh 
    561  1.50       eeh 		/* Point the strbuf_ctl at the iommu_state */
    562  1.50       eeh 		pp->pp_sb.sb_is = sc->sc_is;
    563  1.50       eeh 
    564  1.45       eeh 		if (PROM_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
    565  1.50       eeh 			struct strbuf_ctl *sb = &pp->pp_sb;
    566  1.50       eeh 			vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
    567  1.50       eeh 
    568  1.50       eeh 			/*
    569  1.50       eeh 			 * Initialize the strbuf_ctl.
    570  1.50       eeh 			 *
    571  1.50       eeh 			 * The flush sync buffer must be 64-byte aligned.
    572  1.50       eeh 			 */
    573  1.50       eeh 			sb->sb_flush = (void *)(va & ~0x3f);
    574  1.50       eeh 
    575  1.49       eeh 			bus_space_subregion(sc->sc_bustag, pci_ctl,
    576  1.45       eeh 				offsetof(struct pci_ctl, pci_strbuf),
    577  1.50       eeh 				sizeof (struct iommu_strbuf), &sb->sb_sb);
    578  1.50       eeh 
    579  1.50       eeh 			/* Point our iommu at the strbuf_ctl */
    580  1.50       eeh 			sc->sc_is->is_sb[1] = sb;
    581  1.45       eeh 		}
    582  1.39       eeh 		iommu_reset(sc->sc_is);
    583   1.8       mrg 	}
    584  1.34       eeh 
    585  1.34       eeh 	/*
    586  1.34       eeh 	 * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
    587  1.34       eeh 	 */
    588  1.47   thorpej 	pba.pba_busname = "pci";
    589  1.47   thorpej 	pba.pba_flags = sc->sc_psycho_this->pp_flags;
    590  1.47   thorpej 	pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
    591  1.47   thorpej 	pba.pba_iot = sc->sc_psycho_this->pp_iot;
    592  1.47   thorpej 	pba.pba_memt = sc->sc_psycho_this->pp_memt;
    593  1.34       eeh 
    594  1.34       eeh 	config_found(self, &pba, psycho_print);
    595  1.34       eeh }
    596  1.34       eeh 
    597  1.34       eeh static	int
    598  1.34       eeh psycho_print(aux, p)
    599  1.34       eeh 	void *aux;
    600  1.34       eeh 	const char *p;
    601  1.34       eeh {
    602  1.34       eeh 
    603  1.34       eeh 	if (p == NULL)
    604  1.34       eeh 		return (UNCONF);
    605  1.34       eeh 	return (QUIET);
    606  1.34       eeh }
    607  1.34       eeh 
    608  1.34       eeh static void
    609  1.34       eeh psycho_set_intr(sc, ipl, handler, mapper, clearer)
    610  1.34       eeh 	struct psycho_softc *sc;
    611  1.34       eeh 	int ipl;
    612  1.34       eeh 	void *handler;
    613  1.34       eeh 	u_int64_t *mapper;
    614  1.34       eeh 	u_int64_t *clearer;
    615  1.34       eeh {
    616  1.34       eeh 	struct intrhand *ih;
    617  1.34       eeh 
    618  1.34       eeh 	ih = (struct intrhand *)malloc(sizeof(struct intrhand),
    619  1.34       eeh 		M_DEVBUF, M_NOWAIT);
    620  1.34       eeh 	ih->ih_arg = sc;
    621  1.34       eeh 	ih->ih_map = mapper;
    622  1.34       eeh 	ih->ih_clr = clearer;
    623  1.34       eeh 	ih->ih_fun = handler;
    624  1.34       eeh 	ih->ih_pil = (1<<ipl);
    625  1.34       eeh 	ih->ih_number = INTVEC(*(ih->ih_map));
    626  1.34       eeh 	intr_establish(ipl, ih);
    627  1.34       eeh 	*(ih->ih_map) |= INTMAP_V;
    628   1.1       mrg }
    629   1.1       mrg 
    630   1.1       mrg /*
    631  1.60    martin  * power button handlers
    632  1.60    martin  */
    633  1.60    martin static void
    634  1.60    martin psycho_register_power_button(struct psycho_softc *sc)
    635  1.60    martin {
    636  1.60    martin 	sysmon_task_queue_init();
    637  1.60    martin 
    638  1.60    martin 	sc->sc_powerpressed = 0;
    639  1.60    martin 	sc->sc_smcontext = malloc(sizeof(struct sysmon_pswitch), M_DEVBUF, 0);
    640  1.60    martin 	if (!sc->sc_smcontext) {
    641  1.60    martin 		printf("%s: could not allocate power button context\n",
    642  1.60    martin 		    sc->sc_dev.dv_xname);
    643  1.60    martin 		return;
    644  1.60    martin 	}
    645  1.60    martin 	memset(sc->sc_smcontext, 0, sizeof(struct sysmon_pswitch));
    646  1.60    martin 	sc->sc_smcontext->smpsw_name = sc->sc_dev.dv_xname;
    647  1.60    martin 	sc->sc_smcontext->smpsw_type = PSWITCH_TYPE_POWER;
    648  1.60    martin 	if (sysmon_pswitch_register(sc->sc_smcontext) != 0)
    649  1.60    martin 		printf("%s: unable to register power button with sysmon\n",
    650  1.60    martin 		    sc->sc_dev.dv_xname);
    651  1.60    martin }
    652  1.60    martin 
    653  1.60    martin static void
    654  1.60    martin psycho_power_button_pressed(void *arg)
    655  1.60    martin {
    656  1.60    martin 	struct psycho_softc *sc = arg;
    657  1.60    martin 
    658  1.60    martin 	sysmon_pswitch_event(sc->sc_smcontext, PSWITCH_EVENT_PRESSED);
    659  1.60    martin 	sc->sc_powerpressed = 0;
    660  1.60    martin }
    661  1.60    martin 
    662  1.60    martin /*
    663   1.1       mrg  * PCI bus support
    664   1.1       mrg  */
    665   1.1       mrg 
    666   1.1       mrg /*
    667   1.1       mrg  * allocate a PCI chipset tag and set it's cookie.
    668   1.1       mrg  */
    669   1.1       mrg static pci_chipset_tag_t
    670   1.1       mrg psycho_alloc_chipset(pp, node, pc)
    671   1.1       mrg 	struct psycho_pbm *pp;
    672   1.1       mrg 	int node;
    673   1.1       mrg 	pci_chipset_tag_t pc;
    674   1.1       mrg {
    675   1.1       mrg 	pci_chipset_tag_t npc;
    676   1.1       mrg 
    677   1.1       mrg 	npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
    678   1.1       mrg 	if (npc == NULL)
    679   1.1       mrg 		panic("could not allocate pci_chipset_tag_t");
    680   1.1       mrg 	memcpy(npc, pc, sizeof *pc);
    681   1.1       mrg 	npc->cookie = pp;
    682  1.34       eeh 	npc->rootnode = node;
    683   1.1       mrg 
    684   1.1       mrg 	return (npc);
    685   1.1       mrg }
    686   1.1       mrg 
    687   1.1       mrg /*
    688  1.58  nakayama  * create extent for free bus space, then allocate assigned regions.
    689  1.58  nakayama  */
    690  1.58  nakayama static struct extent *
    691  1.58  nakayama psycho_alloc_extent(pp, node, ss, name)
    692  1.58  nakayama 	struct psycho_pbm *pp;
    693  1.58  nakayama 	int node;
    694  1.58  nakayama 	int ss;
    695  1.58  nakayama 	char *name;
    696  1.58  nakayama {
    697  1.58  nakayama 	struct psycho_registers *pa = NULL;
    698  1.58  nakayama 	struct psycho_ranges *pr;
    699  1.58  nakayama 	struct extent *ex;
    700  1.58  nakayama 	bus_addr_t baddr, addr;
    701  1.58  nakayama 	bus_size_t bsize, size;
    702  1.58  nakayama 	int i, num;
    703  1.58  nakayama 
    704  1.58  nakayama 	/* get bus space size */
    705  1.58  nakayama 	pr = get_psychorange(pp, ss);
    706  1.58  nakayama 	if (pr == NULL) {
    707  1.58  nakayama 		printf("psycho_alloc_extent: get_psychorange failed\n");
    708  1.58  nakayama 		return NULL;
    709  1.58  nakayama 	}
    710  1.58  nakayama 	baddr = 0x00000000;
    711  1.58  nakayama 	bsize = BUS_ADDR(pr->size_hi, pr->size_lo);
    712  1.58  nakayama 
    713  1.58  nakayama 	/* get available lists */
    714  1.58  nakayama 	if (PROM_getprop(node, "available", sizeof(*pa), &num, (void **)&pa)) {
    715  1.58  nakayama 		printf("psycho_alloc_extent: PROM_getprop failed\n");
    716  1.58  nakayama 		return NULL;
    717  1.58  nakayama 	}
    718  1.58  nakayama 
    719  1.58  nakayama 	/* create extent */
    720  1.58  nakayama 	ex = extent_create(name, baddr, bsize - baddr - 1, M_DEVBUF, 0, 0,
    721  1.58  nakayama 			   EX_NOWAIT);
    722  1.58  nakayama 	if (ex == NULL) {
    723  1.58  nakayama 		printf("psycho_alloc_extent: extent_create failed\n");
    724  1.58  nakayama 		goto ret;
    725  1.58  nakayama 	}
    726  1.58  nakayama 
    727  1.58  nakayama 	/* allocate assigned regions */
    728  1.58  nakayama 	for (i = 0; i < num; i++)
    729  1.58  nakayama 		if (((pa[i].phys_hi >> 24) & 0x03) == ss) {
    730  1.58  nakayama 			/* allocate bus space */
    731  1.58  nakayama 			addr = BUS_ADDR(pa[i].phys_mid, pa[i].phys_lo);
    732  1.58  nakayama 			size = BUS_ADDR(pa[i].size_hi, pa[i].size_lo);
    733  1.58  nakayama 			if (extent_alloc_region(ex, baddr, addr - baddr,
    734  1.58  nakayama 						EX_NOWAIT)) {
    735  1.58  nakayama 				printf("psycho_alloc_extent: "
    736  1.58  nakayama 				       "extent_alloc_region %" PRIx64 "-%"
    737  1.58  nakayama 				       PRIx64 " failed\n", baddr, addr);
    738  1.58  nakayama 				extent_destroy(ex);
    739  1.58  nakayama 				ex = NULL;
    740  1.58  nakayama 				goto ret;
    741  1.58  nakayama 			}
    742  1.58  nakayama 			baddr = addr + size;
    743  1.58  nakayama 		}
    744  1.58  nakayama 	/* allocate left region if available */
    745  1.58  nakayama 	if (baddr < bsize)
    746  1.58  nakayama 		if (extent_alloc_region(ex, baddr, bsize - baddr, EX_NOWAIT)) {
    747  1.58  nakayama 			printf("psycho_alloc_extent: extent_alloc_region %"
    748  1.58  nakayama 			       PRIx64 "-%" PRIx64 " failed\n", baddr, bsize);
    749  1.58  nakayama 			extent_destroy(ex);
    750  1.58  nakayama 			ex = NULL;
    751  1.58  nakayama 			goto ret;
    752  1.58  nakayama 		}
    753  1.58  nakayama 
    754  1.58  nakayama #ifdef DEBUG
    755  1.58  nakayama 	/* print extent */
    756  1.58  nakayama 	extent_print(ex);
    757  1.58  nakayama #endif
    758  1.58  nakayama 
    759  1.58  nakayama ret:
    760  1.58  nakayama 	/* return extent */
    761  1.58  nakayama 	free(pa, M_DEVBUF);
    762  1.58  nakayama 	return ex;
    763  1.58  nakayama }
    764  1.58  nakayama 
    765  1.58  nakayama /*
    766   1.1       mrg  * grovel the OBP for various psycho properties
    767   1.1       mrg  */
    768   1.1       mrg static void
    769   1.1       mrg psycho_get_bus_range(node, brp)
    770   1.1       mrg 	int node;
    771   1.1       mrg 	int *brp;
    772   1.1       mrg {
    773   1.1       mrg 	int n;
    774   1.1       mrg 
    775  1.38       eeh 	if (PROM_getprop(node, "bus-range", sizeof(*brp), &n, (void **)&brp))
    776   1.1       mrg 		panic("could not get psycho bus-range");
    777   1.1       mrg 	if (n != 2)
    778   1.1       mrg 		panic("broken psycho bus-range");
    779   1.1       mrg 	DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n", node, brp[0], brp[1]));
    780   1.1       mrg }
    781   1.1       mrg 
    782   1.1       mrg static void
    783   1.1       mrg psycho_get_ranges(node, rp, np)
    784   1.1       mrg 	int node;
    785   1.1       mrg 	struct psycho_ranges **rp;
    786   1.1       mrg 	int *np;
    787   1.1       mrg {
    788   1.1       mrg 
    789  1.38       eeh 	if (PROM_getprop(node, "ranges", sizeof(**rp), np, (void **)rp))
    790   1.1       mrg 		panic("could not get psycho ranges");
    791   1.1       mrg 	DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
    792   1.1       mrg }
    793   1.1       mrg 
    794  1.34       eeh /*
    795  1.34       eeh  * Interrupt handlers.
    796  1.34       eeh  */
    797  1.34       eeh 
    798  1.34       eeh static int
    799  1.34       eeh psycho_ue(arg)
    800  1.34       eeh 	void *arg;
    801  1.34       eeh {
    802  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    803  1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    804  1.36       eeh 	long long afsr = regs->psy_ue_afsr;
    805  1.36       eeh 	long long afar = regs->psy_ue_afar;
    806  1.59   thorpej 	long size = PAGE_SIZE<<(sc->sc_is->is_tsbsize);
    807  1.41       eeh 	struct iommu_state *is = sc->sc_is;
    808  1.36       eeh 	char bits[128];
    809  1.34       eeh 
    810  1.34       eeh 	/*
    811  1.34       eeh 	 * It's uncorrectable.  Dump the regs and panic.
    812  1.34       eeh 	 */
    813  1.46       eeh 	printf("%s: uncorrectable DMA error AFAR %llx pa %llx AFSR %llx:\n%s\n",
    814  1.36       eeh 		sc->sc_dev.dv_xname, afar,
    815  1.41       eeh 		(long long)iommu_extract(is, (vaddr_t)afar), afsr,
    816  1.36       eeh 		bitmask_snprintf(afsr, PSYCHO_UE_AFSR_BITS,
    817  1.36       eeh 			bits, sizeof(bits)));
    818  1.41       eeh 
    819  1.41       eeh 	/* Sometimes the AFAR points to an IOTSB entry */
    820  1.41       eeh 	if (afar >= is->is_ptsb && afar < is->is_ptsb + size) {
    821  1.42    martin 		printf("IOVA %llx IOTTE %llx\n",
    822  1.59   thorpej 			(long long)((afar - is->is_ptsb) * PAGE_SIZE + is->is_dvmabase),
    823  1.41       eeh 			(long long)ldxa(afar, ASI_PHYS_CACHED));
    824  1.41       eeh 	}
    825  1.43       chs #ifdef DDB
    826  1.41       eeh 	Debugger();
    827  1.43       chs #endif
    828  1.41       eeh 	regs->psy_ue_afar = 0;
    829  1.41       eeh 	regs->psy_ue_afsr = 0;
    830  1.34       eeh 	return (1);
    831  1.34       eeh }
    832  1.34       eeh static int
    833  1.34       eeh psycho_ce(arg)
    834  1.34       eeh 	void *arg;
    835   1.1       mrg {
    836  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    837  1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    838  1.34       eeh 
    839  1.34       eeh 	/*
    840  1.34       eeh 	 * It's correctable.  Dump the regs and continue.
    841  1.34       eeh 	 */
    842   1.1       mrg 
    843  1.34       eeh 	printf("%s: correctable DMA error AFAR %llx AFSR %llx\n",
    844  1.34       eeh 		sc->sc_dev.dv_xname,
    845  1.34       eeh 		(long long)regs->psy_ce_afar, (long long)regs->psy_ce_afsr);
    846  1.34       eeh 	return (1);
    847   1.1       mrg }
    848  1.34       eeh static int
    849  1.34       eeh psycho_bus_a(arg)
    850  1.34       eeh 	void *arg;
    851  1.34       eeh {
    852  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    853  1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    854  1.34       eeh 
    855  1.34       eeh 	/*
    856  1.34       eeh 	 * It's uncorrectable.  Dump the regs and panic.
    857  1.34       eeh 	 */
    858   1.1       mrg 
    859  1.52    provos 	panic("%s: PCI bus A error AFAR %llx AFSR %llx",
    860  1.34       eeh 		sc->sc_dev.dv_xname,
    861  1.35       eeh 		(long long)regs->psy_pcictl[0].pci_afar,
    862  1.35       eeh 		(long long)regs->psy_pcictl[0].pci_afsr);
    863  1.34       eeh 	return (1);
    864  1.34       eeh }
    865  1.34       eeh static int
    866  1.34       eeh psycho_bus_b(arg)
    867  1.34       eeh 	void *arg;
    868   1.1       mrg {
    869  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    870  1.34       eeh 	struct psychoreg *regs = sc->sc_regs;
    871  1.34       eeh 
    872  1.34       eeh 	/*
    873  1.34       eeh 	 * It's uncorrectable.  Dump the regs and panic.
    874  1.34       eeh 	 */
    875   1.1       mrg 
    876  1.52    provos 	panic("%s: PCI bus B error AFAR %llx AFSR %llx",
    877  1.34       eeh 		sc->sc_dev.dv_xname,
    878  1.35       eeh 		(long long)regs->psy_pcictl[0].pci_afar,
    879  1.35       eeh 		(long long)regs->psy_pcictl[0].pci_afsr);
    880  1.34       eeh 	return (1);
    881   1.1       mrg }
    882  1.60    martin 
    883  1.34       eeh static int
    884  1.34       eeh psycho_powerfail(arg)
    885  1.34       eeh 	void *arg;
    886  1.34       eeh {
    887  1.60    martin 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    888   1.1       mrg 
    889  1.34       eeh 	/*
    890  1.60    martin 	 * We lost power. Queue a callback with thread context to
    891  1.60    martin 	 * handle all the real work.
    892  1.34       eeh 	 */
    893  1.60    martin 	if (sc->sc_powerpressed == 0 && sc->sc_smcontext != NULL) {
    894  1.60    martin 		sc->sc_powerpressed = 1;
    895  1.60    martin 		sysmon_task_queue_sched(0, psycho_power_button_pressed, sc);
    896  1.60    martin 	}
    897  1.34       eeh 	return (1);
    898  1.34       eeh }
    899  1.60    martin 
    900  1.34       eeh static
    901  1.34       eeh int psycho_wakeup(arg)
    902  1.34       eeh 	void *arg;
    903   1.1       mrg {
    904  1.34       eeh 	struct psycho_softc *sc = (struct psycho_softc *)arg;
    905   1.1       mrg 
    906  1.34       eeh 	/*
    907  1.34       eeh 	 * Gee, we don't really have a framework to deal with this
    908  1.34       eeh 	 * properly.
    909  1.34       eeh 	 */
    910  1.34       eeh 	printf("%s: power management wakeup\n",	sc->sc_dev.dv_xname);
    911  1.34       eeh 	return (1);
    912   1.1       mrg }
    913   1.1       mrg 
    914  1.34       eeh 
    915  1.34       eeh 
    916   1.1       mrg /*
    917   1.1       mrg  * initialise the IOMMU..
    918   1.1       mrg  */
    919   1.1       mrg void
    920  1.13       eeh psycho_iommu_init(sc, tsbsize)
    921   1.1       mrg 	struct psycho_softc *sc;
    922  1.13       eeh 	int tsbsize;
    923   1.1       mrg {
    924   1.1       mrg 	char *name;
    925  1.39       eeh 	struct iommu_state *is = sc->sc_is;
    926  1.34       eeh 	u_int32_t iobase = -1;
    927  1.34       eeh 	int *vdma = NULL;
    928  1.34       eeh 	int nitem;
    929  1.24        pk 
    930   1.1       mrg 	/* punch in our copies */
    931  1.24        pk 	is->is_bustag = sc->sc_bustag;
    932  1.45       eeh 	bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    933  1.45       eeh 		offsetof(struct psychoreg, psy_iommu),
    934  1.45       eeh 		sizeof (struct iommureg),
    935  1.45       eeh 		&is->is_iommu);
    936   1.1       mrg 
    937  1.34       eeh 	/*
    938  1.34       eeh 	 * Separate the men from the boys.  Get the `virtual-dma'
    939  1.34       eeh 	 * property for sabre and use that to make sure the damn
    940  1.34       eeh 	 * iommu works.
    941  1.34       eeh 	 *
    942  1.34       eeh 	 * We could query the `#virtual-dma-size-cells' and
    943  1.34       eeh 	 * `#virtual-dma-addr-cells' and DTRT, but I'm lazy.
    944  1.34       eeh 	 */
    945  1.38       eeh 	if (!PROM_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
    946  1.34       eeh 		(void **)&vdma)) {
    947  1.34       eeh 		/* Damn.  Gotta use these values. */
    948  1.34       eeh 		iobase = vdma[0];
    949  1.34       eeh #define	TSBCASE(x)	case 1<<((x)+23): tsbsize = (x); break
    950  1.34       eeh 		switch (vdma[1]) {
    951  1.34       eeh 			TSBCASE(1); TSBCASE(2); TSBCASE(3);
    952  1.34       eeh 			TSBCASE(4); TSBCASE(5); TSBCASE(6);
    953  1.34       eeh 		default:
    954  1.34       eeh 			printf("bogus tsb size %x, using 7\n", vdma[1]);
    955  1.34       eeh 			TSBCASE(7);
    956  1.34       eeh 		}
    957  1.34       eeh #undef TSBCASE
    958  1.34       eeh 	}
    959  1.34       eeh 
    960   1.1       mrg 	/* give us a nice name.. */
    961   1.1       mrg 	name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
    962   1.1       mrg 	if (name == 0)
    963   1.1       mrg 		panic("couldn't malloc iommu name");
    964   1.1       mrg 	snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
    965   1.1       mrg 
    966  1.34       eeh 	iommu_init(name, is, tsbsize, iobase);
    967   1.7       mrg }
    968   1.7       mrg 
    969   1.7       mrg /*
    970   1.7       mrg  * below here is bus space and bus dma support
    971   1.7       mrg  */
    972   1.7       mrg bus_space_tag_t
    973   1.7       mrg psycho_alloc_bus_tag(pp, type)
    974   1.7       mrg 	struct psycho_pbm *pp;
    975   1.7       mrg 	int type;
    976   1.7       mrg {
    977   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
    978   1.7       mrg 	bus_space_tag_t bt;
    979   1.7       mrg 
    980   1.7       mrg 	bt = (bus_space_tag_t)
    981   1.7       mrg 		malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
    982   1.7       mrg 	if (bt == NULL)
    983   1.7       mrg 		panic("could not allocate psycho bus tag");
    984   1.7       mrg 
    985   1.7       mrg 	bzero(bt, sizeof *bt);
    986   1.7       mrg 	bt->cookie = pp;
    987   1.7       mrg 	bt->parent = sc->sc_bustag;
    988   1.7       mrg 	bt->type = type;
    989   1.7       mrg 	bt->sparc_bus_map = _psycho_bus_map;
    990   1.7       mrg 	bt->sparc_bus_mmap = psycho_bus_mmap;
    991   1.7       mrg 	bt->sparc_intr_establish = psycho_intr_establish;
    992   1.7       mrg 	return (bt);
    993   1.7       mrg }
    994   1.7       mrg 
    995   1.7       mrg bus_dma_tag_t
    996   1.7       mrg psycho_alloc_dma_tag(pp)
    997   1.7       mrg 	struct psycho_pbm *pp;
    998   1.7       mrg {
    999   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1000   1.7       mrg 	bus_dma_tag_t dt, pdt = sc->sc_dmatag;
   1001   1.7       mrg 
   1002   1.7       mrg 	dt = (bus_dma_tag_t)
   1003   1.7       mrg 		malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
   1004   1.7       mrg 	if (dt == NULL)
   1005   1.7       mrg 		panic("could not allocate psycho dma tag");
   1006   1.7       mrg 
   1007   1.7       mrg 	bzero(dt, sizeof *dt);
   1008   1.7       mrg 	dt->_cookie = pp;
   1009   1.7       mrg 	dt->_parent = pdt;
   1010   1.7       mrg #define PCOPY(x)	dt->x = pdt->x
   1011   1.7       mrg 	PCOPY(_dmamap_create);
   1012   1.7       mrg 	PCOPY(_dmamap_destroy);
   1013   1.7       mrg 	dt->_dmamap_load = psycho_dmamap_load;
   1014   1.7       mrg 	PCOPY(_dmamap_load_mbuf);
   1015   1.7       mrg 	PCOPY(_dmamap_load_uio);
   1016   1.9       eeh 	dt->_dmamap_load_raw = psycho_dmamap_load_raw;
   1017   1.7       mrg 	dt->_dmamap_unload = psycho_dmamap_unload;
   1018   1.7       mrg 	dt->_dmamap_sync = psycho_dmamap_sync;
   1019   1.7       mrg 	dt->_dmamem_alloc = psycho_dmamem_alloc;
   1020   1.7       mrg 	dt->_dmamem_free = psycho_dmamem_free;
   1021   1.7       mrg 	dt->_dmamem_map = psycho_dmamem_map;
   1022   1.7       mrg 	dt->_dmamem_unmap = psycho_dmamem_unmap;
   1023   1.7       mrg 	PCOPY(_dmamem_mmap);
   1024   1.7       mrg #undef	PCOPY
   1025   1.7       mrg 	return (dt);
   1026   1.7       mrg }
   1027   1.7       mrg 
   1028   1.7       mrg /*
   1029   1.7       mrg  * bus space support.  <sparc64/dev/psychoreg.h> has a discussion about
   1030   1.7       mrg  * PCI physical addresses.
   1031   1.7       mrg  */
   1032   1.7       mrg 
   1033   1.7       mrg static int
   1034   1.7       mrg get_childspace(type)
   1035   1.7       mrg 	int type;
   1036   1.7       mrg {
   1037   1.7       mrg 	int ss;
   1038   1.7       mrg 
   1039   1.7       mrg 	switch (type) {
   1040   1.7       mrg 	case PCI_CONFIG_BUS_SPACE:
   1041   1.7       mrg 		ss = 0x00;
   1042   1.7       mrg 		break;
   1043   1.7       mrg 	case PCI_IO_BUS_SPACE:
   1044   1.7       mrg 		ss = 0x01;
   1045   1.7       mrg 		break;
   1046   1.7       mrg 	case PCI_MEMORY_BUS_SPACE:
   1047   1.7       mrg 		ss = 0x02;
   1048   1.7       mrg 		break;
   1049   1.7       mrg #if 0
   1050   1.7       mrg 	/* we don't do 64 bit memory space */
   1051   1.7       mrg 	case PCI_MEMORY64_BUS_SPACE:
   1052   1.7       mrg 		ss = 0x03;
   1053   1.7       mrg 		break;
   1054   1.7       mrg #endif
   1055   1.7       mrg 	default:
   1056   1.7       mrg 		panic("get_childspace: unknown bus type");
   1057   1.7       mrg 	}
   1058   1.7       mrg 
   1059   1.7       mrg 	return (ss);
   1060   1.7       mrg }
   1061   1.7       mrg 
   1062  1.58  nakayama static struct psycho_ranges *
   1063  1.58  nakayama get_psychorange(pp, ss)
   1064  1.58  nakayama 	struct psycho_pbm *pp;
   1065  1.58  nakayama 	int ss;
   1066  1.58  nakayama {
   1067  1.58  nakayama 	int i;
   1068  1.58  nakayama 
   1069  1.58  nakayama 	for (i = 0; i < pp->pp_nrange; i++) {
   1070  1.58  nakayama 		if (((pp->pp_range[i].cspace >> 24) & 0x03) == ss)
   1071  1.58  nakayama 			return (&pp->pp_range[i]);
   1072  1.58  nakayama 	}
   1073  1.58  nakayama 	/* not found */
   1074  1.58  nakayama 	return (NULL);
   1075  1.58  nakayama }
   1076  1.58  nakayama 
   1077   1.7       mrg static int
   1078  1.44       eeh _psycho_bus_map(t, offset, size, flags, unused, hp)
   1079   1.7       mrg 	bus_space_tag_t t;
   1080   1.7       mrg 	bus_addr_t offset;
   1081   1.7       mrg 	bus_size_t size;
   1082   1.7       mrg 	int	flags;
   1083  1.44       eeh 	vaddr_t unused;
   1084   1.7       mrg 	bus_space_handle_t *hp;
   1085   1.7       mrg {
   1086   1.7       mrg 	struct psycho_pbm *pp = t->cookie;
   1087   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1088  1.58  nakayama 	struct psycho_ranges *pr;
   1089  1.58  nakayama 	bus_addr_t paddr;
   1090  1.58  nakayama 	int ss;
   1091   1.7       mrg 
   1092  1.44       eeh 	DPRINTF(PDB_BUSMAP,
   1093  1.44       eeh 		("_psycho_bus_map: type %d off %qx sz %qx flags %d",
   1094  1.44       eeh 			t->type, (unsigned long long)offset,
   1095  1.44       eeh 			(unsigned long long)size, flags));
   1096   1.7       mrg 
   1097   1.7       mrg 	ss = get_childspace(t->type);
   1098   1.7       mrg 	DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
   1099   1.7       mrg 
   1100  1.58  nakayama 	pr = get_psychorange(pp, ss);
   1101  1.58  nakayama 	if (pr != NULL) {
   1102  1.58  nakayama 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
   1103  1.58  nakayama 		DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr "
   1104  1.58  nakayama 				     "space %lx offset %lx paddr %qx\n",
   1105  1.27      fvdl 			       (long)ss, (long)offset,
   1106  1.27      fvdl 			       (unsigned long long)paddr));
   1107  1.44       eeh 		return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
   1108  1.44       eeh 			flags, 0, hp));
   1109   1.7       mrg 	}
   1110   1.7       mrg 	DPRINTF(PDB_BUSMAP, (" FAILED\n"));
   1111   1.7       mrg 	return (EINVAL);
   1112   1.7       mrg }
   1113   1.7       mrg 
   1114  1.37       eeh static paddr_t
   1115  1.37       eeh psycho_bus_mmap(t, paddr, off, prot, flags)
   1116   1.7       mrg 	bus_space_tag_t t;
   1117   1.7       mrg 	bus_addr_t paddr;
   1118  1.37       eeh 	off_t off;
   1119  1.37       eeh 	int prot;
   1120   1.7       mrg 	int flags;
   1121   1.7       mrg {
   1122   1.7       mrg 	bus_addr_t offset = paddr;
   1123   1.7       mrg 	struct psycho_pbm *pp = t->cookie;
   1124   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1125  1.58  nakayama 	struct psycho_ranges *pr;
   1126  1.58  nakayama 	int ss;
   1127   1.7       mrg 
   1128   1.7       mrg 	ss = get_childspace(t->type);
   1129   1.7       mrg 
   1130  1.37       eeh 	DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: prot %x flags %d pa %qx\n",
   1131  1.37       eeh 		prot, flags, (unsigned long long)paddr));
   1132   1.7       mrg 
   1133  1.58  nakayama 	pr = get_psychorange(pp, ss);
   1134  1.58  nakayama 	if (pr != NULL) {
   1135  1.58  nakayama 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
   1136  1.37       eeh 		DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr "
   1137  1.58  nakayama 				     "space %lx offset %lx paddr %qx\n",
   1138  1.27      fvdl 			       (long)ss, (long)offset,
   1139  1.27      fvdl 			       (unsigned long long)paddr));
   1140  1.37       eeh 		return (bus_space_mmap(sc->sc_bustag, paddr, off,
   1141  1.37       eeh 				       prot, flags));
   1142   1.7       mrg 	}
   1143   1.7       mrg 
   1144  1.58  nakayama 	return (-1);
   1145  1.58  nakayama }
   1146  1.58  nakayama 
   1147  1.58  nakayama /*
   1148  1.58  nakayama  * Get a PCI offset address from bus_space_handle_t.
   1149  1.58  nakayama  */
   1150  1.58  nakayama bus_addr_t
   1151  1.58  nakayama psycho_bus_offset(t, hp)
   1152  1.58  nakayama 	bus_space_tag_t t;
   1153  1.58  nakayama 	bus_space_handle_t *hp;
   1154  1.58  nakayama {
   1155  1.58  nakayama 	struct psycho_pbm *pp = t->cookie;
   1156  1.58  nakayama 	struct psycho_ranges *pr;
   1157  1.58  nakayama 	bus_addr_t addr, offset;
   1158  1.58  nakayama 	vaddr_t va;
   1159  1.58  nakayama 	int ss;
   1160  1.58  nakayama 
   1161  1.58  nakayama 	addr = hp->_ptr;
   1162  1.58  nakayama 	ss = get_childspace(t->type);
   1163  1.58  nakayama 	DPRINTF(PDB_BUSMAP, ("psycho_bus_offset: type %d addr %" PRIx64
   1164  1.58  nakayama 			     " cspace %d", t->type, addr, ss));
   1165  1.58  nakayama 
   1166  1.58  nakayama 	pr = get_psychorange(pp, ss);
   1167  1.58  nakayama 	if (pr != NULL) {
   1168  1.58  nakayama 		if (!PHYS_ASI(hp->_asi)) {
   1169  1.58  nakayama 			va = trunc_page((vaddr_t)addr);
   1170  1.58  nakayama 			if (pmap_extract(pmap_kernel(), va, &addr) == FALSE) {
   1171  1.58  nakayama 				DPRINTF(PDB_BUSMAP,
   1172  1.58  nakayama 					("\n pmap_extract FAILED\n"));
   1173  1.58  nakayama 				return (-1);
   1174  1.58  nakayama 			}
   1175  1.58  nakayama 			addr += hp->_ptr & PGOFSET;
   1176  1.58  nakayama 		}
   1177  1.58  nakayama 		offset = BUS_ADDR_PADDR(addr) - pr->phys_lo;
   1178  1.58  nakayama 		DPRINTF(PDB_BUSMAP, ("\npsycho_bus_offset: paddr %" PRIx64
   1179  1.58  nakayama 				     " offset %" PRIx64 "\n", addr, offset));
   1180  1.58  nakayama 		return (offset);
   1181  1.58  nakayama 	}
   1182  1.58  nakayama 	DPRINTF(PDB_BUSMAP, ("\n FAILED\n"));
   1183   1.7       mrg 	return (-1);
   1184   1.7       mrg }
   1185   1.7       mrg 
   1186   1.7       mrg 
   1187   1.7       mrg /*
   1188   1.7       mrg  * install an interrupt handler for a PCI device
   1189   1.7       mrg  */
   1190   1.7       mrg void *
   1191  1.57        pk psycho_intr_establish(t, ihandle, level, handler, arg, fastvec)
   1192   1.7       mrg 	bus_space_tag_t t;
   1193  1.21        pk 	int ihandle;
   1194   1.7       mrg 	int level;
   1195   1.7       mrg 	int (*handler) __P((void *));
   1196   1.7       mrg 	void *arg;
   1197  1.56        pk 	void (*fastvec) __P((void));	/* ignored */
   1198   1.7       mrg {
   1199   1.7       mrg 	struct psycho_pbm *pp = t->cookie;
   1200   1.7       mrg 	struct psycho_softc *sc = pp->pp_sc;
   1201   1.7       mrg 	struct intrhand *ih;
   1202  1.34       eeh 	volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL;
   1203  1.34       eeh 	int64_t intrmap = 0;
   1204   1.7       mrg 	int ino;
   1205  1.34       eeh 	long vec = INTVEC(ihandle);
   1206   1.7       mrg 
   1207   1.7       mrg 	ih = (struct intrhand *)
   1208   1.7       mrg 		malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
   1209   1.7       mrg 	if (ih == NULL)
   1210   1.7       mrg 		return (NULL);
   1211   1.7       mrg 
   1212  1.34       eeh 	/*
   1213  1.34       eeh 	 * Hunt through all the interrupt mapping regs to look for our
   1214  1.34       eeh 	 * interrupt vector.
   1215  1.34       eeh 	 *
   1216  1.34       eeh 	 * XXX We only compare INOs rather than IGNs since the firmware may
   1217  1.34       eeh 	 * not provide the IGN and the IGN is constant for all device on that
   1218  1.34       eeh 	 * PCI controller.  This could cause problems for the FFB/external
   1219  1.34       eeh 	 * interrupt which has a full vector that can be set arbitrarily.
   1220  1.34       eeh 	 */
   1221  1.34       eeh 
   1222  1.34       eeh 
   1223  1.31       mrg 	DPRINTF(PDB_INTR, ("\npsycho_intr_establish: ihandle %x vec %lx", ihandle, vec));
   1224   1.7       mrg 	ino = INTINO(vec);
   1225   1.7       mrg 	DPRINTF(PDB_INTR, (" ino %x", ino));
   1226  1.34       eeh 
   1227  1.34       eeh 	/* If the device didn't ask for an IPL, use the one encoded. */
   1228  1.34       eeh 	if (level == IPL_NONE) level = INTLEV(vec);
   1229  1.34       eeh 	/* If it still has no level, print a warning and assign IPL 2 */
   1230  1.34       eeh 	if (level == IPL_NONE) {
   1231  1.34       eeh 		printf("ERROR: no IPL, setting IPL 2.\n");
   1232  1.34       eeh 		level = 2;
   1233  1.34       eeh 	}
   1234  1.34       eeh 
   1235  1.56        pk 	DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %p\nHunting for IRQ...\n",
   1236  1.56        pk 	    (long)ino, intrlev[ino]));
   1237   1.7       mrg 
   1238  1.56        pk 	/* Hunt thru obio first */
   1239  1.56        pk 	for (intrmapptr = &sc->sc_regs->scsi_int_map,
   1240  1.56        pk 		     intrclrptr = &sc->sc_regs->scsi_clr_int;
   1241  1.56        pk 	     intrmapptr < &sc->sc_regs->ffb0_int_map;
   1242  1.56        pk 	     intrmapptr++, intrclrptr++) {
   1243  1.56        pk 		if (INTINO(*intrmapptr) == ino)
   1244  1.56        pk 			goto found;
   1245  1.56        pk 	}
   1246   1.7       mrg 
   1247  1.56        pk 	/* Now do PCI interrupts */
   1248  1.56        pk 	for (intrmapptr = &sc->sc_regs->pcia_slot0_int,
   1249  1.56        pk 		     intrclrptr = &sc->sc_regs->pcia0_clr_int[0];
   1250  1.56        pk 	     intrmapptr <= &sc->sc_regs->pcib_slot3_int;
   1251  1.56        pk 	     intrmapptr++, intrclrptr += 4) {
   1252  1.56        pk 		if (((*intrmapptr ^ vec) & 0x3c) == 0) {
   1253  1.56        pk 			intrclrptr += vec & 0x3;
   1254  1.56        pk 			goto found;
   1255  1.34       eeh 		}
   1256  1.56        pk 	}
   1257   1.7       mrg 
   1258  1.56        pk 	/* Finally check the two FFB slots */
   1259  1.56        pk 	intrclrptr = NULL; /* XXX? */
   1260  1.56        pk 	for (intrmapptr = &sc->sc_regs->ffb0_int_map;
   1261  1.56        pk 	     intrmapptr <= &sc->sc_regs->ffb1_int_map;
   1262  1.56        pk 	     intrmapptr++) {
   1263  1.56        pk 		if (INTVEC(*intrmapptr) == ino)
   1264  1.56        pk 			goto found;
   1265  1.56        pk 	}
   1266  1.51       eeh 
   1267  1.56        pk 	printf("Cannot find interrupt vector %lx\n", vec);
   1268  1.56        pk 	return (NULL);
   1269  1.51       eeh 
   1270  1.56        pk found:
   1271  1.56        pk 	/* Register the map and clear intr registers */
   1272  1.56        pk 	ih->ih_map = intrmapptr;
   1273  1.56        pk 	ih->ih_clr = intrclrptr;
   1274   1.7       mrg 
   1275  1.10       mrg #ifdef NOT_DEBUG
   1276   1.7       mrg 	if (psycho_debug & PDB_INTR) {
   1277   1.7       mrg 		long i;
   1278   1.7       mrg 
   1279   1.7       mrg 		for (i = 0; i < 500000000; i++)
   1280   1.7       mrg 			continue;
   1281   1.7       mrg 	}
   1282   1.7       mrg #endif
   1283   1.7       mrg 
   1284   1.7       mrg 	ih->ih_fun = handler;
   1285   1.7       mrg 	ih->ih_arg = arg;
   1286  1.34       eeh 	ih->ih_pil = level;
   1287  1.24        pk 	ih->ih_number = ino | sc->sc_ign;
   1288  1.19        pk 
   1289  1.19        pk 	DPRINTF(PDB_INTR, (
   1290  1.19        pk 	    "; installing handler %p arg %p with ino %u pil %u\n",
   1291  1.19        pk 	    handler, arg, (u_int)ino, (u_int)ih->ih_pil));
   1292  1.19        pk 
   1293   1.7       mrg 	intr_establish(ih->ih_pil, ih);
   1294  1.34       eeh 
   1295  1.34       eeh 	/*
   1296  1.34       eeh 	 * Enable the interrupt now we have the handler installed.
   1297  1.34       eeh 	 * Read the current value as we can't change it besides the
   1298  1.34       eeh 	 * valid bit so so make sure only this bit is changed.
   1299  1.34       eeh 	 *
   1300  1.34       eeh 	 * XXXX --- we really should use bus_space for this.
   1301  1.34       eeh 	 */
   1302  1.34       eeh 	if (intrmapptr) {
   1303  1.34       eeh 		intrmap = *intrmapptr;
   1304  1.34       eeh 		DPRINTF(PDB_INTR, ("; read intrmap = %016qx",
   1305  1.34       eeh 			(unsigned long long)intrmap));
   1306  1.34       eeh 
   1307  1.34       eeh 		/* Enable the interrupt */
   1308  1.34       eeh 		intrmap |= INTMAP_V;
   1309  1.34       eeh 		DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
   1310  1.34       eeh 		DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n",
   1311  1.34       eeh 			(unsigned long long)intrmap));
   1312  1.34       eeh 		*intrmapptr = intrmap;
   1313  1.34       eeh 		DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
   1314  1.34       eeh 			(unsigned long long)(intrmap = *intrmapptr)));
   1315  1.34       eeh 	}
   1316   1.7       mrg 	return (ih);
   1317   1.7       mrg }
   1318   1.7       mrg 
   1319   1.7       mrg /*
   1320   1.7       mrg  * hooks into the iommu dvma calls.
   1321   1.7       mrg  */
   1322   1.7       mrg int
   1323   1.7       mrg psycho_dmamap_load(t, map, buf, buflen, p, flags)
   1324   1.7       mrg 	bus_dma_tag_t t;
   1325   1.7       mrg 	bus_dmamap_t map;
   1326   1.7       mrg 	void *buf;
   1327   1.7       mrg 	bus_size_t buflen;
   1328   1.7       mrg 	struct proc *p;
   1329   1.7       mrg 	int flags;
   1330   1.7       mrg {
   1331   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1332   1.7       mrg 
   1333  1.50       eeh 	return (iommu_dvmamap_load(t, &pp->pp_sb, map, buf, buflen, p, flags));
   1334   1.7       mrg }
   1335   1.7       mrg 
   1336   1.7       mrg void
   1337   1.7       mrg psycho_dmamap_unload(t, map)
   1338   1.7       mrg 	bus_dma_tag_t t;
   1339   1.7       mrg 	bus_dmamap_t map;
   1340   1.7       mrg {
   1341   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1342   1.7       mrg 
   1343  1.50       eeh 	iommu_dvmamap_unload(t, &pp->pp_sb, map);
   1344   1.9       eeh }
   1345   1.9       eeh 
   1346   1.9       eeh int
   1347  1.10       mrg psycho_dmamap_load_raw(t, map, segs, nsegs, size, flags)
   1348  1.10       mrg 	bus_dma_tag_t t;
   1349   1.9       eeh 	bus_dmamap_t map;
   1350   1.9       eeh 	bus_dma_segment_t *segs;
   1351   1.9       eeh 	int nsegs;
   1352   1.9       eeh 	bus_size_t size;
   1353   1.9       eeh 	int flags;
   1354   1.9       eeh {
   1355   1.9       eeh 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1356   1.9       eeh 
   1357  1.50       eeh 	return (iommu_dvmamap_load_raw(t, &pp->pp_sb, map, segs, nsegs, flags, size));
   1358   1.7       mrg }
   1359   1.7       mrg 
   1360   1.7       mrg void
   1361   1.7       mrg psycho_dmamap_sync(t, map, offset, len, ops)
   1362   1.7       mrg 	bus_dma_tag_t t;
   1363   1.7       mrg 	bus_dmamap_t map;
   1364   1.7       mrg 	bus_addr_t offset;
   1365   1.7       mrg 	bus_size_t len;
   1366   1.7       mrg 	int ops;
   1367   1.7       mrg {
   1368   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1369   1.7       mrg 
   1370  1.13       eeh 	if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
   1371  1.13       eeh 		/* Flush the CPU then the IOMMU */
   1372  1.13       eeh 		bus_dmamap_sync(t->_parent, map, offset, len, ops);
   1373  1.50       eeh 		iommu_dvmamap_sync(t, &pp->pp_sb, map, offset, len, ops);
   1374  1.13       eeh 	}
   1375  1.13       eeh 	if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
   1376  1.13       eeh 		/* Flush the IOMMU then the CPU */
   1377  1.50       eeh 		iommu_dvmamap_sync(t, &pp->pp_sb, map, offset, len, ops);
   1378  1.13       eeh 		bus_dmamap_sync(t->_parent, map, offset, len, ops);
   1379  1.13       eeh 	}
   1380  1.13       eeh 
   1381   1.7       mrg }
   1382   1.7       mrg 
   1383   1.7       mrg int
   1384   1.7       mrg psycho_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
   1385   1.7       mrg 	bus_dma_tag_t t;
   1386   1.7       mrg 	bus_size_t size;
   1387   1.7       mrg 	bus_size_t alignment;
   1388   1.7       mrg 	bus_size_t boundary;
   1389   1.7       mrg 	bus_dma_segment_t *segs;
   1390   1.7       mrg 	int nsegs;
   1391   1.7       mrg 	int *rsegs;
   1392   1.7       mrg 	int flags;
   1393   1.7       mrg {
   1394   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1395   1.7       mrg 
   1396  1.50       eeh 	return (iommu_dvmamem_alloc(t, &pp->pp_sb, size, alignment, boundary,
   1397   1.7       mrg 	    segs, nsegs, rsegs, flags));
   1398   1.7       mrg }
   1399   1.7       mrg 
   1400   1.7       mrg void
   1401   1.7       mrg psycho_dmamem_free(t, segs, nsegs)
   1402   1.7       mrg 	bus_dma_tag_t t;
   1403   1.7       mrg 	bus_dma_segment_t *segs;
   1404   1.7       mrg 	int nsegs;
   1405   1.7       mrg {
   1406   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1407   1.7       mrg 
   1408  1.50       eeh 	iommu_dvmamem_free(t, &pp->pp_sb, segs, nsegs);
   1409   1.7       mrg }
   1410   1.7       mrg 
   1411   1.7       mrg int
   1412   1.7       mrg psycho_dmamem_map(t, segs, nsegs, size, kvap, flags)
   1413   1.7       mrg 	bus_dma_tag_t t;
   1414   1.7       mrg 	bus_dma_segment_t *segs;
   1415   1.7       mrg 	int nsegs;
   1416   1.7       mrg 	size_t size;
   1417   1.7       mrg 	caddr_t *kvap;
   1418   1.7       mrg 	int flags;
   1419   1.7       mrg {
   1420   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1421   1.7       mrg 
   1422  1.50       eeh 	return (iommu_dvmamem_map(t, &pp->pp_sb, segs, nsegs, size, kvap, flags));
   1423   1.7       mrg }
   1424   1.7       mrg 
   1425   1.7       mrg void
   1426   1.7       mrg psycho_dmamem_unmap(t, kva, size)
   1427   1.7       mrg 	bus_dma_tag_t t;
   1428   1.7       mrg 	caddr_t kva;
   1429   1.7       mrg 	size_t size;
   1430   1.7       mrg {
   1431   1.7       mrg 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
   1432   1.7       mrg 
   1433  1.50       eeh 	iommu_dvmamem_unmap(t, &pp->pp_sb, kva, size);
   1434   1.1       mrg }
   1435