psycho.c revision 1.7 1 1.7 mrg /* $NetBSD: psycho.c,v 1.7 2000/04/22 17:06:03 mrg Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.3 mrg * Copyright (c) 1999, 2000 Matthew R. Green
5 1.1 mrg * All rights reserved.
6 1.1 mrg *
7 1.1 mrg * Redistribution and use in source and binary forms, with or without
8 1.1 mrg * modification, are permitted provided that the following conditions
9 1.1 mrg * are met:
10 1.1 mrg * 1. Redistributions of source code must retain the above copyright
11 1.1 mrg * notice, this list of conditions and the following disclaimer.
12 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 mrg * notice, this list of conditions and the following disclaimer in the
14 1.1 mrg * documentation and/or other materials provided with the distribution.
15 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
16 1.1 mrg * derived from this software without specific prior written permission.
17 1.1 mrg *
18 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 mrg * SUCH DAMAGE.
29 1.1 mrg */
30 1.1 mrg
31 1.7 mrg #include "opt_ddb.h"
32 1.7 mrg
33 1.1 mrg /*
34 1.1 mrg * PCI support for UltraSPARC `psycho'
35 1.1 mrg */
36 1.1 mrg
37 1.1 mrg #undef DEBUG
38 1.1 mrg #define DEBUG
39 1.1 mrg
40 1.1 mrg #ifdef DEBUG
41 1.7 mrg #define PDB_PROM 0x01
42 1.7 mrg #define PDB_IOMMU 0x02
43 1.7 mrg #define PDB_BUSMAP 0x04
44 1.7 mrg #define PDB_BUSDMA 0x08
45 1.7 mrg #define PDB_INTR 0x10
46 1.3 mrg int psycho_debug = 0x0;
47 1.1 mrg #define DPRINTF(l, s) do { if (psycho_debug & l) printf s; } while (0)
48 1.1 mrg #else
49 1.1 mrg #define DPRINTF(l, s)
50 1.1 mrg #endif
51 1.1 mrg
52 1.1 mrg #include <sys/param.h>
53 1.7 mrg #include <sys/device.h>
54 1.7 mrg #include <sys/errno.h>
55 1.1 mrg #include <sys/extent.h>
56 1.7 mrg #include <sys/malloc.h>
57 1.7 mrg #include <sys/systm.h>
58 1.1 mrg #include <sys/time.h>
59 1.1 mrg
60 1.1 mrg #include <vm/vm.h>
61 1.1 mrg #include <vm/vm_kern.h>
62 1.1 mrg
63 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
64 1.1 mrg #include <machine/bus.h>
65 1.1 mrg #include <machine/autoconf.h>
66 1.1 mrg
67 1.1 mrg #include <dev/pci/pcivar.h>
68 1.1 mrg #include <dev/pci/pcireg.h>
69 1.1 mrg
70 1.1 mrg #include <sparc64/dev/iommureg.h>
71 1.1 mrg #include <sparc64/dev/iommuvar.h>
72 1.1 mrg #include <sparc64/dev/psychoreg.h>
73 1.1 mrg #include <sparc64/dev/psychovar.h>
74 1.7 mrg #include <sparc64/sparc64/cache.h>
75 1.1 mrg
76 1.1 mrg static pci_chipset_tag_t psycho_alloc_chipset __P((struct psycho_pbm *, int,
77 1.1 mrg pci_chipset_tag_t));
78 1.1 mrg static void psycho_get_bus_range __P((int, int *));
79 1.1 mrg static void psycho_get_ranges __P((int, struct psycho_ranges **, int *));
80 1.1 mrg static void psycho_get_registers __P((int, struct psycho_registers **, int *));
81 1.1 mrg static void psycho_get_intmap __P((int, struct psycho_interrupt_map **, int *));
82 1.1 mrg static void psycho_get_intmapmask __P((int, struct psycho_interrupt_map_mask *));
83 1.1 mrg
84 1.1 mrg /* IOMMU support */
85 1.1 mrg static void psycho_iommu_init __P((struct psycho_softc *));
86 1.1 mrg
87 1.7 mrg /*
88 1.7 mrg * bus space and bus dma support for UltraSPARC `psycho'. note that most
89 1.7 mrg * of the bus dma support is provided by the iommu dvma controller.
90 1.7 mrg */
91 1.7 mrg static int psycho_bus_mmap __P((bus_space_tag_t, bus_type_t, bus_addr_t,
92 1.7 mrg int, bus_space_handle_t *));
93 1.7 mrg static int _psycho_bus_map __P((bus_space_tag_t, bus_type_t, bus_addr_t,
94 1.7 mrg bus_size_t, int, vaddr_t,
95 1.7 mrg bus_space_handle_t *));
96 1.7 mrg static void *psycho_intr_establish __P((bus_space_tag_t, int, int,
97 1.7 mrg int (*) __P((void *)), void *));
98 1.7 mrg
99 1.7 mrg static int psycho_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
100 1.7 mrg bus_size_t, struct proc *, int));
101 1.7 mrg static void psycho_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
102 1.7 mrg static void psycho_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
103 1.7 mrg bus_size_t, int));
104 1.7 mrg int psycho_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t, bus_size_t,
105 1.7 mrg bus_dma_segment_t *, int, int *, int));
106 1.7 mrg void psycho_dmamem_free __P((bus_dma_tag_t, bus_dma_segment_t *, int));
107 1.7 mrg int psycho_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *, int, size_t,
108 1.7 mrg caddr_t *, int));
109 1.7 mrg void psycho_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
110 1.7 mrg
111 1.7 mrg /* base pci_chipset */
112 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
113 1.1 mrg
114 1.1 mrg /*
115 1.1 mrg * autoconfiguration
116 1.1 mrg */
117 1.1 mrg static int psycho_match __P((struct device *, struct cfdata *, void *));
118 1.1 mrg static void psycho_attach __P((struct device *, struct device *, void *));
119 1.1 mrg static int psycho_print __P((void *aux, const char *p));
120 1.1 mrg
121 1.1 mrg static void sabre_init __P((struct psycho_softc *, struct pcibus_attach_args *));
122 1.1 mrg static void psycho_init __P((struct psycho_softc *, struct pcibus_attach_args *));
123 1.1 mrg
124 1.1 mrg struct cfattach psycho_ca = {
125 1.1 mrg sizeof(struct psycho_softc), psycho_match, psycho_attach
126 1.1 mrg };
127 1.1 mrg
128 1.1 mrg /*
129 1.1 mrg * "sabre" is the UltraSPARC IIi onboard PCI interface, normally connected to
130 1.1 mrg * an APB (advanced PCI bridge), which was designed specifically for the IIi.
131 1.1 mrg * the APB appears as two "simba"'s underneath the sabre. real devices
132 1.1 mrg * typically appear on the "simba"'s only.
133 1.1 mrg *
134 1.1 mrg * a pair of "psycho"s sit on the mainbus and have real devices attached to
135 1.1 mrg * them. they implemented in the U2P (UPA to PCI). these two devices share
136 1.1 mrg * register space and as such need to be configured together, even though the
137 1.1 mrg * autoconfiguration will attach them separately.
138 1.1 mrg *
139 1.1 mrg * each of these appears as two usable PCI busses, though the sabre itself
140 1.1 mrg * takes pci0 in this case, leaving real devices on pci1 and pci2. there can
141 1.1 mrg * be multiple pairs of psycho's, however, in multi-board machines.
142 1.1 mrg */
143 1.1 mrg #define ROM_PCI_NAME "pci"
144 1.1 mrg #define ROM_SABRE_MODEL "SUNW,sabre"
145 1.1 mrg #define ROM_SIMBA_MODEL "SUNW,simba"
146 1.1 mrg #define ROM_PSYCHO_MODEL "SUNW,psycho"
147 1.1 mrg
148 1.1 mrg static int
149 1.1 mrg psycho_match(parent, match, aux)
150 1.1 mrg struct device *parent;
151 1.1 mrg struct cfdata *match;
152 1.1 mrg void *aux;
153 1.1 mrg {
154 1.1 mrg struct mainbus_attach_args *ma = aux;
155 1.1 mrg char *model = getpropstring(ma->ma_node, "model");
156 1.1 mrg
157 1.1 mrg /* match on a name of "pci" and a sabre or a psycho */
158 1.1 mrg if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0 &&
159 1.1 mrg (strcmp(model, ROM_SABRE_MODEL) == 0 ||
160 1.1 mrg strcmp(model, ROM_PSYCHO_MODEL) == 0))
161 1.1 mrg return (1);
162 1.1 mrg
163 1.1 mrg return (0);
164 1.1 mrg }
165 1.1 mrg
166 1.1 mrg static void
167 1.1 mrg psycho_attach(parent, self, aux)
168 1.1 mrg struct device *parent, *self;
169 1.1 mrg void *aux;
170 1.1 mrg {
171 1.1 mrg struct psycho_softc *sc = (struct psycho_softc *)self;
172 1.1 mrg struct pcibus_attach_args pba;
173 1.1 mrg struct mainbus_attach_args *ma = aux;
174 1.1 mrg char *model = getpropstring(ma->ma_node, "model");
175 1.1 mrg
176 1.1 mrg printf("\n");
177 1.1 mrg
178 1.1 mrg sc->sc_node = ma->ma_node;
179 1.1 mrg sc->sc_bustag = ma->ma_bustag;
180 1.1 mrg sc->sc_dmatag = ma->ma_dmatag;
181 1.1 mrg
182 1.1 mrg /*
183 1.1 mrg * pull in all the information about the psycho as we can.
184 1.1 mrg */
185 1.1 mrg
186 1.1 mrg /*
187 1.1 mrg * XXX use the prom address for the psycho registers? we do so far.
188 1.1 mrg */
189 1.1 mrg sc->sc_regs = (struct psychoreg *)(u_long)ma->ma_address[0];
190 1.1 mrg sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
191 1.1 mrg
192 1.1 mrg /*
193 1.1 mrg * call the model-specific initialisation routine.
194 1.1 mrg */
195 1.1 mrg if (strcmp(model, ROM_SABRE_MODEL) == 0)
196 1.1 mrg sabre_init(sc, &pba);
197 1.1 mrg else if (strcmp(model, ROM_PSYCHO_MODEL) == 0)
198 1.1 mrg psycho_init(sc, &pba);
199 1.1 mrg #ifdef DIAGNOSTIC
200 1.1 mrg else
201 1.1 mrg panic("psycho_attach: unknown model %s?", model);
202 1.1 mrg #endif
203 1.1 mrg
204 1.1 mrg /*
205 1.1 mrg * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
206 1.1 mrg */
207 1.1 mrg pba.pba_busname = "pci";
208 1.1 mrg pba.pba_flags = sc->sc_psycho_this->pp_flags;
209 1.1 mrg pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
210 1.1 mrg pba.pba_iot = sc->sc_psycho_this->pp_iot;
211 1.1 mrg pba.pba_memt = sc->sc_psycho_this->pp_memt;
212 1.1 mrg
213 1.1 mrg config_found(self, &pba, psycho_print);
214 1.1 mrg }
215 1.1 mrg
216 1.1 mrg static int
217 1.1 mrg psycho_print(aux, p)
218 1.1 mrg void *aux;
219 1.1 mrg const char *p;
220 1.1 mrg {
221 1.1 mrg
222 1.1 mrg if (p == NULL)
223 1.1 mrg return (UNCONF);
224 1.1 mrg return (QUIET);
225 1.1 mrg }
226 1.1 mrg
227 1.1 mrg /*
228 1.1 mrg * SUNW,sabre initialisation ..
229 1.1 mrg * - get the sabre's ranges. this are used for both simba's.
230 1.1 mrg * - find the two SUNW,simba's underneath (a and b)
231 1.1 mrg * - work out which simba is which via the bus-range property
232 1.1 mrg * - get each simba's interrupt-map and interrupt-map-mask.
233 1.1 mrg * - turn on the iommu
234 1.1 mrg */
235 1.1 mrg static void
236 1.1 mrg sabre_init(sc, pba)
237 1.1 mrg struct psycho_softc *sc;
238 1.1 mrg struct pcibus_attach_args *pba;
239 1.1 mrg {
240 1.1 mrg struct psycho_pbm *pp;
241 1.3 mrg bus_space_handle_t bh;
242 1.1 mrg u_int64_t csr;
243 1.1 mrg int node;
244 1.1 mrg int sabre_br[2], simba_br[2];
245 1.1 mrg
246 1.1 mrg /* who? said a voice, incredulous */
247 1.1 mrg sc->sc_mode = PSYCHO_MODE_SABRE;
248 1.1 mrg printf("sabre: ");
249 1.1 mrg
250 1.1 mrg /* setup the PCI control register; there is only one for the sabre */
251 1.4 mrg csr = bus_space_read_8(sc->sc_bustag, (bus_space_handle_t)(u_long)&sc->sc_regs->psy_pcictl[0].pci_csr, 0);
252 1.5 mrg csr |= PCICTL_MRLM |
253 1.5 mrg PCICTL_ARB_PARK |
254 1.5 mrg PCICTL_ERRINTEN |
255 1.5 mrg PCICTL_4ENABLE;
256 1.5 mrg csr &= ~(PCICTL_SERR |
257 1.5 mrg PCICTL_CPU_PRIO |
258 1.5 mrg PCICTL_ARB_PRIO |
259 1.5 mrg PCICTL_RTRYWAIT);
260 1.1 mrg bus_space_write_8(sc->sc_bustag, &sc->sc_regs->psy_pcictl[0].pci_csr, 0, csr);
261 1.1 mrg
262 1.1 mrg /* allocate a pair of psycho_pbm's for our simba's */
263 1.1 mrg sc->sc_sabre = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
264 1.1 mrg sc->sc_simba_a = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
265 1.1 mrg sc->sc_simba_b = malloc(sizeof *pp, M_DEVBUF, M_NOWAIT);
266 1.5 mrg if (sc->sc_sabre == NULL || sc->sc_simba_a == NULL ||
267 1.5 mrg sc->sc_simba_b == NULL)
268 1.1 mrg panic("could not allocate simba pbm's");
269 1.1 mrg
270 1.1 mrg memset(sc->sc_sabre, 0, sizeof *pp);
271 1.1 mrg memset(sc->sc_simba_a, 0, sizeof *pp);
272 1.1 mrg memset(sc->sc_simba_b, 0, sizeof *pp);
273 1.1 mrg
274 1.1 mrg /* grab the sabre ranges; use them for both simba's */
275 1.1 mrg psycho_get_ranges(sc->sc_node, &sc->sc_sabre->pp_range,
276 1.1 mrg &sc->sc_sabre->pp_nrange);
277 1.1 mrg sc->sc_simba_b->pp_range = sc->sc_simba_a->pp_range =
278 1.1 mrg sc->sc_sabre->pp_range;
279 1.1 mrg sc->sc_simba_b->pp_nrange = sc->sc_simba_a->pp_nrange =
280 1.1 mrg sc->sc_sabre->pp_nrange;
281 1.1 mrg
282 1.1 mrg /* get the bus-range for the sabre. we expect 0..2 */
283 1.1 mrg psycho_get_bus_range(sc->sc_node, sabre_br);
284 1.1 mrg
285 1.1 mrg pba->pba_bus = sabre_br[0];
286 1.1 mrg
287 1.1 mrg printf("bus range %u to %u", sabre_br[0], sabre_br[1]);
288 1.1 mrg
289 1.1 mrg for (node = firstchild(sc->sc_node); node; node = nextsibling(node)) {
290 1.1 mrg char *name = getpropstring(node, "name");
291 1.1 mrg char *model, who;
292 1.1 mrg
293 1.1 mrg if (strcmp(name, ROM_PCI_NAME) != 0)
294 1.1 mrg continue;
295 1.1 mrg
296 1.1 mrg model = getpropstring(node, "model");
297 1.1 mrg if (strcmp(model, ROM_SIMBA_MODEL) != 0)
298 1.1 mrg continue;
299 1.1 mrg
300 1.1 mrg psycho_get_bus_range(node, simba_br);
301 1.1 mrg
302 1.1 mrg if (simba_br[0] == 1) { /* PCI B */
303 1.1 mrg pp = sc->sc_simba_b;
304 1.1 mrg pp->pp_pcictl = &sc->sc_regs->psy_pcictl[1];
305 1.1 mrg who = 'b';
306 1.1 mrg } else { /* PCI A */
307 1.1 mrg pp = sc->sc_simba_a;
308 1.1 mrg pp->pp_pcictl = &sc->sc_regs->psy_pcictl[0];
309 1.1 mrg who = 'a';
310 1.1 mrg }
311 1.1 mrg /* link us in .. */
312 1.1 mrg pp->pp_sc = sc;
313 1.1 mrg
314 1.1 mrg printf("; simba %c, PCI bus %d", who, simba_br[0]);
315 1.1 mrg
316 1.1 mrg /* grab the simba registers, interrupt map and map mask */
317 1.1 mrg psycho_get_registers(node, &pp->pp_regs, &pp->pp_nregs);
318 1.1 mrg psycho_get_intmap(node, &pp->pp_intmap, &pp->pp_nintmap);
319 1.1 mrg psycho_get_intmapmask(node, &pp->pp_intmapmask);
320 1.1 mrg
321 1.1 mrg /* allocate our tags */
322 1.1 mrg pp->pp_memt = psycho_alloc_mem_tag(pp);
323 1.1 mrg pp->pp_iot = psycho_alloc_io_tag(pp);
324 1.1 mrg pp->pp_dmat = psycho_alloc_dma_tag(pp);
325 1.1 mrg pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
326 1.1 mrg (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
327 1.1 mrg
328 1.1 mrg /* allocate a chipset for this */
329 1.1 mrg pp->pp_pc = psycho_alloc_chipset(pp, node, &_sparc_pci_chipset);
330 1.1 mrg }
331 1.1 mrg
332 1.1 mrg /* setup the rest of the sabre pbm */
333 1.1 mrg pp = sc->sc_sabre;
334 1.1 mrg pp->pp_sc = sc;
335 1.1 mrg pp->pp_memt = sc->sc_psycho_this->pp_memt;
336 1.1 mrg pp->pp_iot = sc->sc_psycho_this->pp_iot;
337 1.1 mrg pp->pp_dmat = sc->sc_psycho_this->pp_dmat;
338 1.1 mrg pp->pp_flags = sc->sc_psycho_this->pp_flags;
339 1.1 mrg pp->pp_intmap = NULL;
340 1.1 mrg pp->pp_regs = NULL;
341 1.1 mrg pp->pp_pcictl = sc->sc_psycho_this->pp_pcictl;
342 1.1 mrg pba->pba_pc = psycho_alloc_chipset(pp, sc->sc_node,
343 1.1 mrg sc->sc_psycho_this->pp_pc);
344 1.1 mrg
345 1.1 mrg printf("\n");
346 1.1 mrg
347 1.1 mrg /* and finally start up the IOMMU ... */
348 1.1 mrg psycho_iommu_init(sc);
349 1.3 mrg
350 1.3 mrg /*
351 1.3 mrg * get us a config space tag, and punch in the physical address
352 1.3 mrg * of the PCI configuration space. note that we use unmapped
353 1.3 mrg * access to PCI configuration space, relying on the bus space
354 1.3 mrg * macros to provide the proper ASI based on the bus tag.
355 1.3 mrg */
356 1.3 mrg sc->sc_configtag = psycho_alloc_config_tag(sc->sc_simba_a);
357 1.3 mrg if (bus_space_map2(sc->sc_bustag,
358 1.3 mrg PCI_CONFIG_BUS_SPACE,
359 1.3 mrg sc->sc_basepaddr + 0x01000000,
360 1.3 mrg 0x0100000,
361 1.3 mrg 0,
362 1.3 mrg 0,
363 1.3 mrg &bh))
364 1.3 mrg panic("could not map sabre PCI configuration space");
365 1.3 mrg sc->sc_configaddr = (paddr_t)bh;
366 1.1 mrg }
367 1.1 mrg
368 1.1 mrg /*
369 1.1 mrg * SUNW,psycho initialisation ..
370 1.1 mrg * - XXX what do we do here?
371 1.1 mrg *
372 1.1 mrg * i think that an attaching psycho should here find it's partner psycho
373 1.1 mrg * and if they haven't been attached yet, allocate both psycho_pbm's and
374 1.1 mrg * fill them both in here, and when the partner attaches, there is little
375 1.1 mrg * to do... perhaps keep a static array of what psycho have been found so
376 1.1 mrg * far (or perhaps those that have not yet been finished). .mrg.
377 1.1 mrg * note that the partner can be found via matching `ranges' properties.
378 1.1 mrg */
379 1.1 mrg static void
380 1.1 mrg psycho_init(sc, pba)
381 1.1 mrg struct psycho_softc *sc;
382 1.1 mrg struct pcibus_attach_args *pba;
383 1.1 mrg {
384 1.3 mrg #if 1
385 1.3 mrg panic("can't do SUNW,psycho yet");
386 1.3 mrg #else
387 1.1 mrg
388 1.1 mrg /*
389 1.3 mrg * OK, so the deal here is:
390 1.3 mrg * - given our base register address, search our sibling
391 1.3 mrg * devices for a match.
392 1.3 mrg * - if we find a match, we are attaching an almost
393 1.3 mrg * already setup PCI bus, the partner already done.
394 1.3 mrg * - otherwise, we are doing the hard slog.
395 1.1 mrg */
396 1.3 mrg for (n = 0; n < psycho_cd.cd_ndevs; n++) {
397 1.3 mrg psycho_softc *osc = &psycho_cd.cd_devs[n];
398 1.3 mrg
399 1.3 mrg /*
400 1.3 mrg * I am not myself.
401 1.3 mrg */
402 1.3 mrg if (osc == sc || osc->sc_regs != sc->sc_regs)
403 1.3 mrg continue;
404 1.3 mrg
405 1.3 mrg /*
406 1.3 mrg * OK, so we found a matching regs that wasn't me,
407 1.3 mrg * so that must make me partly attached. Finish it.
408 1.3 mrg */
409 1.3 mrg }
410 1.3 mrg
411 1.3 mrg /* Oh, dear. OK, lets get started */
412 1.3 mrg
413 1.3 mrg /* who? said a voice, incredulous */
414 1.3 mrg sc->sc_mode = PSYCHO_MODE_PSYCHO_A;
415 1.3 mrg printf("psycho: ");
416 1.3 mrg #endif
417 1.1 mrg }
418 1.1 mrg
419 1.1 mrg /*
420 1.1 mrg * PCI bus support
421 1.1 mrg */
422 1.1 mrg
423 1.1 mrg /*
424 1.1 mrg * allocate a PCI chipset tag and set it's cookie.
425 1.1 mrg */
426 1.1 mrg static pci_chipset_tag_t
427 1.1 mrg psycho_alloc_chipset(pp, node, pc)
428 1.1 mrg struct psycho_pbm *pp;
429 1.1 mrg int node;
430 1.1 mrg pci_chipset_tag_t pc;
431 1.1 mrg {
432 1.1 mrg pci_chipset_tag_t npc;
433 1.1 mrg
434 1.1 mrg npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
435 1.1 mrg if (npc == NULL)
436 1.1 mrg panic("could not allocate pci_chipset_tag_t");
437 1.1 mrg memcpy(npc, pc, sizeof *pc);
438 1.1 mrg npc->cookie = pp;
439 1.1 mrg npc->node = node;
440 1.1 mrg
441 1.1 mrg return (npc);
442 1.1 mrg }
443 1.1 mrg
444 1.1 mrg /*
445 1.1 mrg * grovel the OBP for various psycho properties
446 1.1 mrg */
447 1.1 mrg static void
448 1.1 mrg psycho_get_bus_range(node, brp)
449 1.1 mrg int node;
450 1.1 mrg int *brp;
451 1.1 mrg {
452 1.1 mrg int n;
453 1.1 mrg
454 1.1 mrg if (getprop(node, "bus-range", sizeof(*brp), &n, (void **)&brp))
455 1.1 mrg panic("could not get psycho bus-range");
456 1.1 mrg if (n != 2)
457 1.1 mrg panic("broken psycho bus-range");
458 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n", node, brp[0], brp[1]));
459 1.1 mrg }
460 1.1 mrg
461 1.1 mrg static void
462 1.1 mrg psycho_get_ranges(node, rp, np)
463 1.1 mrg int node;
464 1.1 mrg struct psycho_ranges **rp;
465 1.1 mrg int *np;
466 1.1 mrg {
467 1.1 mrg
468 1.1 mrg if (getprop(node, "ranges", sizeof(**rp), np, (void **)rp))
469 1.1 mrg panic("could not get psycho ranges");
470 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
471 1.1 mrg }
472 1.1 mrg
473 1.1 mrg static void
474 1.1 mrg psycho_get_registers(node, rp, np)
475 1.1 mrg int node;
476 1.1 mrg struct psycho_registers **rp;
477 1.1 mrg int *np;
478 1.1 mrg {
479 1.1 mrg
480 1.1 mrg if (getprop(node, "reg", sizeof(**rp), np, (void **)rp))
481 1.1 mrg panic("could not get psycho registers");
482 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `reg' for node %08x: %d entries\n", node, *np));
483 1.1 mrg }
484 1.1 mrg
485 1.1 mrg static void
486 1.1 mrg psycho_get_intmap(node, imp, np)
487 1.1 mrg int node;
488 1.1 mrg struct psycho_interrupt_map **imp;
489 1.1 mrg int *np;
490 1.1 mrg {
491 1.1 mrg
492 1.1 mrg if (getprop(node, "interrupt-map", sizeof(**imp), np, (void **)imp))
493 1.1 mrg panic("could not get psycho interrupt-map");
494 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `interupt-map' for node %08x\n", node));
495 1.1 mrg }
496 1.1 mrg
497 1.1 mrg static void
498 1.1 mrg psycho_get_intmapmask(node, immp)
499 1.1 mrg int node;
500 1.1 mrg struct psycho_interrupt_map_mask *immp;
501 1.1 mrg {
502 1.1 mrg int n;
503 1.1 mrg
504 1.1 mrg if (getprop(node, "interrupt-map-mask", sizeof(*immp), &n,
505 1.1 mrg (void **)&immp))
506 1.1 mrg panic("could not get psycho interrupt-map-mask");
507 1.1 mrg if (n != 1)
508 1.1 mrg panic("broken psycho interrupt-map-mask");
509 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `interrupt-map-mask' for node %08x\n", node));
510 1.1 mrg }
511 1.1 mrg
512 1.1 mrg /*
513 1.1 mrg * initialise the IOMMU..
514 1.1 mrg */
515 1.1 mrg void
516 1.1 mrg psycho_iommu_init(sc)
517 1.1 mrg struct psycho_softc *sc;
518 1.1 mrg {
519 1.1 mrg char *name;
520 1.1 mrg
521 1.1 mrg /* punch in our copies */
522 1.1 mrg sc->sc_is.is_bustag = sc->sc_bustag;
523 1.1 mrg sc->sc_is.is_iommu = &sc->sc_regs->psy_iommu;
524 1.7 mrg /* IIi does not have streaming buffers */
525 1.7 mrg if (sc->sc_mode != PSYCHO_MODE_SABRE)
526 1.7 mrg sc->sc_is.is_sb = &sc->sc_regs->psy_iommu_strbuf;
527 1.7 mrg else
528 1.7 mrg sc->sc_is.is_sb = 0;
529 1.1 mrg
530 1.1 mrg /* give us a nice name.. */
531 1.1 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
532 1.1 mrg if (name == 0)
533 1.1 mrg panic("couldn't malloc iommu name");
534 1.1 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
535 1.1 mrg
536 1.1 mrg /* XXX XXX XXX FIX ME tsbsize XXX XXX XXX */
537 1.1 mrg iommu_init(name, &sc->sc_is, 0);
538 1.7 mrg }
539 1.7 mrg
540 1.7 mrg /*
541 1.7 mrg * below here is bus space and bus dma support
542 1.7 mrg */
543 1.7 mrg bus_space_tag_t
544 1.7 mrg psycho_alloc_bus_tag(pp, type)
545 1.7 mrg struct psycho_pbm *pp;
546 1.7 mrg int type;
547 1.7 mrg {
548 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
549 1.7 mrg bus_space_tag_t bt;
550 1.7 mrg
551 1.7 mrg bt = (bus_space_tag_t)
552 1.7 mrg malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
553 1.7 mrg if (bt == NULL)
554 1.7 mrg panic("could not allocate psycho bus tag");
555 1.7 mrg
556 1.7 mrg bzero(bt, sizeof *bt);
557 1.7 mrg bt->cookie = pp;
558 1.7 mrg bt->parent = sc->sc_bustag;
559 1.7 mrg bt->type = type;
560 1.7 mrg bt->sparc_bus_map = _psycho_bus_map;
561 1.7 mrg bt->sparc_bus_mmap = psycho_bus_mmap;
562 1.7 mrg bt->sparc_intr_establish = psycho_intr_establish;
563 1.7 mrg return (bt);
564 1.7 mrg }
565 1.7 mrg
566 1.7 mrg bus_dma_tag_t
567 1.7 mrg psycho_alloc_dma_tag(pp)
568 1.7 mrg struct psycho_pbm *pp;
569 1.7 mrg {
570 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
571 1.7 mrg bus_dma_tag_t dt, pdt = sc->sc_dmatag;
572 1.7 mrg
573 1.7 mrg dt = (bus_dma_tag_t)
574 1.7 mrg malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
575 1.7 mrg if (dt == NULL)
576 1.7 mrg panic("could not allocate psycho dma tag");
577 1.7 mrg
578 1.7 mrg bzero(dt, sizeof *dt);
579 1.7 mrg dt->_cookie = pp;
580 1.7 mrg dt->_parent = pdt;
581 1.7 mrg #define PCOPY(x) dt->x = pdt->x
582 1.7 mrg PCOPY(_dmamap_create);
583 1.7 mrg PCOPY(_dmamap_destroy);
584 1.7 mrg dt->_dmamap_load = psycho_dmamap_load;
585 1.7 mrg PCOPY(_dmamap_load_mbuf);
586 1.7 mrg PCOPY(_dmamap_load_uio);
587 1.7 mrg PCOPY(_dmamap_load_raw);
588 1.7 mrg dt->_dmamap_unload = psycho_dmamap_unload;
589 1.7 mrg dt->_dmamap_sync = psycho_dmamap_sync;
590 1.7 mrg dt->_dmamem_alloc = psycho_dmamem_alloc;
591 1.7 mrg dt->_dmamem_free = psycho_dmamem_free;
592 1.7 mrg dt->_dmamem_map = psycho_dmamem_map;
593 1.7 mrg dt->_dmamem_unmap = psycho_dmamem_unmap;
594 1.7 mrg PCOPY(_dmamem_mmap);
595 1.7 mrg #undef PCOPY
596 1.7 mrg return (dt);
597 1.7 mrg }
598 1.7 mrg
599 1.7 mrg /*
600 1.7 mrg * bus space support. <sparc64/dev/psychoreg.h> has a discussion about
601 1.7 mrg * PCI physical addresses.
602 1.7 mrg */
603 1.7 mrg
604 1.7 mrg static int get_childspace __P((int));
605 1.7 mrg
606 1.7 mrg static int
607 1.7 mrg get_childspace(type)
608 1.7 mrg int type;
609 1.7 mrg {
610 1.7 mrg int ss;
611 1.7 mrg
612 1.7 mrg switch (type) {
613 1.7 mrg case PCI_CONFIG_BUS_SPACE:
614 1.7 mrg ss = 0x00;
615 1.7 mrg break;
616 1.7 mrg case PCI_IO_BUS_SPACE:
617 1.7 mrg ss = 0x01;
618 1.7 mrg break;
619 1.7 mrg case PCI_MEMORY_BUS_SPACE:
620 1.7 mrg ss = 0x02;
621 1.7 mrg break;
622 1.7 mrg #if 0
623 1.7 mrg /* we don't do 64 bit memory space */
624 1.7 mrg case PCI_MEMORY64_BUS_SPACE:
625 1.7 mrg ss = 0x03;
626 1.7 mrg break;
627 1.7 mrg #endif
628 1.7 mrg default:
629 1.7 mrg panic("get_childspace: unknown bus type");
630 1.7 mrg }
631 1.7 mrg
632 1.7 mrg return (ss);
633 1.7 mrg }
634 1.7 mrg
635 1.7 mrg static int
636 1.7 mrg _psycho_bus_map(t, btype, offset, size, flags, vaddr, hp)
637 1.7 mrg bus_space_tag_t t;
638 1.7 mrg bus_type_t btype;
639 1.7 mrg bus_addr_t offset;
640 1.7 mrg bus_size_t size;
641 1.7 mrg int flags;
642 1.7 mrg vaddr_t vaddr;
643 1.7 mrg bus_space_handle_t *hp;
644 1.7 mrg {
645 1.7 mrg struct psycho_pbm *pp = t->cookie;
646 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
647 1.7 mrg int i, ss;
648 1.7 mrg
649 1.7 mrg DPRINTF(PDB_BUSMAP, ("_psycho_bus_map: type %d off %qx sz %qx flags %d va %p", t->type, offset, size, flags, vaddr));
650 1.7 mrg
651 1.7 mrg ss = get_childspace(t->type);
652 1.7 mrg DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
653 1.7 mrg
654 1.7 mrg
655 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
656 1.7 mrg bus_addr_t paddr;
657 1.7 mrg
658 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
659 1.7 mrg continue;
660 1.7 mrg
661 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
662 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
663 1.7 mrg DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr space %lx offset %lx paddr %qx\n",
664 1.7 mrg (long)ss, (long)offset, paddr));
665 1.7 mrg return (bus_space_map2(sc->sc_bustag, t->type, paddr,
666 1.7 mrg size, flags, vaddr, hp));
667 1.7 mrg }
668 1.7 mrg DPRINTF(PDB_BUSMAP, (" FAILED\n"));
669 1.7 mrg return (EINVAL);
670 1.7 mrg }
671 1.7 mrg
672 1.7 mrg static int
673 1.7 mrg psycho_bus_mmap(t, btype, paddr, flags, hp)
674 1.7 mrg bus_space_tag_t t;
675 1.7 mrg bus_type_t btype;
676 1.7 mrg bus_addr_t paddr;
677 1.7 mrg int flags;
678 1.7 mrg bus_space_handle_t *hp;
679 1.7 mrg {
680 1.7 mrg bus_addr_t offset = paddr;
681 1.7 mrg struct psycho_pbm *pp = t->cookie;
682 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
683 1.7 mrg int i, ss;
684 1.7 mrg
685 1.7 mrg ss = get_childspace(t->type);
686 1.7 mrg
687 1.7 mrg DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: type %d flags %d pa %qx\n", btype, flags, paddr));
688 1.7 mrg
689 1.7 mrg for (i = 0; i < pp->pp_nrange; i++) {
690 1.7 mrg bus_addr_t paddr;
691 1.7 mrg
692 1.7 mrg if (((pp->pp_range[i].cspace >> 24) & 0x03) != ss)
693 1.7 mrg continue;
694 1.7 mrg
695 1.7 mrg paddr = pp->pp_range[i].phys_lo + offset;
696 1.7 mrg paddr |= ((bus_addr_t)pp->pp_range[i].phys_hi<<32);
697 1.7 mrg DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr space %lx offset %lx paddr %qx\n",
698 1.7 mrg (long)ss, (long)offset, paddr));
699 1.7 mrg return (bus_space_mmap(sc->sc_bustag, 0, paddr,
700 1.7 mrg flags, hp));
701 1.7 mrg }
702 1.7 mrg
703 1.7 mrg return (-1);
704 1.7 mrg }
705 1.7 mrg
706 1.7 mrg /*
707 1.7 mrg * interrupt mapping. this tells what sparc ipl any given ino runs at.
708 1.7 mrg */
709 1.7 mrg static int pci_ino_to_ipl_table[] = {
710 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 0, INTA#/B#/C#/D# */
711 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 1, INTA#/B#/C#/D# */
712 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 2, INTA#/B#/C#/D# (unavailable) */
713 1.7 mrg 0, 0, 0, 0, /* PCI A, Slot 3, INTA#/B#/C#/D# (unavailable) */
714 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 0, INTA#/B#/C#/D# */
715 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 0, INTA#/B#/C#/D# */
716 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 2, INTA#/B#/C#/D# */
717 1.7 mrg 0, 0, 0, 0, /* PCI B, Slot 3, INTA#/B#/C#/D# */
718 1.7 mrg 4, /* SCSI */
719 1.7 mrg 6, /* Ethernet */
720 1.7 mrg 3, /* Parallel */
721 1.7 mrg 9, /* Audio Record */
722 1.7 mrg 9, /* Audio Playback */
723 1.7 mrg 14, /* Power Fail */
724 1.7 mrg 4, /* Keyboard/Mouse/Serial */
725 1.7 mrg 8, /* Floppy */
726 1.7 mrg 14, /* Thermal Warning */
727 1.7 mrg 12, /* Keyboard */
728 1.7 mrg 12, /* Mouse */
729 1.7 mrg 12, /* Serial */
730 1.7 mrg 0, /* Reserved */
731 1.7 mrg 0, /* Reserved */
732 1.7 mrg 14, /* Uncorrectable ECC error */
733 1.7 mrg 14, /* Correctable ECC error */
734 1.7 mrg 14, /* PCI A bus error */
735 1.7 mrg 14, /* PCI B bus error */
736 1.7 mrg 14, /* power management */
737 1.7 mrg };
738 1.7 mrg
739 1.7 mrg int
740 1.7 mrg psycho_intr_map(tag, pin, line, ihp)
741 1.7 mrg pcitag_t tag;
742 1.7 mrg int pin;
743 1.7 mrg int line;
744 1.7 mrg pci_intr_handle_t *ihp;
745 1.7 mrg {
746 1.7 mrg
747 1.7 mrg if (line < 0 || line > 0x32)
748 1.7 mrg panic("psycho_intr_map: line line < 0 || line > 0x32");
749 1.7 mrg
750 1.7 mrg /* UltraSPARC IIi does not use this register, but we have set it */
751 1.7 mrg (*ihp) = line;
752 1.7 mrg return (0);
753 1.7 mrg }
754 1.7 mrg
755 1.7 mrg /*
756 1.7 mrg * install an interrupt handler for a PCI device
757 1.7 mrg */
758 1.7 mrg void *
759 1.7 mrg psycho_intr_establish(t, level, flags, handler, arg)
760 1.7 mrg bus_space_tag_t t;
761 1.7 mrg int level;
762 1.7 mrg int flags;
763 1.7 mrg int (*handler) __P((void *));
764 1.7 mrg void *arg;
765 1.7 mrg {
766 1.7 mrg struct psycho_pbm *pp = t->cookie;
767 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
768 1.7 mrg struct intrhand *ih;
769 1.7 mrg int ino;
770 1.7 mrg long vec = level;
771 1.7 mrg
772 1.7 mrg ih = (struct intrhand *)
773 1.7 mrg malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
774 1.7 mrg if (ih == NULL)
775 1.7 mrg return (NULL);
776 1.7 mrg
777 1.7 mrg DPRINTF(PDB_INTR, ("\npsycho_intr_establish: level %x", level));
778 1.7 mrg ino = INTINO(vec);
779 1.7 mrg DPRINTF(PDB_INTR, (" ino %x", ino));
780 1.7 mrg if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) == 0) {
781 1.7 mrg volatile int64_t *intrmapptr, *intrclrptr;
782 1.7 mrg int64_t intrmap = 0;
783 1.7 mrg int i;
784 1.7 mrg
785 1.7 mrg DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %lx\nHunting for IRQ...\n",
786 1.7 mrg (long)ino, intrlev[ino]));
787 1.7 mrg if ((ino & INTMAP_OBIO) == 0) {
788 1.7 mrg /*
789 1.7 mrg * there are only 8 PCI interrupt INO's available
790 1.7 mrg */
791 1.7 mrg i = INTPCIINOX(vec);
792 1.7 mrg
793 1.7 mrg intrmapptr = &((&sc->sc_regs->pcia_slot0_int)[i]);
794 1.7 mrg intrclrptr = &sc->sc_regs->pcia0_clr_int[i<<2];
795 1.7 mrg
796 1.7 mrg DPRINTF(PDB_INTR, ("- turning on PCI intr %d", i));
797 1.7 mrg } else {
798 1.7 mrg /*
799 1.7 mrg * there are INTPCI_MAXOBINO (0x16) OBIO interrupts
800 1.7 mrg * available here (i think).
801 1.7 mrg */
802 1.7 mrg i = INTPCIOBINOX(vec);
803 1.7 mrg if (i > INTPCI_MAXOBINO)
804 1.7 mrg panic("ino %d", vec);
805 1.7 mrg
806 1.7 mrg intrmapptr = &((&sc->sc_regs->scsi_int_map)[i]);
807 1.7 mrg intrclrptr = &((&sc->sc_regs->scsi_clr_int)[i]);
808 1.7 mrg
809 1.7 mrg DPRINTF(PDB_INTR, ("- turning on OBIO intr %d", i));
810 1.7 mrg }
811 1.7 mrg
812 1.7 mrg /* Register the map and clear intr registers */
813 1.7 mrg ih->ih_map = intrmapptr;
814 1.7 mrg ih->ih_clr = intrclrptr;
815 1.7 mrg
816 1.7 mrg /*
817 1.7 mrg * Read the current value as we can't change it besides the
818 1.7 mrg * valid bit so so make sure only this bit is changed.
819 1.7 mrg */
820 1.7 mrg intrmap = *intrmapptr;
821 1.7 mrg DPRINTF(PDB_INTR, ("; read intrmap = %016qx", intrmap));
822 1.7 mrg
823 1.7 mrg /* Enable the interrupt */
824 1.7 mrg intrmap |= INTMAP_V;
825 1.7 mrg DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
826 1.7 mrg DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n", intrmap));
827 1.7 mrg *intrmapptr = intrmap;
828 1.7 mrg DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
829 1.7 mrg (intrmap = *intrmapptr)));
830 1.7 mrg }
831 1.7 mrg #ifdef DEBUG
832 1.7 mrg if (psycho_debug & PDB_INTR) {
833 1.7 mrg long i;
834 1.7 mrg
835 1.7 mrg for (i = 0; i < 500000000; i++)
836 1.7 mrg continue;
837 1.7 mrg }
838 1.7 mrg #endif
839 1.7 mrg
840 1.7 mrg ih->ih_fun = handler;
841 1.7 mrg ih->ih_arg = arg;
842 1.7 mrg ih->ih_number = ino | 0x7c0;
843 1.7 mrg ih->ih_pil = pci_ino_to_ipl_table[ino];
844 1.7 mrg DPRINTF(PDB_INTR, ("; installing handler %p with ino %u pil %u\n",
845 1.7 mrg handler, (u_int)ino, (u_int)ih->ih_pil));
846 1.7 mrg intr_establish(ih->ih_pil, ih);
847 1.7 mrg return (ih);
848 1.7 mrg }
849 1.7 mrg
850 1.7 mrg /*
851 1.7 mrg * hooks into the iommu dvma calls.
852 1.7 mrg */
853 1.7 mrg int
854 1.7 mrg psycho_dmamap_load(t, map, buf, buflen, p, flags)
855 1.7 mrg bus_dma_tag_t t;
856 1.7 mrg bus_dmamap_t map;
857 1.7 mrg void *buf;
858 1.7 mrg bus_size_t buflen;
859 1.7 mrg struct proc *p;
860 1.7 mrg int flags;
861 1.7 mrg {
862 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
863 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
864 1.7 mrg
865 1.7 mrg return (iommu_dvmamap_load(t, &sc->sc_is, map, buf, buflen, p, flags));
866 1.7 mrg }
867 1.7 mrg
868 1.7 mrg void
869 1.7 mrg psycho_dmamap_unload(t, map)
870 1.7 mrg bus_dma_tag_t t;
871 1.7 mrg bus_dmamap_t map;
872 1.7 mrg {
873 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
874 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
875 1.7 mrg
876 1.7 mrg iommu_dvmamap_unload(t, &sc->sc_is, map);
877 1.7 mrg }
878 1.7 mrg
879 1.7 mrg void
880 1.7 mrg psycho_dmamap_sync(t, map, offset, len, ops)
881 1.7 mrg bus_dma_tag_t t;
882 1.7 mrg bus_dmamap_t map;
883 1.7 mrg bus_addr_t offset;
884 1.7 mrg bus_size_t len;
885 1.7 mrg int ops;
886 1.7 mrg {
887 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
888 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
889 1.7 mrg
890 1.7 mrg iommu_dvmamap_sync(t, &sc->sc_is, map, offset, len, ops);
891 1.7 mrg bus_dmamap_sync(t->_parent, map, offset, len, ops);
892 1.7 mrg }
893 1.7 mrg
894 1.7 mrg int
895 1.7 mrg psycho_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
896 1.7 mrg bus_dma_tag_t t;
897 1.7 mrg bus_size_t size;
898 1.7 mrg bus_size_t alignment;
899 1.7 mrg bus_size_t boundary;
900 1.7 mrg bus_dma_segment_t *segs;
901 1.7 mrg int nsegs;
902 1.7 mrg int *rsegs;
903 1.7 mrg int flags;
904 1.7 mrg {
905 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
906 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
907 1.7 mrg
908 1.7 mrg return (iommu_dvmamem_alloc(t, &sc->sc_is, size, alignment, boundary,
909 1.7 mrg segs, nsegs, rsegs, flags));
910 1.7 mrg }
911 1.7 mrg
912 1.7 mrg void
913 1.7 mrg psycho_dmamem_free(t, segs, nsegs)
914 1.7 mrg bus_dma_tag_t t;
915 1.7 mrg bus_dma_segment_t *segs;
916 1.7 mrg int nsegs;
917 1.7 mrg {
918 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
919 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
920 1.7 mrg
921 1.7 mrg iommu_dvmamem_free(t, &sc->sc_is, segs, nsegs);
922 1.7 mrg }
923 1.7 mrg
924 1.7 mrg int
925 1.7 mrg psycho_dmamem_map(t, segs, nsegs, size, kvap, flags)
926 1.7 mrg bus_dma_tag_t t;
927 1.7 mrg bus_dma_segment_t *segs;
928 1.7 mrg int nsegs;
929 1.7 mrg size_t size;
930 1.7 mrg caddr_t *kvap;
931 1.7 mrg int flags;
932 1.7 mrg {
933 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
934 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
935 1.7 mrg
936 1.7 mrg return (iommu_dvmamem_map(t, &sc->sc_is, segs, nsegs, size, kvap, flags));
937 1.7 mrg }
938 1.7 mrg
939 1.7 mrg void
940 1.7 mrg psycho_dmamem_unmap(t, kva, size)
941 1.7 mrg bus_dma_tag_t t;
942 1.7 mrg caddr_t kva;
943 1.7 mrg size_t size;
944 1.7 mrg {
945 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
946 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
947 1.7 mrg
948 1.7 mrg iommu_dvmamem_unmap(t, &sc->sc_is, kva, size);
949 1.1 mrg }
950