psycho.c revision 1.71 1 1.71 nakayama /* $NetBSD: psycho.c,v 1.71 2004/03/22 12:21:58 nakayama Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.46 eeh * Copyright (c) 2001, 2002 Eduardo E. Horvath
5 1.3 mrg * Copyright (c) 1999, 2000 Matthew R. Green
6 1.1 mrg * All rights reserved.
7 1.1 mrg *
8 1.1 mrg * Redistribution and use in source and binary forms, with or without
9 1.1 mrg * modification, are permitted provided that the following conditions
10 1.1 mrg * are met:
11 1.1 mrg * 1. Redistributions of source code must retain the above copyright
12 1.1 mrg * notice, this list of conditions and the following disclaimer.
13 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mrg * notice, this list of conditions and the following disclaimer in the
15 1.1 mrg * documentation and/or other materials provided with the distribution.
16 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
17 1.1 mrg * derived from this software without specific prior written permission.
18 1.1 mrg *
19 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
21 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
24 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
26 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
27 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.1 mrg * SUCH DAMAGE.
30 1.1 mrg */
31 1.64 lukem
32 1.64 lukem #include <sys/cdefs.h>
33 1.71 nakayama __KERNEL_RCSID(0, "$NetBSD: psycho.c,v 1.71 2004/03/22 12:21:58 nakayama Exp $");
34 1.1 mrg
35 1.7 mrg #include "opt_ddb.h"
36 1.7 mrg
37 1.1 mrg /*
38 1.34 eeh * Support for `psycho' and `psycho+' UPA to PCI bridge and
39 1.34 eeh * UltraSPARC IIi and IIe `sabre' PCI controllers.
40 1.1 mrg */
41 1.1 mrg
42 1.1 mrg #ifdef DEBUG
43 1.7 mrg #define PDB_PROM 0x01
44 1.34 eeh #define PDB_BUSMAP 0x02
45 1.34 eeh #define PDB_INTR 0x04
46 1.3 mrg int psycho_debug = 0x0;
47 1.1 mrg #define DPRINTF(l, s) do { if (psycho_debug & l) printf s; } while (0)
48 1.1 mrg #else
49 1.1 mrg #define DPRINTF(l, s)
50 1.1 mrg #endif
51 1.1 mrg
52 1.1 mrg #include <sys/param.h>
53 1.7 mrg #include <sys/device.h>
54 1.7 mrg #include <sys/errno.h>
55 1.1 mrg #include <sys/extent.h>
56 1.7 mrg #include <sys/malloc.h>
57 1.7 mrg #include <sys/systm.h>
58 1.1 mrg #include <sys/time.h>
59 1.34 eeh #include <sys/reboot.h>
60 1.1 mrg
61 1.58 nakayama #include <uvm/uvm.h>
62 1.58 nakayama
63 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
64 1.1 mrg #include <machine/bus.h>
65 1.1 mrg #include <machine/autoconf.h>
66 1.18 eeh #include <machine/psl.h>
67 1.1 mrg
68 1.1 mrg #include <dev/pci/pcivar.h>
69 1.1 mrg #include <dev/pci/pcireg.h>
70 1.60 martin #include <dev/sysmon/sysmon_taskq.h>
71 1.1 mrg
72 1.1 mrg #include <sparc64/dev/iommureg.h>
73 1.1 mrg #include <sparc64/dev/iommuvar.h>
74 1.1 mrg #include <sparc64/dev/psychoreg.h>
75 1.1 mrg #include <sparc64/dev/psychovar.h>
76 1.7 mrg #include <sparc64/sparc64/cache.h>
77 1.1 mrg
78 1.8 mrg #include "ioconf.h"
79 1.8 mrg
80 1.1 mrg static pci_chipset_tag_t psycho_alloc_chipset __P((struct psycho_pbm *, int,
81 1.1 mrg pci_chipset_tag_t));
82 1.58 nakayama static struct extent *psycho_alloc_extent __P((struct psycho_pbm *, int, int,
83 1.58 nakayama char *));
84 1.1 mrg static void psycho_get_bus_range __P((int, int *));
85 1.1 mrg static void psycho_get_ranges __P((int, struct psycho_ranges **, int *));
86 1.34 eeh static void psycho_set_intr __P((struct psycho_softc *, int, void *,
87 1.34 eeh u_int64_t *, u_int64_t *));
88 1.34 eeh
89 1.34 eeh /* Interrupt handlers */
90 1.34 eeh static int psycho_ue __P((void *));
91 1.34 eeh static int psycho_ce __P((void *));
92 1.34 eeh static int psycho_bus_a __P((void *));
93 1.34 eeh static int psycho_bus_b __P((void *));
94 1.34 eeh static int psycho_powerfail __P((void *));
95 1.34 eeh static int psycho_wakeup __P((void *));
96 1.34 eeh
97 1.1 mrg
98 1.1 mrg /* IOMMU support */
99 1.13 eeh static void psycho_iommu_init __P((struct psycho_softc *, int));
100 1.1 mrg
101 1.7 mrg /*
102 1.61 wiz * bus space and bus DMA support for UltraSPARC `psycho'. note that most
103 1.61 wiz * of the bus DMA support is provided by the iommu dvma controller.
104 1.7 mrg */
105 1.58 nakayama static int get_childspace __P((int));
106 1.58 nakayama static struct psycho_ranges *get_psychorange __P((struct psycho_pbm *, int));
107 1.58 nakayama
108 1.44 eeh static paddr_t psycho_bus_mmap __P((bus_space_tag_t, bus_addr_t, off_t,
109 1.44 eeh int, int));
110 1.44 eeh static int _psycho_bus_map __P((bus_space_tag_t, bus_addr_t, bus_size_t, int,
111 1.44 eeh vaddr_t, bus_space_handle_t *));
112 1.57 pk static void *psycho_intr_establish __P((bus_space_tag_t, int, int,
113 1.56 pk int (*) __P((void *)), void *, void(*)__P((void))));
114 1.7 mrg
115 1.7 mrg static int psycho_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
116 1.7 mrg bus_size_t, struct proc *, int));
117 1.7 mrg static void psycho_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
118 1.9 eeh static int psycho_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
119 1.9 eeh bus_dma_segment_t *, int, bus_size_t, int));
120 1.7 mrg static void psycho_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
121 1.7 mrg bus_size_t, int));
122 1.7 mrg int psycho_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t, bus_size_t,
123 1.7 mrg bus_dma_segment_t *, int, int *, int));
124 1.7 mrg void psycho_dmamem_free __P((bus_dma_tag_t, bus_dma_segment_t *, int));
125 1.7 mrg int psycho_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *, int, size_t,
126 1.7 mrg caddr_t *, int));
127 1.7 mrg void psycho_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
128 1.7 mrg
129 1.7 mrg /* base pci_chipset */
130 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
131 1.1 mrg
132 1.60 martin /* power button handlers */
133 1.60 martin static void psycho_register_power_button(struct psycho_softc *sc);
134 1.60 martin static void psycho_power_button_pressed(void *arg);
135 1.60 martin
136 1.1 mrg /*
137 1.1 mrg * autoconfiguration
138 1.1 mrg */
139 1.1 mrg static int psycho_match __P((struct device *, struct cfdata *, void *));
140 1.1 mrg static void psycho_attach __P((struct device *, struct device *, void *));
141 1.1 mrg static int psycho_print __P((void *aux, const char *p));
142 1.1 mrg
143 1.54 thorpej CFATTACH_DECL(psycho, sizeof(struct psycho_softc),
144 1.55 thorpej psycho_match, psycho_attach, NULL, NULL);
145 1.1 mrg
146 1.1 mrg /*
147 1.34 eeh * "sabre" is the UltraSPARC IIi onboard UPA to PCI bridge. It manages a
148 1.34 eeh * single PCI bus and does not have a streaming buffer. It often has an APB
149 1.34 eeh * (advanced PCI bridge) connected to it, which was designed specifically for
150 1.34 eeh * the IIi. The APB let's the IIi handle two independednt PCI buses, and
151 1.34 eeh * appears as two "simba"'s underneath the sabre.
152 1.34 eeh *
153 1.34 eeh * "psycho" and "psycho+" is a dual UPA to PCI bridge. It sits on the UPA bus
154 1.34 eeh * and manages two PCI buses. "psycho" has two 64-bit 33MHz buses, while
155 1.34 eeh * "psycho+" controls both a 64-bit 33Mhz and a 64-bit 66Mhz PCI bus. You
156 1.34 eeh * will usually find a "psycho+" since I don't think the original "psycho"
157 1.34 eeh * ever shipped, and if it did it would be in the U30.
158 1.34 eeh *
159 1.34 eeh * Each "psycho" PCI bus appears as a separate OFW node, but since they are
160 1.34 eeh * both part of the same IC, they only have a single register space. As such,
161 1.34 eeh * they need to be configured together, even though the autoconfiguration will
162 1.34 eeh * attach them separately.
163 1.34 eeh *
164 1.34 eeh * On UltraIIi machines, "sabre" itself usually takes pci0, with "simba" often
165 1.34 eeh * as pci1 and pci2, although they have been implemented with other PCI bus
166 1.34 eeh * numbers on some machines.
167 1.34 eeh *
168 1.34 eeh * On UltraII machines, there can be any number of "psycho+" ICs, each
169 1.34 eeh * providing two PCI buses.
170 1.34 eeh *
171 1.34 eeh *
172 1.34 eeh * XXXX The psycho/sabre node has an `interrupts' attribute. They contain
173 1.34 eeh * the values of the following interrupts in this order:
174 1.1 mrg *
175 1.34 eeh * PCI Bus Error (30)
176 1.34 eeh * DMA UE (2e)
177 1.34 eeh * DMA CE (2f)
178 1.34 eeh * Power Fail (25)
179 1.34 eeh *
180 1.34 eeh * We really should attach handlers for each.
181 1.1 mrg *
182 1.1 mrg */
183 1.35 eeh
184 1.1 mrg #define ROM_PCI_NAME "pci"
185 1.35 eeh
186 1.35 eeh struct psycho_names {
187 1.35 eeh char *p_name;
188 1.35 eeh int p_type;
189 1.35 eeh } psycho_names[] = {
190 1.35 eeh { "SUNW,psycho", PSYCHO_MODE_PSYCHO },
191 1.35 eeh { "pci108e,8000", PSYCHO_MODE_PSYCHO },
192 1.35 eeh { "SUNW,sabre", PSYCHO_MODE_SABRE },
193 1.35 eeh { "pci108e,a000", PSYCHO_MODE_SABRE },
194 1.35 eeh { "pci108e,a001", PSYCHO_MODE_SABRE },
195 1.35 eeh { NULL, 0 }
196 1.35 eeh };
197 1.1 mrg
198 1.1 mrg static int
199 1.1 mrg psycho_match(parent, match, aux)
200 1.1 mrg struct device *parent;
201 1.1 mrg struct cfdata *match;
202 1.1 mrg void *aux;
203 1.1 mrg {
204 1.1 mrg struct mainbus_attach_args *ma = aux;
205 1.69 pk char *model = prom_getpropstring(ma->ma_node, "model");
206 1.35 eeh int i;
207 1.1 mrg
208 1.1 mrg /* match on a name of "pci" and a sabre or a psycho */
209 1.35 eeh if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0) {
210 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
211 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0)
212 1.35 eeh return (1);
213 1.35 eeh
214 1.69 pk model = prom_getpropstring(ma->ma_node, "compatible");
215 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
216 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0)
217 1.35 eeh return (1);
218 1.35 eeh }
219 1.1 mrg return (0);
220 1.1 mrg }
221 1.1 mrg
222 1.68 petrov #ifdef DEBUG
223 1.68 petrov static void psycho_dump_intmap(struct psycho_softc *sc);
224 1.68 petrov static void
225 1.68 petrov psycho_dump_intmap(struct psycho_softc *sc)
226 1.68 petrov {
227 1.68 petrov volatile u_int64_t *intrmapptr = NULL;
228 1.68 petrov
229 1.68 petrov printf("psycho_dump_intmap: OBIO\n");
230 1.68 petrov
231 1.68 petrov for (intrmapptr = &sc->sc_regs->scsi_int_map;
232 1.68 petrov intrmapptr < &sc->sc_regs->ue_int_map;
233 1.68 petrov intrmapptr++)
234 1.71 nakayama printf("%p: %llx\n", intrmapptr,
235 1.71 nakayama (unsigned long long)*intrmapptr);
236 1.68 petrov
237 1.68 petrov printf("\tintmap:pci\n");
238 1.68 petrov for (intrmapptr = &sc->sc_regs->pcia_slot0_int;
239 1.68 petrov intrmapptr <= &sc->sc_regs->pcib_slot3_int;
240 1.68 petrov intrmapptr++)
241 1.71 nakayama printf("%p: %llx\n", intrmapptr,
242 1.71 nakayama (unsigned long long)*intrmapptr);
243 1.68 petrov
244 1.68 petrov printf("\tintmap:ffb\n");
245 1.68 petrov for (intrmapptr = &sc->sc_regs->ffb0_int_map;
246 1.68 petrov intrmapptr <= &sc->sc_regs->ffb1_int_map;
247 1.68 petrov intrmapptr++)
248 1.71 nakayama printf("%p: %llx\n", intrmapptr,
249 1.71 nakayama (unsigned long long)*intrmapptr);
250 1.68 petrov }
251 1.68 petrov #endif
252 1.68 petrov
253 1.34 eeh /*
254 1.34 eeh * SUNW,psycho initialisation ..
255 1.34 eeh * - find the per-psycho registers
256 1.34 eeh * - figure out the IGN.
257 1.34 eeh * - find our partner psycho
258 1.34 eeh * - configure ourselves
259 1.34 eeh * - bus range, bus,
260 1.34 eeh * - get interrupt-map and interrupt-map-mask
261 1.34 eeh * - setup the chipsets.
262 1.34 eeh * - if we're the first of the pair, initialise the IOMMU, otherwise
263 1.34 eeh * just copy it's tags and addresses.
264 1.34 eeh */
265 1.1 mrg static void
266 1.1 mrg psycho_attach(parent, self, aux)
267 1.1 mrg struct device *parent, *self;
268 1.1 mrg void *aux;
269 1.1 mrg {
270 1.1 mrg struct psycho_softc *sc = (struct psycho_softc *)self;
271 1.34 eeh struct psycho_softc *osc = NULL;
272 1.34 eeh struct psycho_pbm *pp;
273 1.47 thorpej struct pcibus_attach_args pba;
274 1.1 mrg struct mainbus_attach_args *ma = aux;
275 1.34 eeh bus_space_handle_t bh;
276 1.34 eeh u_int64_t csr;
277 1.35 eeh int psycho_br[2], n, i;
278 1.45 eeh bus_space_handle_t pci_ctl;
279 1.69 pk char *model = prom_getpropstring(ma->ma_node, "model");
280 1.1 mrg
281 1.1 mrg printf("\n");
282 1.1 mrg
283 1.1 mrg sc->sc_node = ma->ma_node;
284 1.1 mrg sc->sc_bustag = ma->ma_bustag;
285 1.1 mrg sc->sc_dmatag = ma->ma_dmatag;
286 1.1 mrg
287 1.1 mrg /*
288 1.45 eeh * Identify the device.
289 1.1 mrg */
290 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
291 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0) {
292 1.35 eeh sc->sc_mode = psycho_names[i].p_type;
293 1.35 eeh goto found;
294 1.35 eeh }
295 1.35 eeh
296 1.69 pk model = prom_getpropstring(ma->ma_node, "compatible");
297 1.35 eeh for (i=0; psycho_names[i].p_name; i++)
298 1.35 eeh if (strcmp(model, psycho_names[i].p_name) == 0) {
299 1.35 eeh sc->sc_mode = psycho_names[i].p_type;
300 1.35 eeh goto found;
301 1.35 eeh }
302 1.34 eeh
303 1.35 eeh panic("unknown psycho model %s", model);
304 1.35 eeh found:
305 1.1 mrg
306 1.1 mrg /*
307 1.22 pk * The psycho gets three register banks:
308 1.22 pk * (0) per-PBM configuration and status registers
309 1.22 pk * (1) per-PBM PCI configuration space, containing only the
310 1.22 pk * PBM 256-byte PCI header
311 1.22 pk * (2) the shared psycho configuration registers (struct psychoreg)
312 1.22 pk */
313 1.34 eeh
314 1.34 eeh /* Register layouts are different. stuupid. */
315 1.34 eeh if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
316 1.34 eeh sc->sc_basepaddr = (paddr_t)ma->ma_reg[2].ur_paddr;
317 1.34 eeh
318 1.34 eeh if (ma->ma_naddress > 2) {
319 1.45 eeh sparc_promaddr_to_handle(sc->sc_bustag,
320 1.45 eeh ma->ma_address[2], &sc->sc_bh);
321 1.45 eeh sparc_promaddr_to_handle(sc->sc_bustag,
322 1.45 eeh ma->ma_address[0], &pci_ctl);
323 1.45 eeh
324 1.34 eeh sc->sc_regs = (struct psychoreg *)
325 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
326 1.34 eeh } else if (ma->ma_nreg > 2) {
327 1.34 eeh
328 1.34 eeh /* We need to map this in ourselves. */
329 1.44 eeh if (bus_space_map(sc->sc_bustag,
330 1.34 eeh ma->ma_reg[2].ur_paddr,
331 1.45 eeh ma->ma_reg[2].ur_len, BUS_SPACE_MAP_LINEAR,
332 1.45 eeh &sc->sc_bh))
333 1.34 eeh panic("psycho_attach: cannot map regs");
334 1.45 eeh sc->sc_regs = (struct psychoreg *)
335 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
336 1.34 eeh
337 1.44 eeh if (bus_space_map(sc->sc_bustag,
338 1.34 eeh ma->ma_reg[0].ur_paddr,
339 1.45 eeh ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
340 1.45 eeh &pci_ctl))
341 1.34 eeh panic("psycho_attach: cannot map ctl");
342 1.34 eeh } else
343 1.34 eeh panic("psycho_attach: %d not enough registers",
344 1.34 eeh ma->ma_nreg);
345 1.68 petrov
346 1.34 eeh } else {
347 1.34 eeh sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
348 1.34 eeh
349 1.34 eeh if (ma->ma_naddress) {
350 1.45 eeh sparc_promaddr_to_handle(sc->sc_bustag,
351 1.45 eeh ma->ma_address[0], &sc->sc_bh);
352 1.34 eeh sc->sc_regs = (struct psychoreg *)
353 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
354 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
355 1.45 eeh offsetof(struct psychoreg, psy_pcictl),
356 1.45 eeh sizeof(struct pci_ctl), &pci_ctl);
357 1.34 eeh } else if (ma->ma_nreg) {
358 1.34 eeh
359 1.34 eeh /* We need to map this in ourselves. */
360 1.44 eeh if (bus_space_map(sc->sc_bustag,
361 1.34 eeh ma->ma_reg[0].ur_paddr,
362 1.45 eeh ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
363 1.45 eeh &sc->sc_bh))
364 1.34 eeh panic("psycho_attach: cannot map regs");
365 1.45 eeh sc->sc_regs = (struct psychoreg *)
366 1.45 eeh bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
367 1.45 eeh
368 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
369 1.45 eeh offsetof(struct psychoreg, psy_pcictl),
370 1.45 eeh sizeof(struct pci_ctl), &pci_ctl);
371 1.34 eeh } else
372 1.34 eeh panic("psycho_attach: %d not enough registers",
373 1.34 eeh ma->ma_nreg);
374 1.34 eeh }
375 1.23 pk
376 1.45 eeh
377 1.45 eeh csr = bus_space_read_8(sc->sc_bustag, sc->sc_bh,
378 1.45 eeh offsetof(struct psychoreg, psy_csr));
379 1.34 eeh sc->sc_ign = 0x7c0; /* APB IGN is always 0x7c */
380 1.34 eeh if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
381 1.34 eeh sc->sc_ign = PSYCHO_GCSR_IGN(csr) << 6;
382 1.24 pk
383 1.34 eeh printf("%s: impl %d, version %d: ign %x ",
384 1.34 eeh model, PSYCHO_GCSR_IMPL(csr), PSYCHO_GCSR_VERS(csr),
385 1.34 eeh sc->sc_ign);
386 1.22 pk /*
387 1.24 pk * Match other psycho's that are already configured against
388 1.24 pk * the base physical address. This will be the same for a
389 1.24 pk * pair of devices that share register space.
390 1.1 mrg */
391 1.3 mrg for (n = 0; n < psycho_cd.cd_ndevs; n++) {
392 1.8 mrg
393 1.24 pk struct psycho_softc *asc =
394 1.24 pk (struct psycho_softc *)psycho_cd.cd_devs[n];
395 1.3 mrg
396 1.24 pk if (asc == NULL || asc == sc)
397 1.24 pk /* This entry is not there or it is me */
398 1.24 pk continue;
399 1.23 pk
400 1.24 pk if (asc->sc_basepaddr != sc->sc_basepaddr)
401 1.24 pk /* This is an unrelated psycho */
402 1.3 mrg continue;
403 1.3 mrg
404 1.24 pk /* Found partner */
405 1.24 pk osc = asc;
406 1.8 mrg break;
407 1.8 mrg }
408 1.8 mrg
409 1.3 mrg
410 1.3 mrg /* Oh, dear. OK, lets get started */
411 1.3 mrg
412 1.24 pk /*
413 1.24 pk * Setup the PCI control register
414 1.24 pk */
415 1.45 eeh csr = bus_space_read_8(sc->sc_bustag, pci_ctl,
416 1.45 eeh offsetof(struct pci_ctl, pci_csr));
417 1.8 mrg csr |= PCICTL_MRLM |
418 1.8 mrg PCICTL_ARB_PARK |
419 1.8 mrg PCICTL_ERRINTEN |
420 1.8 mrg PCICTL_4ENABLE;
421 1.8 mrg csr &= ~(PCICTL_SERR |
422 1.8 mrg PCICTL_CPU_PRIO |
423 1.8 mrg PCICTL_ARB_PRIO |
424 1.8 mrg PCICTL_RTRYWAIT);
425 1.45 eeh bus_space_write_8(sc->sc_bustag, pci_ctl,
426 1.45 eeh offsetof(struct pci_ctl, pci_csr), csr);
427 1.8 mrg
428 1.24 pk
429 1.24 pk /*
430 1.24 pk * Allocate our psycho_pbm
431 1.24 pk */
432 1.58 nakayama pp = sc->sc_psycho_this = malloc(sizeof *pp, M_DEVBUF,
433 1.58 nakayama M_NOWAIT | M_ZERO);
434 1.22 pk if (pp == NULL)
435 1.8 mrg panic("could not allocate psycho pbm");
436 1.8 mrg
437 1.22 pk pp->pp_sc = sc;
438 1.8 mrg
439 1.8 mrg /* grab the psycho ranges */
440 1.22 pk psycho_get_ranges(sc->sc_node, &pp->pp_range, &pp->pp_nrange);
441 1.8 mrg
442 1.8 mrg /* get the bus-range for the psycho */
443 1.8 mrg psycho_get_bus_range(sc->sc_node, psycho_br);
444 1.8 mrg
445 1.47 thorpej pba.pba_bus = psycho_br[0];
446 1.48 eeh pba.pba_bridgetag = NULL;
447 1.58 nakayama pp->pp_busmax = psycho_br[1];
448 1.8 mrg
449 1.8 mrg printf("bus range %u to %u", psycho_br[0], psycho_br[1]);
450 1.23 pk printf("; PCI bus %d", psycho_br[0]);
451 1.8 mrg
452 1.45 eeh pp->pp_pcictl = pci_ctl;
453 1.8 mrg
454 1.8 mrg /* allocate our tags */
455 1.8 mrg pp->pp_memt = psycho_alloc_mem_tag(pp);
456 1.8 mrg pp->pp_iot = psycho_alloc_io_tag(pp);
457 1.8 mrg pp->pp_dmat = psycho_alloc_dma_tag(pp);
458 1.8 mrg pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_ENABLED : 0) |
459 1.8 mrg (pp->pp_iot ? PCI_FLAGS_IO_ENABLED : 0);
460 1.8 mrg
461 1.8 mrg /* allocate a chipset for this */
462 1.8 mrg pp->pp_pc = psycho_alloc_chipset(pp, sc->sc_node, &_sparc_pci_chipset);
463 1.8 mrg
464 1.8 mrg /* setup the rest of the psycho pbm */
465 1.47 thorpej pba.pba_pc = psycho_alloc_chipset(pp, sc->sc_node, pp->pp_pc);
466 1.8 mrg
467 1.68 petrov switch((ma->ma_reg[0].ur_paddr) & 0xf000) {
468 1.68 petrov case 0x2000:
469 1.68 petrov pp->pp_id = PSYCHO_PBM_A;
470 1.68 petrov break;
471 1.68 petrov case 0x4000:
472 1.68 petrov pp->pp_id = PSYCHO_PBM_B;
473 1.68 petrov break;
474 1.68 petrov }
475 1.68 petrov
476 1.8 mrg printf("\n");
477 1.8 mrg
478 1.58 nakayama /* allocate extents for free bus space */
479 1.58 nakayama pp->pp_exmem = psycho_alloc_extent(pp, sc->sc_node, 0x02, "psycho mem");
480 1.58 nakayama pp->pp_exio = psycho_alloc_extent(pp, sc->sc_node, 0x01, "psycho io");
481 1.58 nakayama
482 1.68 petrov #ifdef DEBUG
483 1.68 petrov if (psycho_debug & PDB_INTR)
484 1.68 petrov psycho_dump_intmap(sc);
485 1.68 petrov #endif
486 1.68 petrov
487 1.8 mrg /*
488 1.34 eeh * And finally, if we're a sabre or the first of a pair of psycho's to
489 1.24 pk * arrive here, start up the IOMMU and get a config space tag.
490 1.8 mrg */
491 1.24 pk if (osc == NULL) {
492 1.40 eeh uint64_t timeo;
493 1.34 eeh
494 1.34 eeh /*
495 1.34 eeh * Establish handlers for interesting interrupts....
496 1.34 eeh *
497 1.34 eeh * XXX We need to remember these and remove this to support
498 1.34 eeh * hotplug on the UPA/FHC bus.
499 1.34 eeh *
500 1.34 eeh * XXX Not all controllers have these, but installing them
501 1.34 eeh * is better than trying to sort through this mess.
502 1.34 eeh */
503 1.34 eeh psycho_set_intr(sc, 15, psycho_ue,
504 1.34 eeh &sc->sc_regs->ue_int_map,
505 1.34 eeh &sc->sc_regs->ue_clr_int);
506 1.34 eeh psycho_set_intr(sc, 1, psycho_ce,
507 1.34 eeh &sc->sc_regs->ce_int_map,
508 1.34 eeh &sc->sc_regs->ce_clr_int);
509 1.34 eeh psycho_set_intr(sc, 15, psycho_bus_a,
510 1.34 eeh &sc->sc_regs->pciaerr_int_map,
511 1.34 eeh &sc->sc_regs->pciaerr_clr_int);
512 1.34 eeh psycho_set_intr(sc, 15, psycho_powerfail,
513 1.34 eeh &sc->sc_regs->power_int_map,
514 1.34 eeh &sc->sc_regs->power_clr_int);
515 1.68 petrov psycho_register_power_button(sc);
516 1.65 petrov if (sc->sc_mode != PSYCHO_MODE_SABRE) {
517 1.65 petrov /* sabre doesn't have these interrups */
518 1.65 petrov psycho_set_intr(sc, 15, psycho_bus_b,
519 1.65 petrov &sc->sc_regs->pciberr_int_map,
520 1.65 petrov &sc->sc_regs->pciberr_clr_int);
521 1.65 petrov psycho_set_intr(sc, 1, psycho_wakeup,
522 1.65 petrov &sc->sc_regs->pwrmgt_int_map,
523 1.65 petrov &sc->sc_regs->pwrmgt_clr_int);
524 1.65 petrov }
525 1.40 eeh
526 1.40 eeh /*
527 1.40 eeh * Apparently a number of machines with psycho and psycho+
528 1.40 eeh * controllers have interrupt latency issues. We'll try
529 1.40 eeh * setting the interrupt retry timeout to 0xff which gives us
530 1.40 eeh * a retry of 3-6 usec (which is what sysio is set to) for the
531 1.40 eeh * moment, which seems to help alleviate this problem.
532 1.40 eeh */
533 1.45 eeh timeo = sc->sc_regs->intr_retry_timer;
534 1.40 eeh if (timeo > 0xfff) {
535 1.40 eeh #ifdef DEBUG
536 1.40 eeh printf("decreasing interrupt retry timeout "
537 1.40 eeh "from %lx to 0xff\n", (long)timeo);
538 1.40 eeh #endif
539 1.45 eeh sc->sc_regs->intr_retry_timer = 0xff;
540 1.40 eeh }
541 1.34 eeh
542 1.13 eeh /*
543 1.58 nakayama * Allocate bus node, this contains a prom node per bus.
544 1.58 nakayama */
545 1.58 nakayama pp->pp_busnode = malloc(sizeof(*pp->pp_busnode), M_DEVBUF,
546 1.58 nakayama M_NOWAIT | M_ZERO);
547 1.58 nakayama if (pp->pp_busnode == NULL)
548 1.58 nakayama panic("psycho_attach: malloc pp->pp_busnode");
549 1.58 nakayama
550 1.58 nakayama /*
551 1.24 pk * Setup IOMMU and PCI configuration if we're the first
552 1.24 pk * of a pair of psycho's to arrive here.
553 1.24 pk *
554 1.13 eeh * We should calculate a TSB size based on amount of RAM
555 1.34 eeh * and number of bus controllers and number an type of
556 1.34 eeh * child devices.
557 1.13 eeh *
558 1.13 eeh * For the moment, 32KB should be more than enough.
559 1.13 eeh */
560 1.39 eeh sc->sc_is = malloc(sizeof(struct iommu_state),
561 1.39 eeh M_DEVBUF, M_NOWAIT);
562 1.39 eeh if (sc->sc_is == NULL)
563 1.39 eeh panic("psycho_attach: malloc iommu_state");
564 1.39 eeh
565 1.50 eeh /* Point the strbuf_ctl at the iommu_state */
566 1.50 eeh pp->pp_sb.sb_is = sc->sc_is;
567 1.39 eeh
568 1.51 eeh sc->sc_is->is_sb[0] = sc->sc_is->is_sb[1] = NULL;
569 1.69 pk if (prom_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
570 1.50 eeh struct strbuf_ctl *sb = &pp->pp_sb;
571 1.50 eeh vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
572 1.50 eeh
573 1.50 eeh /*
574 1.50 eeh * Initialize the strbuf_ctl.
575 1.50 eeh *
576 1.50 eeh * The flush sync buffer must be 64-byte aligned.
577 1.50 eeh */
578 1.50 eeh sb->sb_flush = (void *)(va & ~0x3f);
579 1.50 eeh
580 1.49 eeh bus_space_subregion(sc->sc_bustag, pci_ctl,
581 1.45 eeh offsetof(struct pci_ctl, pci_strbuf),
582 1.50 eeh sizeof (struct iommu_strbuf), &sb->sb_sb);
583 1.50 eeh
584 1.50 eeh /* Point our iommu at the strbuf_ctl */
585 1.50 eeh sc->sc_is->is_sb[0] = sb;
586 1.45 eeh }
587 1.39 eeh
588 1.13 eeh psycho_iommu_init(sc, 2);
589 1.8 mrg
590 1.8 mrg sc->sc_configtag = psycho_alloc_config_tag(sc->sc_psycho_this);
591 1.44 eeh
592 1.44 eeh /*
593 1.44 eeh * XXX This is a really ugly hack because PCI config space
594 1.44 eeh * is explicitly handled with unmapped accesses.
595 1.44 eeh */
596 1.44 eeh i = sc->sc_bustag->type;
597 1.44 eeh sc->sc_bustag->type = PCI_CONFIG_BUS_SPACE;
598 1.44 eeh if (bus_space_map(sc->sc_bustag, sc->sc_basepaddr + 0x01000000,
599 1.58 nakayama 0x01000000, 0, &bh))
600 1.23 pk panic("could not map psycho PCI configuration space");
601 1.44 eeh sc->sc_bustag->type = i;
602 1.45 eeh sc->sc_configaddr = bh;
603 1.8 mrg } else {
604 1.58 nakayama /* Share bus numbers with the pair of mine */
605 1.58 nakayama pp->pp_busnode = osc->sc_psycho_this->pp_busnode;
606 1.58 nakayama
607 1.24 pk /* Just copy IOMMU state, config tag and address */
608 1.24 pk sc->sc_is = osc->sc_is;
609 1.8 mrg sc->sc_configtag = osc->sc_configtag;
610 1.8 mrg sc->sc_configaddr = osc->sc_configaddr;
611 1.39 eeh
612 1.50 eeh /* Point the strbuf_ctl at the iommu_state */
613 1.50 eeh pp->pp_sb.sb_is = sc->sc_is;
614 1.50 eeh
615 1.69 pk if (prom_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
616 1.50 eeh struct strbuf_ctl *sb = &pp->pp_sb;
617 1.50 eeh vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
618 1.50 eeh
619 1.50 eeh /*
620 1.50 eeh * Initialize the strbuf_ctl.
621 1.50 eeh *
622 1.50 eeh * The flush sync buffer must be 64-byte aligned.
623 1.50 eeh */
624 1.50 eeh sb->sb_flush = (void *)(va & ~0x3f);
625 1.50 eeh
626 1.49 eeh bus_space_subregion(sc->sc_bustag, pci_ctl,
627 1.45 eeh offsetof(struct pci_ctl, pci_strbuf),
628 1.50 eeh sizeof (struct iommu_strbuf), &sb->sb_sb);
629 1.50 eeh
630 1.50 eeh /* Point our iommu at the strbuf_ctl */
631 1.50 eeh sc->sc_is->is_sb[1] = sb;
632 1.45 eeh }
633 1.39 eeh iommu_reset(sc->sc_is);
634 1.8 mrg }
635 1.34 eeh
636 1.34 eeh /*
637 1.34 eeh * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
638 1.34 eeh */
639 1.47 thorpej pba.pba_busname = "pci";
640 1.47 thorpej pba.pba_flags = sc->sc_psycho_this->pp_flags;
641 1.47 thorpej pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
642 1.63 fvdl pba.pba_dmat64 = NULL;
643 1.47 thorpej pba.pba_iot = sc->sc_psycho_this->pp_iot;
644 1.47 thorpej pba.pba_memt = sc->sc_psycho_this->pp_memt;
645 1.34 eeh
646 1.34 eeh config_found(self, &pba, psycho_print);
647 1.34 eeh }
648 1.34 eeh
649 1.34 eeh static int
650 1.34 eeh psycho_print(aux, p)
651 1.34 eeh void *aux;
652 1.34 eeh const char *p;
653 1.34 eeh {
654 1.34 eeh
655 1.34 eeh if (p == NULL)
656 1.34 eeh return (UNCONF);
657 1.34 eeh return (QUIET);
658 1.34 eeh }
659 1.34 eeh
660 1.34 eeh static void
661 1.34 eeh psycho_set_intr(sc, ipl, handler, mapper, clearer)
662 1.34 eeh struct psycho_softc *sc;
663 1.34 eeh int ipl;
664 1.34 eeh void *handler;
665 1.34 eeh u_int64_t *mapper;
666 1.34 eeh u_int64_t *clearer;
667 1.34 eeh {
668 1.34 eeh struct intrhand *ih;
669 1.34 eeh
670 1.34 eeh ih = (struct intrhand *)malloc(sizeof(struct intrhand),
671 1.34 eeh M_DEVBUF, M_NOWAIT);
672 1.34 eeh ih->ih_arg = sc;
673 1.34 eeh ih->ih_map = mapper;
674 1.34 eeh ih->ih_clr = clearer;
675 1.34 eeh ih->ih_fun = handler;
676 1.34 eeh ih->ih_pil = (1<<ipl);
677 1.34 eeh ih->ih_number = INTVEC(*(ih->ih_map));
678 1.34 eeh intr_establish(ipl, ih);
679 1.34 eeh *(ih->ih_map) |= INTMAP_V;
680 1.1 mrg }
681 1.1 mrg
682 1.1 mrg /*
683 1.60 martin * power button handlers
684 1.60 martin */
685 1.60 martin static void
686 1.60 martin psycho_register_power_button(struct psycho_softc *sc)
687 1.60 martin {
688 1.60 martin sysmon_task_queue_init();
689 1.60 martin
690 1.60 martin sc->sc_powerpressed = 0;
691 1.60 martin sc->sc_smcontext = malloc(sizeof(struct sysmon_pswitch), M_DEVBUF, 0);
692 1.60 martin if (!sc->sc_smcontext) {
693 1.60 martin printf("%s: could not allocate power button context\n",
694 1.60 martin sc->sc_dev.dv_xname);
695 1.60 martin return;
696 1.60 martin }
697 1.60 martin memset(sc->sc_smcontext, 0, sizeof(struct sysmon_pswitch));
698 1.60 martin sc->sc_smcontext->smpsw_name = sc->sc_dev.dv_xname;
699 1.60 martin sc->sc_smcontext->smpsw_type = PSWITCH_TYPE_POWER;
700 1.60 martin if (sysmon_pswitch_register(sc->sc_smcontext) != 0)
701 1.60 martin printf("%s: unable to register power button with sysmon\n",
702 1.60 martin sc->sc_dev.dv_xname);
703 1.60 martin }
704 1.60 martin
705 1.60 martin static void
706 1.60 martin psycho_power_button_pressed(void *arg)
707 1.60 martin {
708 1.60 martin struct psycho_softc *sc = arg;
709 1.60 martin
710 1.60 martin sysmon_pswitch_event(sc->sc_smcontext, PSWITCH_EVENT_PRESSED);
711 1.60 martin sc->sc_powerpressed = 0;
712 1.60 martin }
713 1.60 martin
714 1.60 martin /*
715 1.1 mrg * PCI bus support
716 1.1 mrg */
717 1.1 mrg
718 1.1 mrg /*
719 1.1 mrg * allocate a PCI chipset tag and set it's cookie.
720 1.1 mrg */
721 1.1 mrg static pci_chipset_tag_t
722 1.1 mrg psycho_alloc_chipset(pp, node, pc)
723 1.1 mrg struct psycho_pbm *pp;
724 1.1 mrg int node;
725 1.1 mrg pci_chipset_tag_t pc;
726 1.1 mrg {
727 1.1 mrg pci_chipset_tag_t npc;
728 1.1 mrg
729 1.1 mrg npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
730 1.1 mrg if (npc == NULL)
731 1.1 mrg panic("could not allocate pci_chipset_tag_t");
732 1.1 mrg memcpy(npc, pc, sizeof *pc);
733 1.1 mrg npc->cookie = pp;
734 1.34 eeh npc->rootnode = node;
735 1.1 mrg
736 1.1 mrg return (npc);
737 1.1 mrg }
738 1.1 mrg
739 1.1 mrg /*
740 1.58 nakayama * create extent for free bus space, then allocate assigned regions.
741 1.58 nakayama */
742 1.58 nakayama static struct extent *
743 1.58 nakayama psycho_alloc_extent(pp, node, ss, name)
744 1.58 nakayama struct psycho_pbm *pp;
745 1.58 nakayama int node;
746 1.58 nakayama int ss;
747 1.58 nakayama char *name;
748 1.58 nakayama {
749 1.58 nakayama struct psycho_registers *pa = NULL;
750 1.58 nakayama struct psycho_ranges *pr;
751 1.58 nakayama struct extent *ex;
752 1.58 nakayama bus_addr_t baddr, addr;
753 1.58 nakayama bus_size_t bsize, size;
754 1.58 nakayama int i, num;
755 1.58 nakayama
756 1.58 nakayama /* get bus space size */
757 1.58 nakayama pr = get_psychorange(pp, ss);
758 1.58 nakayama if (pr == NULL) {
759 1.58 nakayama printf("psycho_alloc_extent: get_psychorange failed\n");
760 1.58 nakayama return NULL;
761 1.58 nakayama }
762 1.58 nakayama baddr = 0x00000000;
763 1.58 nakayama bsize = BUS_ADDR(pr->size_hi, pr->size_lo);
764 1.58 nakayama
765 1.58 nakayama /* get available lists */
766 1.70 martin num = 0;
767 1.69 pk if (prom_getprop(node, "available", sizeof(*pa), &num, &pa)) {
768 1.69 pk printf("psycho_alloc_extent: prom_getprop failed\n");
769 1.58 nakayama return NULL;
770 1.58 nakayama }
771 1.58 nakayama
772 1.58 nakayama /* create extent */
773 1.58 nakayama ex = extent_create(name, baddr, bsize - baddr - 1, M_DEVBUF, 0, 0,
774 1.58 nakayama EX_NOWAIT);
775 1.58 nakayama if (ex == NULL) {
776 1.58 nakayama printf("psycho_alloc_extent: extent_create failed\n");
777 1.58 nakayama goto ret;
778 1.58 nakayama }
779 1.58 nakayama
780 1.58 nakayama /* allocate assigned regions */
781 1.58 nakayama for (i = 0; i < num; i++)
782 1.58 nakayama if (((pa[i].phys_hi >> 24) & 0x03) == ss) {
783 1.58 nakayama /* allocate bus space */
784 1.58 nakayama addr = BUS_ADDR(pa[i].phys_mid, pa[i].phys_lo);
785 1.58 nakayama size = BUS_ADDR(pa[i].size_hi, pa[i].size_lo);
786 1.58 nakayama if (extent_alloc_region(ex, baddr, addr - baddr,
787 1.58 nakayama EX_NOWAIT)) {
788 1.58 nakayama printf("psycho_alloc_extent: "
789 1.58 nakayama "extent_alloc_region %" PRIx64 "-%"
790 1.58 nakayama PRIx64 " failed\n", baddr, addr);
791 1.58 nakayama extent_destroy(ex);
792 1.58 nakayama ex = NULL;
793 1.58 nakayama goto ret;
794 1.58 nakayama }
795 1.58 nakayama baddr = addr + size;
796 1.58 nakayama }
797 1.58 nakayama /* allocate left region if available */
798 1.58 nakayama if (baddr < bsize)
799 1.58 nakayama if (extent_alloc_region(ex, baddr, bsize - baddr, EX_NOWAIT)) {
800 1.58 nakayama printf("psycho_alloc_extent: extent_alloc_region %"
801 1.58 nakayama PRIx64 "-%" PRIx64 " failed\n", baddr, bsize);
802 1.58 nakayama extent_destroy(ex);
803 1.58 nakayama ex = NULL;
804 1.58 nakayama goto ret;
805 1.58 nakayama }
806 1.58 nakayama
807 1.58 nakayama #ifdef DEBUG
808 1.58 nakayama /* print extent */
809 1.58 nakayama extent_print(ex);
810 1.58 nakayama #endif
811 1.58 nakayama
812 1.58 nakayama ret:
813 1.58 nakayama /* return extent */
814 1.58 nakayama free(pa, M_DEVBUF);
815 1.58 nakayama return ex;
816 1.58 nakayama }
817 1.58 nakayama
818 1.58 nakayama /*
819 1.1 mrg * grovel the OBP for various psycho properties
820 1.1 mrg */
821 1.1 mrg static void
822 1.1 mrg psycho_get_bus_range(node, brp)
823 1.1 mrg int node;
824 1.1 mrg int *brp;
825 1.1 mrg {
826 1.70 martin int n, error;
827 1.1 mrg
828 1.70 martin n = 2*sizeof(int);
829 1.70 martin error = prom_getprop(node, "bus-range", sizeof(*brp), &n, &brp);
830 1.70 martin if (error)
831 1.70 martin panic("could not get psycho bus-range, error %d", error);
832 1.1 mrg if (n != 2)
833 1.1 mrg panic("broken psycho bus-range");
834 1.68 petrov DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n",
835 1.68 petrov node, brp[0], brp[1]));
836 1.1 mrg }
837 1.1 mrg
838 1.1 mrg static void
839 1.1 mrg psycho_get_ranges(node, rp, np)
840 1.1 mrg int node;
841 1.1 mrg struct psycho_ranges **rp;
842 1.1 mrg int *np;
843 1.1 mrg {
844 1.1 mrg
845 1.69 pk if (prom_getprop(node, "ranges", sizeof(**rp), np, rp))
846 1.1 mrg panic("could not get psycho ranges");
847 1.1 mrg DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
848 1.1 mrg }
849 1.1 mrg
850 1.34 eeh /*
851 1.34 eeh * Interrupt handlers.
852 1.34 eeh */
853 1.34 eeh
854 1.34 eeh static int
855 1.34 eeh psycho_ue(arg)
856 1.34 eeh void *arg;
857 1.34 eeh {
858 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
859 1.34 eeh struct psychoreg *regs = sc->sc_regs;
860 1.36 eeh long long afsr = regs->psy_ue_afsr;
861 1.36 eeh long long afar = regs->psy_ue_afar;
862 1.59 thorpej long size = PAGE_SIZE<<(sc->sc_is->is_tsbsize);
863 1.41 eeh struct iommu_state *is = sc->sc_is;
864 1.36 eeh char bits[128];
865 1.34 eeh
866 1.34 eeh /*
867 1.34 eeh * It's uncorrectable. Dump the regs and panic.
868 1.34 eeh */
869 1.46 eeh printf("%s: uncorrectable DMA error AFAR %llx pa %llx AFSR %llx:\n%s\n",
870 1.36 eeh sc->sc_dev.dv_xname, afar,
871 1.41 eeh (long long)iommu_extract(is, (vaddr_t)afar), afsr,
872 1.36 eeh bitmask_snprintf(afsr, PSYCHO_UE_AFSR_BITS,
873 1.36 eeh bits, sizeof(bits)));
874 1.41 eeh
875 1.41 eeh /* Sometimes the AFAR points to an IOTSB entry */
876 1.41 eeh if (afar >= is->is_ptsb && afar < is->is_ptsb + size) {
877 1.42 martin printf("IOVA %llx IOTTE %llx\n",
878 1.59 thorpej (long long)((afar - is->is_ptsb) * PAGE_SIZE + is->is_dvmabase),
879 1.41 eeh (long long)ldxa(afar, ASI_PHYS_CACHED));
880 1.41 eeh }
881 1.43 chs #ifdef DDB
882 1.41 eeh Debugger();
883 1.43 chs #endif
884 1.41 eeh regs->psy_ue_afar = 0;
885 1.41 eeh regs->psy_ue_afsr = 0;
886 1.34 eeh return (1);
887 1.34 eeh }
888 1.34 eeh static int
889 1.34 eeh psycho_ce(arg)
890 1.34 eeh void *arg;
891 1.1 mrg {
892 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
893 1.34 eeh struct psychoreg *regs = sc->sc_regs;
894 1.34 eeh
895 1.34 eeh /*
896 1.34 eeh * It's correctable. Dump the regs and continue.
897 1.34 eeh */
898 1.1 mrg
899 1.34 eeh printf("%s: correctable DMA error AFAR %llx AFSR %llx\n",
900 1.34 eeh sc->sc_dev.dv_xname,
901 1.34 eeh (long long)regs->psy_ce_afar, (long long)regs->psy_ce_afsr);
902 1.34 eeh return (1);
903 1.1 mrg }
904 1.34 eeh static int
905 1.34 eeh psycho_bus_a(arg)
906 1.34 eeh void *arg;
907 1.34 eeh {
908 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
909 1.34 eeh struct psychoreg *regs = sc->sc_regs;
910 1.34 eeh
911 1.34 eeh /*
912 1.34 eeh * It's uncorrectable. Dump the regs and panic.
913 1.34 eeh */
914 1.1 mrg
915 1.52 provos panic("%s: PCI bus A error AFAR %llx AFSR %llx",
916 1.34 eeh sc->sc_dev.dv_xname,
917 1.35 eeh (long long)regs->psy_pcictl[0].pci_afar,
918 1.35 eeh (long long)regs->psy_pcictl[0].pci_afsr);
919 1.34 eeh return (1);
920 1.34 eeh }
921 1.34 eeh static int
922 1.34 eeh psycho_bus_b(arg)
923 1.34 eeh void *arg;
924 1.1 mrg {
925 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
926 1.34 eeh struct psychoreg *regs = sc->sc_regs;
927 1.34 eeh
928 1.34 eeh /*
929 1.34 eeh * It's uncorrectable. Dump the regs and panic.
930 1.34 eeh */
931 1.1 mrg
932 1.52 provos panic("%s: PCI bus B error AFAR %llx AFSR %llx",
933 1.34 eeh sc->sc_dev.dv_xname,
934 1.35 eeh (long long)regs->psy_pcictl[0].pci_afar,
935 1.35 eeh (long long)regs->psy_pcictl[0].pci_afsr);
936 1.34 eeh return (1);
937 1.1 mrg }
938 1.60 martin
939 1.34 eeh static int
940 1.34 eeh psycho_powerfail(arg)
941 1.34 eeh void *arg;
942 1.34 eeh {
943 1.60 martin struct psycho_softc *sc = (struct psycho_softc *)arg;
944 1.1 mrg
945 1.34 eeh /*
946 1.60 martin * We lost power. Queue a callback with thread context to
947 1.60 martin * handle all the real work.
948 1.34 eeh */
949 1.60 martin if (sc->sc_powerpressed == 0 && sc->sc_smcontext != NULL) {
950 1.60 martin sc->sc_powerpressed = 1;
951 1.60 martin sysmon_task_queue_sched(0, psycho_power_button_pressed, sc);
952 1.60 martin }
953 1.34 eeh return (1);
954 1.34 eeh }
955 1.60 martin
956 1.34 eeh static
957 1.34 eeh int psycho_wakeup(arg)
958 1.34 eeh void *arg;
959 1.1 mrg {
960 1.34 eeh struct psycho_softc *sc = (struct psycho_softc *)arg;
961 1.1 mrg
962 1.34 eeh /*
963 1.34 eeh * Gee, we don't really have a framework to deal with this
964 1.34 eeh * properly.
965 1.34 eeh */
966 1.34 eeh printf("%s: power management wakeup\n", sc->sc_dev.dv_xname);
967 1.34 eeh return (1);
968 1.1 mrg }
969 1.1 mrg
970 1.34 eeh
971 1.34 eeh
972 1.1 mrg /*
973 1.1 mrg * initialise the IOMMU..
974 1.1 mrg */
975 1.1 mrg void
976 1.13 eeh psycho_iommu_init(sc, tsbsize)
977 1.1 mrg struct psycho_softc *sc;
978 1.13 eeh int tsbsize;
979 1.1 mrg {
980 1.1 mrg char *name;
981 1.39 eeh struct iommu_state *is = sc->sc_is;
982 1.34 eeh u_int32_t iobase = -1;
983 1.34 eeh int *vdma = NULL;
984 1.34 eeh int nitem;
985 1.24 pk
986 1.1 mrg /* punch in our copies */
987 1.24 pk is->is_bustag = sc->sc_bustag;
988 1.45 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
989 1.45 eeh offsetof(struct psychoreg, psy_iommu),
990 1.45 eeh sizeof (struct iommureg),
991 1.45 eeh &is->is_iommu);
992 1.1 mrg
993 1.34 eeh /*
994 1.34 eeh * Separate the men from the boys. Get the `virtual-dma'
995 1.34 eeh * property for sabre and use that to make sure the damn
996 1.34 eeh * iommu works.
997 1.34 eeh *
998 1.34 eeh * We could query the `#virtual-dma-size-cells' and
999 1.34 eeh * `#virtual-dma-addr-cells' and DTRT, but I'm lazy.
1000 1.34 eeh */
1001 1.70 martin nitem = 0;
1002 1.69 pk if (!prom_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
1003 1.66 mrg &vdma)) {
1004 1.34 eeh /* Damn. Gotta use these values. */
1005 1.34 eeh iobase = vdma[0];
1006 1.34 eeh #define TSBCASE(x) case 1<<((x)+23): tsbsize = (x); break
1007 1.34 eeh switch (vdma[1]) {
1008 1.34 eeh TSBCASE(1); TSBCASE(2); TSBCASE(3);
1009 1.34 eeh TSBCASE(4); TSBCASE(5); TSBCASE(6);
1010 1.34 eeh default:
1011 1.34 eeh printf("bogus tsb size %x, using 7\n", vdma[1]);
1012 1.34 eeh TSBCASE(7);
1013 1.34 eeh }
1014 1.34 eeh #undef TSBCASE
1015 1.34 eeh }
1016 1.34 eeh
1017 1.1 mrg /* give us a nice name.. */
1018 1.1 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
1019 1.1 mrg if (name == 0)
1020 1.1 mrg panic("couldn't malloc iommu name");
1021 1.1 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
1022 1.1 mrg
1023 1.34 eeh iommu_init(name, is, tsbsize, iobase);
1024 1.7 mrg }
1025 1.7 mrg
1026 1.7 mrg /*
1027 1.61 wiz * below here is bus space and bus DMA support
1028 1.7 mrg */
1029 1.7 mrg bus_space_tag_t
1030 1.7 mrg psycho_alloc_bus_tag(pp, type)
1031 1.7 mrg struct psycho_pbm *pp;
1032 1.7 mrg int type;
1033 1.7 mrg {
1034 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1035 1.7 mrg bus_space_tag_t bt;
1036 1.7 mrg
1037 1.7 mrg bt = (bus_space_tag_t)
1038 1.7 mrg malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
1039 1.7 mrg if (bt == NULL)
1040 1.7 mrg panic("could not allocate psycho bus tag");
1041 1.7 mrg
1042 1.67 martin memset(bt, 0, sizeof *bt);
1043 1.7 mrg bt->cookie = pp;
1044 1.7 mrg bt->parent = sc->sc_bustag;
1045 1.7 mrg bt->type = type;
1046 1.7 mrg bt->sparc_bus_map = _psycho_bus_map;
1047 1.7 mrg bt->sparc_bus_mmap = psycho_bus_mmap;
1048 1.7 mrg bt->sparc_intr_establish = psycho_intr_establish;
1049 1.7 mrg return (bt);
1050 1.7 mrg }
1051 1.7 mrg
1052 1.7 mrg bus_dma_tag_t
1053 1.7 mrg psycho_alloc_dma_tag(pp)
1054 1.7 mrg struct psycho_pbm *pp;
1055 1.7 mrg {
1056 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1057 1.7 mrg bus_dma_tag_t dt, pdt = sc->sc_dmatag;
1058 1.7 mrg
1059 1.7 mrg dt = (bus_dma_tag_t)
1060 1.7 mrg malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
1061 1.7 mrg if (dt == NULL)
1062 1.61 wiz panic("could not allocate psycho DMA tag");
1063 1.7 mrg
1064 1.67 martin memset(dt, 0, sizeof *dt);
1065 1.7 mrg dt->_cookie = pp;
1066 1.7 mrg dt->_parent = pdt;
1067 1.7 mrg #define PCOPY(x) dt->x = pdt->x
1068 1.7 mrg PCOPY(_dmamap_create);
1069 1.7 mrg PCOPY(_dmamap_destroy);
1070 1.7 mrg dt->_dmamap_load = psycho_dmamap_load;
1071 1.7 mrg PCOPY(_dmamap_load_mbuf);
1072 1.7 mrg PCOPY(_dmamap_load_uio);
1073 1.9 eeh dt->_dmamap_load_raw = psycho_dmamap_load_raw;
1074 1.7 mrg dt->_dmamap_unload = psycho_dmamap_unload;
1075 1.7 mrg dt->_dmamap_sync = psycho_dmamap_sync;
1076 1.7 mrg dt->_dmamem_alloc = psycho_dmamem_alloc;
1077 1.7 mrg dt->_dmamem_free = psycho_dmamem_free;
1078 1.7 mrg dt->_dmamem_map = psycho_dmamem_map;
1079 1.7 mrg dt->_dmamem_unmap = psycho_dmamem_unmap;
1080 1.7 mrg PCOPY(_dmamem_mmap);
1081 1.7 mrg #undef PCOPY
1082 1.7 mrg return (dt);
1083 1.7 mrg }
1084 1.7 mrg
1085 1.7 mrg /*
1086 1.7 mrg * bus space support. <sparc64/dev/psychoreg.h> has a discussion about
1087 1.7 mrg * PCI physical addresses.
1088 1.7 mrg */
1089 1.7 mrg
1090 1.7 mrg static int
1091 1.7 mrg get_childspace(type)
1092 1.7 mrg int type;
1093 1.7 mrg {
1094 1.7 mrg int ss;
1095 1.7 mrg
1096 1.7 mrg switch (type) {
1097 1.7 mrg case PCI_CONFIG_BUS_SPACE:
1098 1.7 mrg ss = 0x00;
1099 1.7 mrg break;
1100 1.7 mrg case PCI_IO_BUS_SPACE:
1101 1.7 mrg ss = 0x01;
1102 1.7 mrg break;
1103 1.7 mrg case PCI_MEMORY_BUS_SPACE:
1104 1.7 mrg ss = 0x02;
1105 1.7 mrg break;
1106 1.7 mrg #if 0
1107 1.7 mrg /* we don't do 64 bit memory space */
1108 1.7 mrg case PCI_MEMORY64_BUS_SPACE:
1109 1.7 mrg ss = 0x03;
1110 1.7 mrg break;
1111 1.7 mrg #endif
1112 1.7 mrg default:
1113 1.7 mrg panic("get_childspace: unknown bus type");
1114 1.7 mrg }
1115 1.7 mrg
1116 1.7 mrg return (ss);
1117 1.7 mrg }
1118 1.7 mrg
1119 1.58 nakayama static struct psycho_ranges *
1120 1.58 nakayama get_psychorange(pp, ss)
1121 1.58 nakayama struct psycho_pbm *pp;
1122 1.58 nakayama int ss;
1123 1.58 nakayama {
1124 1.58 nakayama int i;
1125 1.58 nakayama
1126 1.58 nakayama for (i = 0; i < pp->pp_nrange; i++) {
1127 1.58 nakayama if (((pp->pp_range[i].cspace >> 24) & 0x03) == ss)
1128 1.58 nakayama return (&pp->pp_range[i]);
1129 1.58 nakayama }
1130 1.58 nakayama /* not found */
1131 1.58 nakayama return (NULL);
1132 1.58 nakayama }
1133 1.58 nakayama
1134 1.7 mrg static int
1135 1.44 eeh _psycho_bus_map(t, offset, size, flags, unused, hp)
1136 1.7 mrg bus_space_tag_t t;
1137 1.7 mrg bus_addr_t offset;
1138 1.7 mrg bus_size_t size;
1139 1.7 mrg int flags;
1140 1.44 eeh vaddr_t unused;
1141 1.7 mrg bus_space_handle_t *hp;
1142 1.7 mrg {
1143 1.7 mrg struct psycho_pbm *pp = t->cookie;
1144 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1145 1.58 nakayama struct psycho_ranges *pr;
1146 1.58 nakayama bus_addr_t paddr;
1147 1.58 nakayama int ss;
1148 1.7 mrg
1149 1.44 eeh DPRINTF(PDB_BUSMAP,
1150 1.44 eeh ("_psycho_bus_map: type %d off %qx sz %qx flags %d",
1151 1.44 eeh t->type, (unsigned long long)offset,
1152 1.44 eeh (unsigned long long)size, flags));
1153 1.7 mrg
1154 1.7 mrg ss = get_childspace(t->type);
1155 1.7 mrg DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
1156 1.7 mrg
1157 1.58 nakayama pr = get_psychorange(pp, ss);
1158 1.58 nakayama if (pr != NULL) {
1159 1.58 nakayama paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
1160 1.58 nakayama DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr "
1161 1.58 nakayama "space %lx offset %lx paddr %qx\n",
1162 1.27 fvdl (long)ss, (long)offset,
1163 1.27 fvdl (unsigned long long)paddr));
1164 1.44 eeh return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
1165 1.44 eeh flags, 0, hp));
1166 1.7 mrg }
1167 1.7 mrg DPRINTF(PDB_BUSMAP, (" FAILED\n"));
1168 1.7 mrg return (EINVAL);
1169 1.7 mrg }
1170 1.7 mrg
1171 1.37 eeh static paddr_t
1172 1.37 eeh psycho_bus_mmap(t, paddr, off, prot, flags)
1173 1.7 mrg bus_space_tag_t t;
1174 1.7 mrg bus_addr_t paddr;
1175 1.37 eeh off_t off;
1176 1.37 eeh int prot;
1177 1.7 mrg int flags;
1178 1.7 mrg {
1179 1.7 mrg bus_addr_t offset = paddr;
1180 1.7 mrg struct psycho_pbm *pp = t->cookie;
1181 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1182 1.58 nakayama struct psycho_ranges *pr;
1183 1.58 nakayama int ss;
1184 1.7 mrg
1185 1.7 mrg ss = get_childspace(t->type);
1186 1.7 mrg
1187 1.37 eeh DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: prot %x flags %d pa %qx\n",
1188 1.37 eeh prot, flags, (unsigned long long)paddr));
1189 1.7 mrg
1190 1.58 nakayama pr = get_psychorange(pp, ss);
1191 1.58 nakayama if (pr != NULL) {
1192 1.58 nakayama paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
1193 1.37 eeh DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr "
1194 1.58 nakayama "space %lx offset %lx paddr %qx\n",
1195 1.27 fvdl (long)ss, (long)offset,
1196 1.27 fvdl (unsigned long long)paddr));
1197 1.37 eeh return (bus_space_mmap(sc->sc_bustag, paddr, off,
1198 1.37 eeh prot, flags));
1199 1.7 mrg }
1200 1.7 mrg
1201 1.58 nakayama return (-1);
1202 1.58 nakayama }
1203 1.58 nakayama
1204 1.58 nakayama /*
1205 1.58 nakayama * Get a PCI offset address from bus_space_handle_t.
1206 1.58 nakayama */
1207 1.58 nakayama bus_addr_t
1208 1.58 nakayama psycho_bus_offset(t, hp)
1209 1.58 nakayama bus_space_tag_t t;
1210 1.58 nakayama bus_space_handle_t *hp;
1211 1.58 nakayama {
1212 1.58 nakayama struct psycho_pbm *pp = t->cookie;
1213 1.58 nakayama struct psycho_ranges *pr;
1214 1.58 nakayama bus_addr_t addr, offset;
1215 1.58 nakayama vaddr_t va;
1216 1.58 nakayama int ss;
1217 1.58 nakayama
1218 1.58 nakayama addr = hp->_ptr;
1219 1.58 nakayama ss = get_childspace(t->type);
1220 1.58 nakayama DPRINTF(PDB_BUSMAP, ("psycho_bus_offset: type %d addr %" PRIx64
1221 1.58 nakayama " cspace %d", t->type, addr, ss));
1222 1.58 nakayama
1223 1.58 nakayama pr = get_psychorange(pp, ss);
1224 1.58 nakayama if (pr != NULL) {
1225 1.58 nakayama if (!PHYS_ASI(hp->_asi)) {
1226 1.58 nakayama va = trunc_page((vaddr_t)addr);
1227 1.58 nakayama if (pmap_extract(pmap_kernel(), va, &addr) == FALSE) {
1228 1.58 nakayama DPRINTF(PDB_BUSMAP,
1229 1.58 nakayama ("\n pmap_extract FAILED\n"));
1230 1.58 nakayama return (-1);
1231 1.58 nakayama }
1232 1.58 nakayama addr += hp->_ptr & PGOFSET;
1233 1.58 nakayama }
1234 1.58 nakayama offset = BUS_ADDR_PADDR(addr) - pr->phys_lo;
1235 1.58 nakayama DPRINTF(PDB_BUSMAP, ("\npsycho_bus_offset: paddr %" PRIx64
1236 1.58 nakayama " offset %" PRIx64 "\n", addr, offset));
1237 1.58 nakayama return (offset);
1238 1.58 nakayama }
1239 1.58 nakayama DPRINTF(PDB_BUSMAP, ("\n FAILED\n"));
1240 1.7 mrg return (-1);
1241 1.7 mrg }
1242 1.7 mrg
1243 1.7 mrg
1244 1.7 mrg /*
1245 1.7 mrg * install an interrupt handler for a PCI device
1246 1.7 mrg */
1247 1.7 mrg void *
1248 1.57 pk psycho_intr_establish(t, ihandle, level, handler, arg, fastvec)
1249 1.7 mrg bus_space_tag_t t;
1250 1.21 pk int ihandle;
1251 1.7 mrg int level;
1252 1.7 mrg int (*handler) __P((void *));
1253 1.7 mrg void *arg;
1254 1.56 pk void (*fastvec) __P((void)); /* ignored */
1255 1.7 mrg {
1256 1.7 mrg struct psycho_pbm *pp = t->cookie;
1257 1.7 mrg struct psycho_softc *sc = pp->pp_sc;
1258 1.7 mrg struct intrhand *ih;
1259 1.34 eeh volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL;
1260 1.34 eeh int64_t intrmap = 0;
1261 1.7 mrg int ino;
1262 1.34 eeh long vec = INTVEC(ihandle);
1263 1.7 mrg
1264 1.7 mrg ih = (struct intrhand *)
1265 1.7 mrg malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
1266 1.7 mrg if (ih == NULL)
1267 1.7 mrg return (NULL);
1268 1.7 mrg
1269 1.34 eeh /*
1270 1.34 eeh * Hunt through all the interrupt mapping regs to look for our
1271 1.34 eeh * interrupt vector.
1272 1.34 eeh *
1273 1.34 eeh * XXX We only compare INOs rather than IGNs since the firmware may
1274 1.34 eeh * not provide the IGN and the IGN is constant for all device on that
1275 1.34 eeh * PCI controller. This could cause problems for the FFB/external
1276 1.34 eeh * interrupt which has a full vector that can be set arbitrarily.
1277 1.34 eeh */
1278 1.34 eeh
1279 1.31 mrg DPRINTF(PDB_INTR, ("\npsycho_intr_establish: ihandle %x vec %lx", ihandle, vec));
1280 1.7 mrg ino = INTINO(vec);
1281 1.7 mrg DPRINTF(PDB_INTR, (" ino %x", ino));
1282 1.34 eeh
1283 1.34 eeh /* If the device didn't ask for an IPL, use the one encoded. */
1284 1.34 eeh if (level == IPL_NONE) level = INTLEV(vec);
1285 1.34 eeh /* If it still has no level, print a warning and assign IPL 2 */
1286 1.34 eeh if (level == IPL_NONE) {
1287 1.34 eeh printf("ERROR: no IPL, setting IPL 2.\n");
1288 1.34 eeh level = 2;
1289 1.34 eeh }
1290 1.34 eeh
1291 1.56 pk DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %p\nHunting for IRQ...\n",
1292 1.56 pk (long)ino, intrlev[ino]));
1293 1.7 mrg
1294 1.56 pk /* Hunt thru obio first */
1295 1.56 pk for (intrmapptr = &sc->sc_regs->scsi_int_map,
1296 1.56 pk intrclrptr = &sc->sc_regs->scsi_clr_int;
1297 1.65 petrov intrmapptr < &sc->sc_regs->ue_int_map;
1298 1.56 pk intrmapptr++, intrclrptr++) {
1299 1.56 pk if (INTINO(*intrmapptr) == ino)
1300 1.56 pk goto found;
1301 1.56 pk }
1302 1.7 mrg
1303 1.56 pk /* Now do PCI interrupts */
1304 1.56 pk for (intrmapptr = &sc->sc_regs->pcia_slot0_int,
1305 1.56 pk intrclrptr = &sc->sc_regs->pcia0_clr_int[0];
1306 1.56 pk intrmapptr <= &sc->sc_regs->pcib_slot3_int;
1307 1.56 pk intrmapptr++, intrclrptr += 4) {
1308 1.68 petrov if (sc->sc_mode == PSYCHO_MODE_PSYCHO &&
1309 1.68 petrov (intrmapptr == &sc->sc_regs->pcia_slot2_int ||
1310 1.68 petrov intrmapptr == &sc->sc_regs->pcia_slot3_int))
1311 1.68 petrov continue;
1312 1.56 pk if (((*intrmapptr ^ vec) & 0x3c) == 0) {
1313 1.56 pk intrclrptr += vec & 0x3;
1314 1.56 pk goto found;
1315 1.34 eeh }
1316 1.56 pk }
1317 1.7 mrg
1318 1.56 pk /* Finally check the two FFB slots */
1319 1.56 pk intrclrptr = NULL; /* XXX? */
1320 1.56 pk for (intrmapptr = &sc->sc_regs->ffb0_int_map;
1321 1.56 pk intrmapptr <= &sc->sc_regs->ffb1_int_map;
1322 1.56 pk intrmapptr++) {
1323 1.56 pk if (INTVEC(*intrmapptr) == ino)
1324 1.56 pk goto found;
1325 1.56 pk }
1326 1.51 eeh
1327 1.56 pk printf("Cannot find interrupt vector %lx\n", vec);
1328 1.56 pk return (NULL);
1329 1.51 eeh
1330 1.56 pk found:
1331 1.56 pk /* Register the map and clear intr registers */
1332 1.56 pk ih->ih_map = intrmapptr;
1333 1.56 pk ih->ih_clr = intrclrptr;
1334 1.7 mrg
1335 1.7 mrg ih->ih_fun = handler;
1336 1.7 mrg ih->ih_arg = arg;
1337 1.34 eeh ih->ih_pil = level;
1338 1.24 pk ih->ih_number = ino | sc->sc_ign;
1339 1.19 pk
1340 1.19 pk DPRINTF(PDB_INTR, (
1341 1.19 pk "; installing handler %p arg %p with ino %u pil %u\n",
1342 1.19 pk handler, arg, (u_int)ino, (u_int)ih->ih_pil));
1343 1.19 pk
1344 1.7 mrg intr_establish(ih->ih_pil, ih);
1345 1.34 eeh
1346 1.34 eeh /*
1347 1.34 eeh * Enable the interrupt now we have the handler installed.
1348 1.34 eeh * Read the current value as we can't change it besides the
1349 1.34 eeh * valid bit so so make sure only this bit is changed.
1350 1.34 eeh *
1351 1.34 eeh * XXXX --- we really should use bus_space for this.
1352 1.34 eeh */
1353 1.34 eeh if (intrmapptr) {
1354 1.34 eeh intrmap = *intrmapptr;
1355 1.34 eeh DPRINTF(PDB_INTR, ("; read intrmap = %016qx",
1356 1.34 eeh (unsigned long long)intrmap));
1357 1.34 eeh
1358 1.34 eeh /* Enable the interrupt */
1359 1.34 eeh intrmap |= INTMAP_V;
1360 1.34 eeh DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
1361 1.34 eeh DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n",
1362 1.34 eeh (unsigned long long)intrmap));
1363 1.34 eeh *intrmapptr = intrmap;
1364 1.34 eeh DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
1365 1.34 eeh (unsigned long long)(intrmap = *intrmapptr)));
1366 1.34 eeh }
1367 1.7 mrg return (ih);
1368 1.7 mrg }
1369 1.7 mrg
1370 1.7 mrg /*
1371 1.7 mrg * hooks into the iommu dvma calls.
1372 1.7 mrg */
1373 1.7 mrg int
1374 1.7 mrg psycho_dmamap_load(t, map, buf, buflen, p, flags)
1375 1.7 mrg bus_dma_tag_t t;
1376 1.7 mrg bus_dmamap_t map;
1377 1.7 mrg void *buf;
1378 1.7 mrg bus_size_t buflen;
1379 1.7 mrg struct proc *p;
1380 1.7 mrg int flags;
1381 1.7 mrg {
1382 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1383 1.7 mrg
1384 1.50 eeh return (iommu_dvmamap_load(t, &pp->pp_sb, map, buf, buflen, p, flags));
1385 1.7 mrg }
1386 1.7 mrg
1387 1.7 mrg void
1388 1.7 mrg psycho_dmamap_unload(t, map)
1389 1.7 mrg bus_dma_tag_t t;
1390 1.7 mrg bus_dmamap_t map;
1391 1.7 mrg {
1392 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1393 1.7 mrg
1394 1.50 eeh iommu_dvmamap_unload(t, &pp->pp_sb, map);
1395 1.9 eeh }
1396 1.9 eeh
1397 1.9 eeh int
1398 1.10 mrg psycho_dmamap_load_raw(t, map, segs, nsegs, size, flags)
1399 1.10 mrg bus_dma_tag_t t;
1400 1.9 eeh bus_dmamap_t map;
1401 1.9 eeh bus_dma_segment_t *segs;
1402 1.9 eeh int nsegs;
1403 1.9 eeh bus_size_t size;
1404 1.9 eeh int flags;
1405 1.9 eeh {
1406 1.9 eeh struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1407 1.9 eeh
1408 1.50 eeh return (iommu_dvmamap_load_raw(t, &pp->pp_sb, map, segs, nsegs, flags, size));
1409 1.7 mrg }
1410 1.7 mrg
1411 1.7 mrg void
1412 1.7 mrg psycho_dmamap_sync(t, map, offset, len, ops)
1413 1.7 mrg bus_dma_tag_t t;
1414 1.7 mrg bus_dmamap_t map;
1415 1.7 mrg bus_addr_t offset;
1416 1.7 mrg bus_size_t len;
1417 1.7 mrg int ops;
1418 1.7 mrg {
1419 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1420 1.7 mrg
1421 1.13 eeh if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
1422 1.13 eeh /* Flush the CPU then the IOMMU */
1423 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1424 1.50 eeh iommu_dvmamap_sync(t, &pp->pp_sb, map, offset, len, ops);
1425 1.13 eeh }
1426 1.13 eeh if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
1427 1.13 eeh /* Flush the IOMMU then the CPU */
1428 1.50 eeh iommu_dvmamap_sync(t, &pp->pp_sb, map, offset, len, ops);
1429 1.13 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1430 1.13 eeh }
1431 1.13 eeh
1432 1.7 mrg }
1433 1.7 mrg
1434 1.7 mrg int
1435 1.7 mrg psycho_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
1436 1.7 mrg bus_dma_tag_t t;
1437 1.7 mrg bus_size_t size;
1438 1.7 mrg bus_size_t alignment;
1439 1.7 mrg bus_size_t boundary;
1440 1.7 mrg bus_dma_segment_t *segs;
1441 1.7 mrg int nsegs;
1442 1.7 mrg int *rsegs;
1443 1.7 mrg int flags;
1444 1.7 mrg {
1445 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1446 1.7 mrg
1447 1.50 eeh return (iommu_dvmamem_alloc(t, &pp->pp_sb, size, alignment, boundary,
1448 1.7 mrg segs, nsegs, rsegs, flags));
1449 1.7 mrg }
1450 1.7 mrg
1451 1.7 mrg void
1452 1.7 mrg psycho_dmamem_free(t, segs, nsegs)
1453 1.7 mrg bus_dma_tag_t t;
1454 1.7 mrg bus_dma_segment_t *segs;
1455 1.7 mrg int nsegs;
1456 1.7 mrg {
1457 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1458 1.7 mrg
1459 1.50 eeh iommu_dvmamem_free(t, &pp->pp_sb, segs, nsegs);
1460 1.7 mrg }
1461 1.7 mrg
1462 1.7 mrg int
1463 1.7 mrg psycho_dmamem_map(t, segs, nsegs, size, kvap, flags)
1464 1.7 mrg bus_dma_tag_t t;
1465 1.7 mrg bus_dma_segment_t *segs;
1466 1.7 mrg int nsegs;
1467 1.7 mrg size_t size;
1468 1.7 mrg caddr_t *kvap;
1469 1.7 mrg int flags;
1470 1.7 mrg {
1471 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1472 1.7 mrg
1473 1.50 eeh return (iommu_dvmamem_map(t, &pp->pp_sb, segs, nsegs, size, kvap, flags));
1474 1.7 mrg }
1475 1.7 mrg
1476 1.7 mrg void
1477 1.7 mrg psycho_dmamem_unmap(t, kva, size)
1478 1.7 mrg bus_dma_tag_t t;
1479 1.7 mrg caddr_t kva;
1480 1.7 mrg size_t size;
1481 1.7 mrg {
1482 1.7 mrg struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1483 1.7 mrg
1484 1.50 eeh iommu_dvmamem_unmap(t, &pp->pp_sb, kva, size);
1485 1.1 mrg }
1486