Home | History | Annotate | Line # | Download | only in dev
psychoreg.h revision 1.2
      1  1.2  mrg /*	$NetBSD: psychoreg.h,v 1.2 1999/06/07 05:40:08 mrg Exp $ */
      2  1.1  mrg 
      3  1.1  mrg /*
      4  1.2  mrg  * Copyright (c) 1998, 1999 Eduardo E. Horvath
      5  1.2  mrg  * Copyright (c) 1999 Matthew R. Green
      6  1.2  mrg  * All rights reserved.
      7  1.1  mrg  *
      8  1.1  mrg  * Redistribution and use in source and binary forms, with or without
      9  1.1  mrg  * modification, are permitted provided that the following conditions
     10  1.1  mrg  * are met:
     11  1.1  mrg  * 1. Redistributions of source code must retain the above copyright
     12  1.1  mrg  *    notice, this list of conditions and the following disclaimer.
     13  1.1  mrg  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1  mrg  *    notice, this list of conditions and the following disclaimer in the
     15  1.1  mrg  *    documentation and/or other materials provided with the distribution.
     16  1.2  mrg  * 3. The name of the author may not be used to endorse or promote products
     17  1.2  mrg  *    derived from this software without specific prior written permission.
     18  1.1  mrg  *
     19  1.2  mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20  1.2  mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     21  1.2  mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22  1.2  mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     23  1.2  mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     24  1.2  mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     25  1.2  mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     26  1.2  mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     27  1.2  mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28  1.1  mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29  1.1  mrg  * SUCH DAMAGE.
     30  1.1  mrg  */
     31  1.1  mrg #ifndef _SPARC64_DEV_PSYCHOREG_H_
     32  1.1  mrg #define _SPARC64_DEV_PSYCHOREG_H_
     33  1.1  mrg 
     34  1.1  mrg /*
     35  1.1  mrg  * Sun4u PCI definitions.  Here's where we deal w/the machine
     36  1.1  mrg  * dependencies of psycho and the PCI controller on the UltraIIi.
     37  1.1  mrg  *
     38  1.1  mrg  * All PCI registers are bit-swapped, however they are not byte-swapped.
     39  1.1  mrg  * This means that they must be accessed using little-endian access modes,
     40  1.1  mrg  * either map the pages little-endian or use little-endian ASIs.
     41  1.1  mrg  *
     42  1.1  mrg  * PSYCHO implements two PCI buses, A and B.
     43  1.1  mrg  */
     44  1.1  mrg 
     45  1.1  mrg struct psychoreg {
     46  1.1  mrg 	struct upareg {
     47  1.1  mrg 		u_int64_t	upa_portid;	/* UPA port ID register */		/* 1fe.0000.0000 */
     48  1.1  mrg 		u_int64_t	upa_config;	/* UPA config register */		/* 1fe.0000.0008 */
     49  1.1  mrg 	} sys_upa;
     50  1.1  mrg 
     51  1.1  mrg 	u_int64_t	psy_csr;		/* PSYCHO control/status register */	/* 1fe.0000.0010 */
     52  1.1  mrg 	u_int64_t	pad0;
     53  1.1  mrg 	u_int64_t	psy_ecccr;		/* ECC control register */		/* 1fe.0000.0020 */
     54  1.1  mrg 	u_int64_t	reserved;							/* 1fe.0000.0028 */
     55  1.1  mrg 	u_int64_t	psy_ue_afsr;		/* Uncorrectable Error AFSR */		/* 1fe.0000.0030 */
     56  1.1  mrg 	u_int64_t	psy_ue_afar;		/* Uncorrectable Error AFAR */		/* 1fe.0000.0038 */
     57  1.1  mrg 	u_int64_t	psy_ce_afsr;		/* Correctable Error AFSR */		/* 1fe.0000.0040 */
     58  1.1  mrg 	u_int64_t	psy_ce_afar;		/* Correctable Error AFAR */		/* 1fe.0000.0048 */
     59  1.1  mrg 
     60  1.1  mrg 	u_int64_t	pad1[22];
     61  1.1  mrg 
     62  1.1  mrg 	struct perfmon {
     63  1.1  mrg 		u_int64_t	pm_cr;		/* Performance monitor control reg */	/* 1fe.0000.0100 */
     64  1.1  mrg 		u_int64_t	pm_count;	/* Performance monitor counter reg */	/* 1fe.0000.0108 */
     65  1.1  mrg 	} psy_pm;
     66  1.1  mrg 
     67  1.1  mrg 	u_int64_t	pad2[30];
     68  1.1  mrg 
     69  1.1  mrg 	struct iommureg psy_iommu;							/* 1fe.0000.0200,0210 */
     70  1.1  mrg 
     71  1.1  mrg 	u_int64_t	pad3[317];
     72  1.1  mrg 
     73  1.1  mrg 	u_int64_t	pcia_slot0_int;		/* PCI bus a slot 0 irq map reg */	/* 1fe.0000.0c00 */
     74  1.1  mrg 	u_int64_t	pcia_slot1_int;		/* PCI bus a slot 1 irq map reg */	/* 1fe.0000.0c08 */
     75  1.1  mrg 	u_int64_t	pcia_slot2_int;		/* PCI bus a slot 2 irq map reg (IIi)*/	/* 1fe.0000.0c10 */
     76  1.1  mrg 	u_int64_t	pcia_slot3_int;		/* PCI bus a slot 3 irq map reg (IIi)*/	/* 1fe.0000.0c18 */
     77  1.1  mrg 	u_int64_t	pcib_slot0_int;		/* PCI bus b slot 0 irq map reg */	/* 1fe.0000.0c20 */
     78  1.1  mrg 	u_int64_t	pcib_slot1_int;		/* PCI bus b slot 1 irq map reg */	/* 1fe.0000.0c28 */
     79  1.1  mrg 	u_int64_t	pcib_slot2_int;		/* PCI bus b slot 1 irq map reg */	/* 1fe.0000.0c30 */
     80  1.1  mrg 	u_int64_t	pcib_slot3_int;		/* PCI bus b slot 1 irq map reg */	/* 1fe.0000.0c38 */
     81  1.1  mrg 
     82  1.1  mrg 	u_int64_t	pad5[120];
     83  1.1  mrg 
     84  1.1  mrg 	u_int64_t	scsi_int_map;		/* SCSI interrupt map reg */		/* 1fe.0000.1000 */
     85  1.1  mrg 	u_int64_t	ether_int_map;		/* ethernet interrupt map reg */	/* 1fe.0000.1008 */
     86  1.1  mrg 	u_int64_t	bpp_int_map;		/* parallel interrupt map reg */	/* 1fe.0000.1010 */
     87  1.1  mrg 	u_int64_t	audior_int_map;		/* audio record interrupt map reg */	/* 1fe.0000.1018 */
     88  1.1  mrg 	u_int64_t	audiop_int_map;		/* audio playback interrupt map reg */	/* 1fe.0000.1020 */
     89  1.1  mrg 	u_int64_t	power_int_map;		/* power fail interrupt map reg */	/* 1fe.0000.1028 */
     90  1.1  mrg 	u_int64_t	ser_kbd_ms_int_map;	/* serial/kbd/mouse interrupt map reg *//* 1fe.0000.1030 */
     91  1.1  mrg 	u_int64_t	fd_int_map;		/* floppy interrupt map reg */		/* 1fe.0000.1038 */
     92  1.1  mrg 	u_int64_t	spare_int_map;		/* spare interrupt map reg */		/* 1fe.0000.1040 */
     93  1.1  mrg 	u_int64_t	kbd_int_map;		/* kbd [unused] interrupt map reg */	/* 1fe.0000.1048 */
     94  1.1  mrg 	u_int64_t	mouse_int_map;		/* mouse [unused] interrupt map reg */	/* 1fe.0000.1050 */
     95  1.1  mrg 	u_int64_t	serial_int_map;		/* second serial interrupt map reg */	/* 1fe.0000.1058 */
     96  1.1  mrg 	u_int64_t	timer0_int_map;		/* timer 0 interrupt map reg */		/* 1fe.0000.1060 */
     97  1.1  mrg 	u_int64_t	timer1_int_map;		/* timer 1 interrupt map reg */		/* 1fe.0000.1068 */
     98  1.1  mrg 	u_int64_t	ue_int_map;		/* UE interrupt map reg */		/* 1fe.0000.1070 */
     99  1.1  mrg 	u_int64_t	ce_int_map;		/* CE interrupt map reg */		/* 1fe.0000.1078 */
    100  1.1  mrg 	u_int64_t	pciaerr_int_map;	/* PCI bus a error interrupt map reg */	/* 1fe.0000.1080 */
    101  1.1  mrg 	u_int64_t	pciberr_int_map;	/* PCI bus b error interrupt map reg */	/* 1fe.0000.1088 */
    102  1.1  mrg 	u_int64_t	pwrmgt_int_map;		/* power mgmt wake interrupt map reg */	/* 1fe.0000.1090 */
    103  1.1  mrg 	u_int64_t	ffb0_int_map;		/* FFB0 graphics interrupt map reg */	/* 1fe.0000.1098 */
    104  1.1  mrg 	u_int64_t	ffb1_int_map;		/* FFB1 graphics interrupt map reg */	/* 1fe.0000.10a0 */
    105  1.1  mrg 
    106  1.1  mrg 	u_int64_t	pad6[107];
    107  1.1  mrg 
    108  1.1  mrg 	/* Note: clear interrupt 0 registers are not really used */
    109  1.1  mrg 	u_int64_t	pcia0_clr_int[4];	/* PCI a slot 0 clear int regs 0..7 */	/* 1fe.0000.1400-1418 */
    110  1.1  mrg 	u_int64_t	pcia1_clr_int[4];	/* PCI a slot 1 clear int regs 0..7 */	/* 1fe.0000.1420-1438 */
    111  1.1  mrg 	u_int64_t	pcia2_clr_int[4];	/* PCI a slot 2 clear int regs 0..7 */	/* 1fe.0000.1440-1458 */
    112  1.1  mrg 	u_int64_t	pcia3_clr_int[4];	/* PCI a slot 3 clear int regs 0..7 */	/* 1fe.0000.1480-1478 */
    113  1.1  mrg 	u_int64_t	pcib0_clr_int[4];	/* PCI b slot 0 clear int regs 0..7 */	/* 1fe.0000.1480-1498 */
    114  1.1  mrg 	u_int64_t	pcib1_clr_int[4];	/* PCI b slot 1 clear int regs 0..7 */	/* 1fe.0000.14a0-14b8 */
    115  1.1  mrg 	u_int64_t	pcib2_clr_int[4];	/* PCI b slot 2 clear int regs 0..7 */	/* 1fe.0000.14c0-14d8 */
    116  1.1  mrg 	u_int64_t	pcib3_clr_int[4];	/* PCI b slot 3 clear int regs 0..7 */	/* 1fe.0000.14d0-14f8 */
    117  1.1  mrg 
    118  1.1  mrg 	u_int64_t	pad8[96];
    119  1.1  mrg 
    120  1.1  mrg 	u_int64_t	scsi_clr_int;		/* SCSI clear int reg */		/* 1fe.0000.1800 */
    121  1.1  mrg 	u_int64_t	ether_clr_int;		/* ethernet clear int reg */		/* 1fe.0000.1808 */
    122  1.1  mrg 	u_int64_t	bpp_clr_int;		/* parallel clear int reg */		/* 1fe.0000.1810 */
    123  1.1  mrg 	u_int64_t	audior_clr_int;		/* audio record clear int reg */	/* 1fe.0000.1818 */
    124  1.1  mrg 	u_int64_t	audiop_clr_int;		/* audio playback clear int reg */	/* 1fe.0000.1820 */
    125  1.1  mrg 	u_int64_t	power_clr_int;		/* power fail clear int reg */		/* 1fe.0000.1828 */
    126  1.1  mrg 	u_int64_t	ser_kb_ms_clr_int;	/* serial/kbd/mouse clear int reg */	/* 1fe.0000.1830 */
    127  1.1  mrg 	u_int64_t	fd_clr_int;		/* floppy clear int reg */		/* 1fe.0000.1838 */
    128  1.1  mrg 	u_int64_t	spare_clr_int;		/* spare clear int reg */		/* 1fe.0000.1840 */
    129  1.1  mrg 	u_int64_t	kbd_clr_int;		/* kbd [unused] clear int reg */	/* 1fe.0000.1848 */
    130  1.1  mrg 	u_int64_t	mouse_clr_int;		/* mouse [unused] clear int reg */	/* 1fe.0000.1850 */
    131  1.1  mrg 	u_int64_t	serial_clr_int;		/* second serial clear int reg */	/* 1fe.0000.1858 */
    132  1.1  mrg 	u_int64_t	timer0_clr_int;		/* timer 0 clear int reg */		/* 1fe.0000.1860 */
    133  1.1  mrg 	u_int64_t	timer1_clr_int;		/* timer 1 clear int reg */		/* 1fe.0000.1868 */
    134  1.1  mrg 	u_int64_t	ue_clr_int;		/* UE clear int reg */			/* 1fe.0000.1870 */
    135  1.1  mrg 	u_int64_t	ce_clr_int;		/* CE clear int reg */			/* 1fe.0000.1878 */
    136  1.1  mrg 	u_int64_t	pciaerr_clr_int;	/* PCI bus a error clear int reg */	/* 1fe.0000.1880 */
    137  1.1  mrg 	u_int64_t	pciberr_clr_int;	/* PCI bus b error clear int reg */	/* 1fe.0000.1888 */
    138  1.1  mrg 	u_int64_t	pwrmgt_clr_int;		/* power mgmt wake clr interrupt reg */	/* 1fe.0000.1890 */
    139  1.1  mrg 
    140  1.1  mrg 	u_int64_t	pad9[45];
    141  1.1  mrg 
    142  1.1  mrg 	u_int64_t	intr_retry_timer;	/* interrupt retry timer */		/* 1fe.0000.1a00 */
    143  1.1  mrg 
    144  1.1  mrg 	u_int64_t	pad10[63];
    145  1.1  mrg 
    146  1.1  mrg 	struct timer_counter {
    147  1.1  mrg 		u_int64_t	tc_count;	/* timer/counter 0/1 count register */	/* 1fe.0000.1c00,1c10 */
    148  1.1  mrg 		u_int64_t	tc_limit;	/* timer/counter 0/1 limit register */	/* 1fe.0000.1c08,1c18 */
    149  1.1  mrg 	} tc[2];
    150  1.1  mrg 
    151  1.1  mrg 	u_int64_t	pci_dma_write_sync;	/* PCI DMA write sync register (IIi) */	/* 1fe.0000.1c20 */
    152  1.1  mrg 
    153  1.1  mrg 	u_int64_t	pad11[123];
    154  1.1  mrg 
    155  1.1  mrg 	struct pci_ctl {
    156  1.1  mrg 		u_int64_t	pci_csr;	/* PCI a/b control/status register */	/* 1fe.0000.2000,4000 */
    157  1.1  mrg 		u_int64_t	pci_afsr;	/* PCI a/b AFSR register */		/* 1fe.0000.2010,4010 */
    158  1.1  mrg 		u_int64_t	pci_afar;	/* PCI a/b AFAR register */		/* 1fe.0000.2018,4018 */
    159  1.1  mrg 		u_int64_t	pci_diag;	/* PCI a/b diagnostic register */	/* 1fe.0000.2020,4020 */
    160  1.1  mrg 		u_int64_t	pci_tasr;	/* PCI target address space reg (IIi)*/	/* 1fe.0000.2020,4028 */
    161  1.1  mrg 
    162  1.1  mrg 		u_int64_t	pad12[250];
    163  1.1  mrg 
    164  1.1  mrg 		/* This is really the IOMMU's, not the PCI bus's */
    165  1.1  mrg 		struct iommu_strbuf pci_strbuf;						/* 1fe.0000.2800-210 */
    166  1.1  mrg #define psy_iommu_strbuf psy_pcictl[0].pci_strbuf
    167  1.1  mrg 
    168  1.1  mrg 		u_int64_t	pad13[765];
    169  1.1  mrg 	} psy_pcictl[2];			/* For PCI a and b */
    170  1.1  mrg 
    171  1.1  mrg 	/* NB: FFB0 and FFB1 intr map regs also appear at 1fe.0000.6000 and 1fe.0000.8000 respectively */
    172  1.1  mrg 	u_int64_t	pad14[2048];
    173  1.1  mrg 
    174  1.1  mrg 	u_int64_t	dma_scb_diag0;		/* DMA scoreboard diag reg 0 */		/* 1fe.0000.a000 */
    175  1.1  mrg 	u_int64_t	dma_scb_diag1;		/* DMA scoreboard diag reg 1 */		/* 1fe.0000.a008 */
    176  1.1  mrg 
    177  1.1  mrg 	u_int64_t	pad15[126];
    178  1.1  mrg 
    179  1.1  mrg 	u_int64_t	iommu_svadiag;		/* IOMMU virtual addr diag reg */	/* 1fe.0000.a400 */
    180  1.1  mrg 	u_int64_t	iommu_tlb_comp_diag;	/* IOMMU TLB tag compare diag reg */	/* 1fe.0000.a408 */
    181  1.1  mrg 
    182  1.1  mrg 	u_int64_t	pad16[30];
    183  1.1  mrg 
    184  1.1  mrg 	u_int64_t	iommu_queue_diag[16];	/* IOMMU LRU queue diag */		/* 1fe.0000.a500-a578 */
    185  1.1  mrg 	u_int64_t	tlb_tag_diag[16];	/* TLB tag diag */			/* 1fe.0000.a580-a5f8 */
    186  1.1  mrg 	u_int64_t	tlb_data_diag[16];	/* TLB data RAM diag */			/* 1fe.0000.a600-a678 */
    187  1.1  mrg 
    188  1.1  mrg 	u_int64_t	pad17[48];
    189  1.1  mrg 
    190  1.1  mrg 	u_int64_t	pci_int_diag;		/* SBUS int state diag reg */		/* 1fe.0000.a800 */
    191  1.1  mrg 	u_int64_t	obio_int_diag;		/* OBIO and misc int state diag reg */	/* 1fe.0000.a808 */
    192  1.1  mrg 
    193  1.1  mrg 	u_int64_t	pad18[254];
    194  1.1  mrg 
    195  1.1  mrg 	struct strbuf_diag {
    196  1.1  mrg 		u_int64_t	strbuf_data_diag[128];	/* streaming buffer data RAM diag */	/* 1fe.0000.b000-b3f8 */
    197  1.1  mrg 		u_int64_t	strbuf_error_diag[128];	/* streaming buffer error status diag *//* 1fe.0000.b400-b7f8 */
    198  1.1  mrg 		u_int64_t	strbuf_pg_tag_diag[16];	/* streaming buffer page tag diag */	/* 1fe.0000.b800-b878 */
    199  1.1  mrg 		u_int64_t	pad19[16];
    200  1.1  mrg 		u_int64_t	strbuf_ln_tag_diag[16];	/* streaming buffer line tag diag */	/* 1fe.0000.b900-b978 */
    201  1.1  mrg 		u_int64_t	pad20[208];
    202  1.1  mrg 	} psy_strbufdiag[2];					/* For PCI a and b */
    203  1.1  mrg 
    204  1.1  mrg 	/*
    205  1.1  mrg 	 * Here is the rest of the map, which we're not specifying:
    206  1.1  mrg 	 *
    207  1.1  mrg 	 * 1fe.0100.0000 - 1fe.01ff.ffff	PCI configuration space
    208  1.1  mrg 	 * 1fe.0100.0000 - 1fe.0100.00ff	PCI B configuration header
    209  1.1  mrg 	 * 1fe.0101.0000 - 1fe.0101.00ff	PCI A configuration header
    210  1.1  mrg 	 * 1fe.0200.0000 - 1fe.0200.ffff	PCI A I/O space
    211  1.1  mrg 	 * 1fe.0201.0000 - 1fe.0201.ffff	PCI B I/O space
    212  1.1  mrg 	 * 1ff.0000.0000 - 1ff.7fff.ffff	PCI A memory space
    213  1.1  mrg 	 * 1ff.8000.0000 - 1ff.ffff.ffff	PCI B memory space
    214  1.1  mrg 	 *
    215  1.1  mrg 	 * NB: config and I/O space can use 1-4 byte accesses, not 8 byte accesses.
    216  1.1  mrg 	 * Memory space can use any sized accesses.
    217  1.1  mrg 	 *
    218  1.2  mrg 	 * Note that the SUNW,sabre/SUNW,simba combinations found on the
    219  1.2  mrg 	 * Ultra5 and Ultra10 machines uses slightly differrent addresses
    220  1.1  mrg 	 * than the above.  This is mostly due to the fact that the APB is
    221  1.1  mrg 	 * a multi-function PCI device with two PCI bridges, and the U2P is
    222  1.2  mrg 	 * two separate PCI bridges.  It uses the same PCI configuration
    223  1.2  mrg 	 * space, though the configuration header for each PCI bus is
    224  1.2  mrg 	 * located differently due to the SUNW,simba PCI busses being
    225  1.2  mrg 	 * function 0 and function 1 of the APB, whereas the psycho's are
    226  1.2  mrg 	 * each their own PCI device.  The I/O and memory spaces are each
    227  1.2  mrg 	 * split into 8 equally sized areas (8x2MB blocks for I/O space,
    228  1.2  mrg 	 * and 8x512MB blocks for memory space).  These are allocated in to
    229  1.2  mrg 	 * either PCI A or PCI B, or neither in the APB's `I/O Address Map
    230  1.2  mrg 	 * Register A/B' (0xde) and `Memory Address Map Register A/B' (0xdf)
    231  1.2  mrg 	 * registers of each simba.  We must ensure that both of the
    232  1.2  mrg 	 * following are correct (the prom should do this for us):
    233  1.1  mrg 	 *
    234  1.1  mrg 	 *    (PCI A Memory Address Map) & (PCI B Memory Address Map) == 0
    235  1.1  mrg 	 *
    236  1.1  mrg 	 *    (PCI A I/O Address Map) & (PCI B I/O Address Map) == 0
    237  1.1  mrg 	 *
    238  1.1  mrg 	 * 1fe.0100.0000 - 1fe.01ff.ffff	PCI configuration space
    239  1.1  mrg 	 * 1fe.0100.0800 - 1fe.0100.08ff	PCI B configuration header
    240  1.1  mrg 	 * 1fe.0100.0900 - 1fe.0100.09ff	PCI A configuration header
    241  1.1  mrg 	 * 1fe.0200.0000 - 1fe.02ff.ffff	PCI I/O space (divided)
    242  1.1  mrg 	 * 1ff.0000.0000 - 1ff.ffff.ffff	PCI memory space (divided)
    243  1.1  mrg 	 */
    244  1.1  mrg };
    245  1.1  mrg 
    246  1.1  mrg /* what the bits mean! */
    247  1.1  mrg 
    248  1.1  mrg /* PCI [a|b] control/status register */
    249  1.1  mrg /* note that the sabre only has one set of PCI control/status registers */
    250  1.1  mrg #define	PCICTL_SERR	0x0000000400000000	/* SERR asserted; W1C */
    251  1.1  mrg #define	PCICTL_ARB_PARK	0x0000000000200000	/* PCI arbitration parking */
    252  1.1  mrg #define	PCICTL_ERRINTEN	0x0000000000000100	/* PCI error interrupt enable */
    253  1.1  mrg #define	PCICTL_4ENABLE	0x000000000000000f	/* enable 4 PCI slots */
    254  1.1  mrg #define	PCICTL_6ENABLE	0x000000000000003f	/* enable 6 PCI slots */
    255  1.1  mrg 
    256  1.1  mrg /*
    257  1.1  mrg  * these are the PROM structures we grovel
    258  1.1  mrg  */
    259  1.1  mrg 
    260  1.1  mrg /*
    261  1.2  mrg  * For the physical adddresses split into 3 32 bit values, we deocde
    262  1.2  mrg  * them like the following (IEEE1275 PCI Bus binding 2.0, 2.2.1.1
    263  1.2  mrg  * Numerical Representation):
    264  1.1  mrg  *
    265  1.1  mrg  * 	phys.hi cell:	npt000ss bbbbbbbb dddddfff rrrrrrrr
    266  1.1  mrg  * 	phys.mid cell:	hhhhhhhh hhhhhhhh hhhhhhhh hhhhhhhh
    267  1.1  mrg  * 	phys.lo cell:	llllllll llllllll llllllll llllllll
    268  1.1  mrg  *
    269  1.1  mrg  * where these bits affect the address' properties:
    270  1.1  mrg  *	n	not-relocatable
    271  1.1  mrg  *	p	prefetchable
    272  1.1  mrg  *	t	aliased (non-relocatable IO), below 1MB (memory) or
    273  1.1  mrg  *		below 64KB (reloc. IO)
    274  1.1  mrg  *	ss	address space code:
    275  1.1  mrg  *		00 - configuration space
    276  1.1  mrg  *		01 - I/O space
    277  1.1  mrg  *		10 - 32 bit memory space
    278  1.1  mrg  *		11 - 64 bit memory space
    279  1.1  mrg  *	bb..bb	8 bit bus number
    280  1.1  mrg  *	ddddd	5 bit device number
    281  1.1  mrg  *	fff	3 bit function number
    282  1.1  mrg  *	rr..rr	8 bit register number
    283  1.1  mrg  *	hh..hh	32 bit unsigned value
    284  1.1  mrg  *	ll..ll	32 bit unsigned value
    285  1.1  mrg  * the values of hh..hh and ll..ll are combined to form a larger number.
    286  1.1  mrg  *
    287  1.1  mrg  * For config space, we don't have to do much special.  For I/O space,
    288  1.1  mrg  * hh..hh must be zero, and if n == 0 ll..ll is the offset from the
    289  1.1  mrg  * start of I/O space, otherwise ll..ll is the I/O space.  For memory
    290  1.1  mrg  * space, hh..hh must be zero for the 32 bit space, and is the high 32
    291  1.1  mrg  * bits in 64 bit space, with ll..ll being the low 32 bits in both cases,
    292  1.1  mrg  * with offset handling being driver via `n == 0' as for I/O space.
    293  1.1  mrg  */
    294  1.1  mrg 
    295  1.1  mrg struct psycho_registers {
    296  1.1  mrg 	u_int32_t	phys_hi;
    297  1.1  mrg 	u_int32_t	phys_mid;
    298  1.1  mrg 	u_int32_t	phys_lo;
    299  1.1  mrg 	u_int32_t	size_hi;
    300  1.1  mrg 	u_int32_t	size_lo;
    301  1.1  mrg };
    302  1.1  mrg 
    303  1.1  mrg struct psycho_ranges {
    304  1.1  mrg 	u_int32_t	cspace;
    305  1.1  mrg 	u_int32_t	child_hi;
    306  1.1  mrg 	u_int32_t	child_lo;
    307  1.1  mrg 	u_int32_t	phys_hi;
    308  1.1  mrg 	u_int32_t	phys_lo;
    309  1.1  mrg 	u_int32_t	size_hi;
    310  1.1  mrg 	u_int32_t	size_lo;
    311  1.1  mrg };
    312  1.1  mrg 
    313  1.1  mrg struct psycho_interrupt_map {
    314  1.1  mrg 	u_int32_t	phys_hi;
    315  1.1  mrg 	u_int32_t	phys_mid;
    316  1.1  mrg 	u_int32_t	phys_lo;
    317  1.1  mrg 	u_int32_t	intr;
    318  1.1  mrg 	int32_t		child_node;
    319  1.1  mrg 	u_int32_t	child_intr;
    320  1.1  mrg };
    321  1.1  mrg 
    322  1.1  mrg struct psycho_interrupt_map_mask {
    323  1.1  mrg 	u_int32_t	phys_hi;
    324  1.1  mrg 	u_int32_t	phys_mid;
    325  1.1  mrg 	u_int32_t	phys_lo;
    326  1.1  mrg 	u_int32_t	intr;
    327  1.1  mrg };
    328  1.1  mrg 
    329  1.1  mrg #endif /* _SPARC64_DEV_PSYCHOREG_H_ */
    330