1 1.26 thorpej /* $NetBSD: pyro.c,v 1.26 2022/01/21 19:14:14 thorpej Exp $ */ 2 1.2 mrg /* from: $OpenBSD: pyro.c,v 1.20 2010/12/05 15:15:14 kettenis Exp $ */ 3 1.1 mrg 4 1.1 mrg /* 5 1.1 mrg * Copyright (c) 2002 Jason L. Wright (jason (at) thought.net) 6 1.1 mrg * Copyright (c) 2003 Henric Jungheim 7 1.1 mrg * Copyright (c) 2007 Mark Kettenis 8 1.2 mrg * Copyright (c) 2011 Matthew R. Green 9 1.1 mrg * All rights reserved. 10 1.1 mrg * 11 1.1 mrg * Redistribution and use in source and binary forms, with or without 12 1.1 mrg * modification, are permitted provided that the following conditions 13 1.1 mrg * are met: 14 1.1 mrg * 1. Redistributions of source code must retain the above copyright 15 1.1 mrg * notice, this list of conditions and the following disclaimer. 16 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright 17 1.1 mrg * notice, this list of conditions and the following disclaimer in the 18 1.1 mrg * documentation and/or other materials provided with the distribution. 19 1.1 mrg * 20 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 21 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 22 1.1 mrg * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 23 1.1 mrg * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 24 1.1 mrg * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 25 1.1 mrg * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 26 1.1 mrg * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 27 1.1 mrg * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 28 1.1 mrg * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 29 1.1 mrg * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 1.1 mrg * POSSIBILITY OF SUCH DAMAGE. 31 1.1 mrg */ 32 1.1 mrg 33 1.11 mrg #include <sys/cdefs.h> 34 1.26 thorpej __KERNEL_RCSID(0, "$NetBSD: pyro.c,v 1.26 2022/01/21 19:14:14 thorpej Exp $"); 35 1.11 mrg 36 1.1 mrg #include <sys/param.h> 37 1.1 mrg #include <sys/device.h> 38 1.1 mrg #include <sys/errno.h> 39 1.1 mrg #include <sys/malloc.h> 40 1.21 thorpej #include <sys/kmem.h> 41 1.1 mrg #include <sys/systm.h> 42 1.1 mrg 43 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE 44 1.8 dyoung #include <sys/bus.h> 45 1.1 mrg #include <machine/autoconf.h> 46 1.1 mrg 47 1.1 mrg #ifdef DDB 48 1.1 mrg #include <machine/db_machdep.h> 49 1.1 mrg #endif 50 1.1 mrg 51 1.1 mrg #include <dev/pci/pcivar.h> 52 1.1 mrg #include <dev/pci/pcireg.h> 53 1.1 mrg 54 1.1 mrg #include <sparc64/dev/iommureg.h> 55 1.1 mrg #include <sparc64/dev/iommuvar.h> 56 1.1 mrg #include <sparc64/dev/pyrovar.h> 57 1.1 mrg 58 1.1 mrg #ifdef DEBUG 59 1.1 mrg #define PDB_PROM 0x01 60 1.1 mrg #define PDB_BUSMAP 0x02 61 1.1 mrg #define PDB_INTR 0x04 62 1.1 mrg #define PDB_CONF 0x08 63 1.15 mrg int pyro_debug = 0x0; 64 1.1 mrg #define DPRINTF(l, s) do { if (pyro_debug & l) printf s; } while (0) 65 1.1 mrg #else 66 1.1 mrg #define DPRINTF(l, s) 67 1.1 mrg #endif 68 1.1 mrg 69 1.1 mrg #define FIRE_RESET_GEN 0x7010 70 1.1 mrg 71 1.1 mrg #define FIRE_RESET_GEN_XIR 0x0000000000000002L 72 1.1 mrg 73 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM_MASK 0x000003c0 74 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM0 0x00000040 75 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM1 0x00000080 76 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM2 0x00000100 77 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM3 0x00000200 78 1.1 mrg #define FIRE_INTRMAP_T_JPID_SHIFT 26 79 1.1 mrg #define FIRE_INTRMAP_T_JPID_MASK 0x7c000000 80 1.1 mrg 81 1.1 mrg #define OBERON_INTRMAP_T_DESTID_SHIFT 21 82 1.1 mrg #define OBERON_INTRMAP_T_DESTID_MASK 0x7fe00000 83 1.1 mrg 84 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset; 85 1.1 mrg 86 1.6 christos int pyro_match(device_t, cfdata_t, void *); 87 1.6 christos void pyro_attach(device_t, device_t, void *); 88 1.2 mrg int pyro_print(void *, const char *); 89 1.2 mrg 90 1.7 christos CFATTACH_DECL_NEW(pyro, sizeof(struct pyro_softc), 91 1.2 mrg pyro_match, pyro_attach, NULL, NULL); 92 1.2 mrg 93 1.1 mrg void pyro_init(struct pyro_softc *, int); 94 1.1 mrg void pyro_init_iommu(struct pyro_softc *, struct pyro_pbm *); 95 1.1 mrg 96 1.1 mrg pci_chipset_tag_t pyro_alloc_chipset(struct pyro_pbm *, int, 97 1.1 mrg pci_chipset_tag_t); 98 1.1 mrg bus_space_tag_t pyro_alloc_mem_tag(struct pyro_pbm *); 99 1.1 mrg bus_space_tag_t pyro_alloc_io_tag(struct pyro_pbm *); 100 1.1 mrg bus_space_tag_t pyro_alloc_config_tag(struct pyro_pbm *); 101 1.2 mrg bus_space_tag_t pyro_alloc_bus_tag(struct pyro_pbm *, const char *, int); 102 1.1 mrg bus_dma_tag_t pyro_alloc_dma_tag(struct pyro_pbm *); 103 1.1 mrg 104 1.2 mrg #if 0 105 1.1 mrg int pyro_conf_size(pci_chipset_tag_t, pcitag_t); 106 1.2 mrg #endif 107 1.1 mrg pcireg_t pyro_conf_read(pci_chipset_tag_t, pcitag_t, int); 108 1.1 mrg void pyro_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t); 109 1.1 mrg 110 1.2 mrg static void * pyro_pci_intr_establish(pci_chipset_tag_t pc, 111 1.2 mrg pci_intr_handle_t ih, int level, 112 1.2 mrg int (*func)(void *), void *arg); 113 1.2 mrg 114 1.4 dyoung int pyro_intr_map(const struct pci_attach_args *, pci_intr_handle_t *); 115 1.2 mrg int pyro_bus_map(bus_space_tag_t, bus_addr_t, 116 1.2 mrg bus_size_t, int, vaddr_t, bus_space_handle_t *); 117 1.2 mrg paddr_t pyro_bus_mmap(bus_space_tag_t, bus_addr_t, off_t, 118 1.1 mrg int, int); 119 1.2 mrg void *pyro_intr_establish(bus_space_tag_t, int, int, 120 1.2 mrg int (*)(void *), void *, void (*)(void)); 121 1.1 mrg 122 1.2 mrg int pyro_dmamap_create(bus_dma_tag_t, bus_size_t, int, 123 1.1 mrg bus_size_t, bus_size_t, int, bus_dmamap_t *); 124 1.1 mrg 125 1.1 mrg int 126 1.12 chs pyro_match(device_t parent, cfdata_t match, void *aux) 127 1.1 mrg { 128 1.1 mrg struct mainbus_attach_args *ma = aux; 129 1.1 mrg char *str; 130 1.1 mrg 131 1.1 mrg if (strcmp(ma->ma_name, "pci") != 0) 132 1.1 mrg return (0); 133 1.1 mrg 134 1.2 mrg str = prom_getpropstring(ma->ma_node, "compatible"); 135 1.1 mrg if (strcmp(str, "pciex108e,80f0") == 0 || 136 1.1 mrg strcmp(str, "pciex108e,80f8") == 0) 137 1.1 mrg return (1); 138 1.1 mrg 139 1.1 mrg return (0); 140 1.1 mrg } 141 1.1 mrg 142 1.1 mrg void 143 1.12 chs pyro_attach(device_t parent, device_t self, void *aux) 144 1.1 mrg { 145 1.6 christos struct pyro_softc *sc = device_private(self); 146 1.1 mrg struct mainbus_attach_args *ma = aux; 147 1.1 mrg char *str; 148 1.1 mrg int busa; 149 1.1 mrg 150 1.6 christos sc->sc_dev = self; 151 1.1 mrg sc->sc_node = ma->ma_node; 152 1.1 mrg sc->sc_dmat = ma->ma_dmatag; 153 1.2 mrg sc->sc_bustag = ma->ma_bustag; 154 1.1 mrg sc->sc_csr = ma->ma_reg[0].ur_paddr; 155 1.1 mrg sc->sc_xbc = ma->ma_reg[1].ur_paddr; 156 1.1 mrg sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT); 157 1.1 mrg 158 1.1 mrg if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000) 159 1.1 mrg busa = 1; 160 1.1 mrg else 161 1.1 mrg busa = 0; 162 1.1 mrg 163 1.2 mrg if (bus_space_map(sc->sc_bustag, sc->sc_csr, 164 1.2 mrg ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR, &sc->sc_csrh)) { 165 1.1 mrg printf(": failed to map csr registers\n"); 166 1.1 mrg return; 167 1.1 mrg } 168 1.1 mrg 169 1.2 mrg if (bus_space_map(sc->sc_bustag, sc->sc_xbc, 170 1.1 mrg ma->ma_reg[1].ur_len, 0, &sc->sc_xbch)) { 171 1.1 mrg printf(": failed to map xbc registers\n"); 172 1.1 mrg return; 173 1.1 mrg } 174 1.1 mrg 175 1.2 mrg str = prom_getpropstring(ma->ma_node, "compatible"); 176 1.1 mrg if (strcmp(str, "pciex108e,80f8") == 0) 177 1.1 mrg sc->sc_oberon = 1; 178 1.1 mrg 179 1.1 mrg pyro_init(sc, busa); 180 1.1 mrg } 181 1.1 mrg 182 1.1 mrg void 183 1.1 mrg pyro_init(struct pyro_softc *sc, int busa) 184 1.1 mrg { 185 1.1 mrg struct pyro_pbm *pbm; 186 1.1 mrg struct pcibus_attach_args pba; 187 1.1 mrg int *busranges = NULL, nranges; 188 1.1 mrg 189 1.21 thorpej pbm = kmem_zalloc(sizeof(*pbm), KM_SLEEP); 190 1.1 mrg pbm->pp_sc = sc; 191 1.1 mrg pbm->pp_bus_a = busa; 192 1.1 mrg 193 1.2 mrg if (prom_getprop(sc->sc_node, "ranges", sizeof(struct pyro_range), 194 1.1 mrg &pbm->pp_nrange, (void **)&pbm->pp_range)) 195 1.1 mrg panic("pyro: can't get ranges"); 196 1.1 mrg 197 1.2 mrg if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges, 198 1.1 mrg (void **)&busranges)) 199 1.1 mrg panic("pyro: can't get bus-range"); 200 1.1 mrg 201 1.1 mrg printf(": \"%s\", rev %d, ign %x, bus %c %d to %d\n", 202 1.1 mrg sc->sc_oberon ? "Oberon" : "Fire", 203 1.2 mrg prom_getpropint(sc->sc_node, "module-revision#", 0), sc->sc_ign, 204 1.1 mrg busa ? 'A' : 'B', busranges[0], busranges[1]); 205 1.1 mrg 206 1.6 christos printf("%s: ", device_xname(sc->sc_dev)); 207 1.1 mrg pyro_init_iommu(sc, pbm); 208 1.1 mrg 209 1.1 mrg pbm->pp_memt = pyro_alloc_mem_tag(pbm); 210 1.1 mrg pbm->pp_iot = pyro_alloc_io_tag(pbm); 211 1.1 mrg pbm->pp_cfgt = pyro_alloc_config_tag(pbm); 212 1.1 mrg pbm->pp_dmat = pyro_alloc_dma_tag(pbm); 213 1.5 dyoung pbm->pp_flags = (pbm->pp_memt ? PCI_FLAGS_MEM_OKAY : 0) | 214 1.5 dyoung (pbm->pp_iot ? PCI_FLAGS_IO_OKAY : 0); 215 1.1 mrg 216 1.1 mrg if (bus_space_map(pbm->pp_cfgt, 0, 0x10000000, 0, &pbm->pp_cfgh)) 217 1.1 mrg panic("pyro: can't map config space"); 218 1.1 mrg 219 1.1 mrg pbm->pp_pc = pyro_alloc_chipset(pbm, sc->sc_node, &_sparc_pci_chipset); 220 1.2 mrg pbm->pp_pc->spc_busmax = busranges[1]; 221 1.21 thorpej pbm->pp_pc->spc_busnode = kmem_zalloc(sizeof(*pbm->pp_pc->spc_busnode), 222 1.21 thorpej KM_SLEEP); 223 1.1 mrg 224 1.2 mrg #if 0 225 1.1 mrg pbm->pp_pc->bustag = pbm->pp_cfgt; 226 1.1 mrg pbm->pp_pc->bushandle = pbm->pp_cfgh; 227 1.2 mrg #endif 228 1.1 mrg 229 1.1 mrg bzero(&pba, sizeof(pba)); 230 1.1 mrg pba.pba_bus = busranges[0]; 231 1.1 mrg pba.pba_pc = pbm->pp_pc; 232 1.1 mrg pba.pba_flags = pbm->pp_flags; 233 1.1 mrg pba.pba_dmat = pbm->pp_dmat; 234 1.2 mrg pba.pba_dmat64 = NULL; /* XXX */ 235 1.1 mrg pba.pba_memt = pbm->pp_memt; 236 1.1 mrg pba.pba_iot = pbm->pp_iot; 237 1.1 mrg 238 1.1 mrg free(busranges, M_DEVBUF); 239 1.1 mrg 240 1.24 thorpej config_found(sc->sc_dev, &pba, pyro_print, 241 1.26 thorpej CFARGS(.devhandle = device_handle(sc->sc_dev))); 242 1.1 mrg } 243 1.1 mrg 244 1.1 mrg void 245 1.1 mrg pyro_init_iommu(struct pyro_softc *sc, struct pyro_pbm *pbm) 246 1.1 mrg { 247 1.1 mrg struct iommu_state *is = &pbm->pp_is; 248 1.1 mrg int tsbsize = 7; 249 1.1 mrg u_int32_t iobase = -1; 250 1.1 mrg char *name; 251 1.1 mrg 252 1.2 mrg pbm->pp_sb.sb_is = is; 253 1.2 mrg is->is_bustag = sc->sc_bustag; 254 1.1 mrg 255 1.1 mrg if (bus_space_subregion(is->is_bustag, sc->sc_csrh, 256 1.1 mrg 0x40000, 0x100, &is->is_iommu)) { 257 1.1 mrg panic("pyro: unable to create iommu handle"); 258 1.1 mrg } 259 1.1 mrg 260 1.3 mrg /* We have no STC. */ 261 1.3 mrg is->is_sb[0] = NULL; 262 1.1 mrg 263 1.21 thorpej name = kmem_asprintf("%s dvma", device_xname(sc->sc_dev)); 264 1.1 mrg 265 1.3 mrg /* Tell iommu how to set the TSB size. */ 266 1.3 mrg is->is_flags = IOMMU_TSBSIZE_IN_PTSB; 267 1.3 mrg 268 1.1 mrg /* On Oberon, we need to flush the cache. */ 269 1.1 mrg if (sc->sc_oberon) 270 1.1 mrg is->is_flags |= IOMMU_FLUSH_CACHE; 271 1.1 mrg 272 1.1 mrg iommu_init(name, is, tsbsize, iobase); 273 1.1 mrg } 274 1.1 mrg 275 1.1 mrg int 276 1.1 mrg pyro_print(void *aux, const char *p) 277 1.1 mrg { 278 1.1 mrg if (p == NULL) 279 1.1 mrg return (UNCONF); 280 1.1 mrg return (QUIET); 281 1.1 mrg } 282 1.1 mrg 283 1.1 mrg pcireg_t 284 1.1 mrg pyro_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg) 285 1.1 mrg { 286 1.2 mrg struct pyro_pbm *pp = pc->cookie; 287 1.2 mrg pcireg_t val = (pcireg_t)~0; 288 1.13 nakayama int s; 289 1.2 mrg 290 1.2 mrg DPRINTF(PDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg)); 291 1.16 msaitoh if (PCITAG_NODE(tag) != -1 && (unsigned int)reg < PCI_CONF_SIZE) { 292 1.13 nakayama s = splhigh(); 293 1.22 mrg struct cpu_info *ci = curcpu(); 294 1.13 nakayama ci->ci_pci_probe = true; 295 1.13 nakayama membar_Sync(); 296 1.2 mrg val = bus_space_read_4(pp->pp_cfgt, pp->pp_cfgh, 297 1.2 mrg (PCITAG_OFFSET(tag) << 4) + reg); 298 1.13 nakayama membar_Sync(); 299 1.13 nakayama if (ci->ci_pci_fault) 300 1.13 nakayama val = (pcireg_t)~0; 301 1.13 nakayama ci->ci_pci_probe = ci->ci_pci_fault = false; 302 1.13 nakayama splx(s); 303 1.13 nakayama } 304 1.2 mrg DPRINTF(PDB_CONF, (" returning %08x\n", (u_int)val)); 305 1.2 mrg return (val); 306 1.1 mrg } 307 1.1 mrg 308 1.1 mrg void 309 1.1 mrg pyro_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data) 310 1.1 mrg { 311 1.2 mrg struct pyro_pbm *pp = pc->cookie; 312 1.2 mrg 313 1.2 mrg DPRINTF(PDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__, 314 1.2 mrg (long)tag, reg, (int)data)); 315 1.2 mrg 316 1.2 mrg /* If we don't know it, just punt it. */ 317 1.2 mrg if (PCITAG_NODE(tag) == -1) { 318 1.2 mrg DPRINTF(PDB_CONF, (" .. bad addr\n")); 319 1.2 mrg return; 320 1.2 mrg } 321 1.2 mrg 322 1.16 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE) 323 1.16 msaitoh return; 324 1.16 msaitoh 325 1.2 mrg bus_space_write_4(pp->pp_cfgt, pp->pp_cfgh, 326 1.1 mrg (PCITAG_OFFSET(tag) << 4) + reg, data); 327 1.2 mrg DPRINTF(PDB_CONF, (" .. done\n")); 328 1.1 mrg } 329 1.1 mrg 330 1.1 mrg /* 331 1.1 mrg * Bus-specific interrupt mapping 332 1.1 mrg */ 333 1.1 mrg int 334 1.4 dyoung pyro_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp) 335 1.1 mrg { 336 1.1 mrg struct pyro_pbm *pp = pa->pa_pc->cookie; 337 1.1 mrg struct pyro_softc *sc = pp->pp_sc; 338 1.1 mrg u_int dev; 339 1.1 mrg 340 1.1 mrg if (*ihp != (pci_intr_handle_t)-1) { 341 1.1 mrg *ihp |= sc->sc_ign; 342 1.3 mrg DPRINTF(PDB_INTR, ("%s: not -1 -> ih %lx\n", __func__, (u_long)*ihp)); 343 1.1 mrg return (0); 344 1.1 mrg } 345 1.1 mrg 346 1.1 mrg /* 347 1.1 mrg * We didn't find a PROM mapping for this interrupt. Try to 348 1.1 mrg * construct one ourselves based on the swizzled interrupt pin 349 1.1 mrg * and the interrupt mapping for PCI slots documented in the 350 1.1 mrg * UltraSPARC-IIi User's Manual. 351 1.1 mrg */ 352 1.1 mrg 353 1.2 mrg if (pa->pa_intrpin == 0) { 354 1.3 mrg DPRINTF(PDB_INTR, ("%s: no intrpen\n", __func__)); 355 1.1 mrg return (-1); 356 1.2 mrg } 357 1.1 mrg 358 1.1 mrg /* 359 1.1 mrg * This deserves some documentation. Should anyone 360 1.1 mrg * have anything official looking, please speak up. 361 1.1 mrg */ 362 1.1 mrg dev = pa->pa_device - 1; 363 1.1 mrg 364 1.1 mrg *ihp = (pa->pa_intrpin - 1) & INTMAP_PCIINT; 365 1.1 mrg *ihp |= (dev << 2) & INTMAP_PCISLOT; 366 1.1 mrg *ihp |= sc->sc_ign; 367 1.1 mrg 368 1.3 mrg DPRINTF(PDB_INTR, ("%s: weird hack -> ih %lx\n", __func__, (u_long)*ihp)); 369 1.1 mrg return (0); 370 1.1 mrg } 371 1.1 mrg 372 1.1 mrg bus_space_tag_t 373 1.1 mrg pyro_alloc_mem_tag(struct pyro_pbm *pp) 374 1.1 mrg { 375 1.2 mrg return (pyro_alloc_bus_tag(pp, "mem", PCI_MEMORY_BUS_SPACE)); 376 1.1 mrg } 377 1.1 mrg 378 1.1 mrg bus_space_tag_t 379 1.1 mrg pyro_alloc_io_tag(struct pyro_pbm *pp) 380 1.1 mrg { 381 1.2 mrg return (pyro_alloc_bus_tag(pp, "io", PCI_IO_BUS_SPACE)); 382 1.1 mrg } 383 1.1 mrg 384 1.1 mrg bus_space_tag_t 385 1.1 mrg pyro_alloc_config_tag(struct pyro_pbm *pp) 386 1.1 mrg { 387 1.2 mrg return (pyro_alloc_bus_tag(pp, "cfg", PCI_CONFIG_BUS_SPACE)); 388 1.1 mrg } 389 1.1 mrg 390 1.1 mrg bus_space_tag_t 391 1.2 mrg pyro_alloc_bus_tag(struct pyro_pbm *pbm, const char *name, int type) 392 1.1 mrg { 393 1.1 mrg struct pyro_softc *sc = pbm->pp_sc; 394 1.1 mrg struct sparc_bus_space_tag *bt; 395 1.1 mrg 396 1.21 thorpej bt = kmem_zalloc(sizeof(*bt), KM_SLEEP); 397 1.1 mrg 398 1.2 mrg #if 0 399 1.1 mrg snprintf(bt->name, sizeof(bt->name), "%s-pbm_%s(%d/%2.2x)", 400 1.6 christos device_xname(sc->sc_dev), name, ss, asi); 401 1.2 mrg #endif 402 1.1 mrg 403 1.1 mrg bt->cookie = pbm; 404 1.2 mrg bt->parent = sc->sc_bustag; 405 1.2 mrg bt->type = type; 406 1.2 mrg bt->sparc_bus_map = pyro_bus_map; 407 1.2 mrg bt->sparc_bus_mmap = pyro_bus_mmap; 408 1.2 mrg bt->sparc_intr_establish = pyro_intr_establish; 409 1.1 mrg return (bt); 410 1.1 mrg } 411 1.1 mrg 412 1.1 mrg bus_dma_tag_t 413 1.1 mrg pyro_alloc_dma_tag(struct pyro_pbm *pbm) 414 1.1 mrg { 415 1.1 mrg struct pyro_softc *sc = pbm->pp_sc; 416 1.1 mrg bus_dma_tag_t dt, pdt = sc->sc_dmat; 417 1.1 mrg 418 1.21 thorpej dt = kmem_zalloc(sizeof(*dt), KM_SLEEP); 419 1.1 mrg dt->_cookie = pbm; 420 1.1 mrg dt->_parent = pdt; 421 1.2 mrg #define PCOPY(x) dt->x = pdt->x 422 1.1 mrg dt->_dmamap_create = pyro_dmamap_create; 423 1.2 mrg PCOPY(_dmamap_destroy); 424 1.1 mrg dt->_dmamap_load = iommu_dvmamap_load; 425 1.2 mrg PCOPY(_dmamap_load_mbuf); 426 1.2 mrg PCOPY(_dmamap_load_uio); 427 1.1 mrg dt->_dmamap_load_raw = iommu_dvmamap_load_raw; 428 1.1 mrg dt->_dmamap_unload = iommu_dvmamap_unload; 429 1.1 mrg dt->_dmamap_sync = iommu_dvmamap_sync; 430 1.1 mrg dt->_dmamem_alloc = iommu_dvmamem_alloc; 431 1.1 mrg dt->_dmamem_free = iommu_dvmamem_free; 432 1.2 mrg dt->_dmamem_map = iommu_dvmamem_map; 433 1.2 mrg dt->_dmamem_unmap = iommu_dvmamem_unmap; 434 1.2 mrg PCOPY(_dmamem_mmap); 435 1.2 mrg #undef PCOPY 436 1.1 mrg return (dt); 437 1.1 mrg } 438 1.1 mrg 439 1.1 mrg pci_chipset_tag_t 440 1.1 mrg pyro_alloc_chipset(struct pyro_pbm *pbm, int node, pci_chipset_tag_t pc) 441 1.1 mrg { 442 1.1 mrg pci_chipset_tag_t npc; 443 1.1 mrg 444 1.21 thorpej npc = kmem_alloc(sizeof *npc, KM_SLEEP); 445 1.1 mrg memcpy(npc, pc, sizeof *pc); 446 1.1 mrg npc->cookie = pbm; 447 1.1 mrg npc->rootnode = node; 448 1.2 mrg npc->spc_conf_read = pyro_conf_read; 449 1.2 mrg npc->spc_conf_write = pyro_conf_write; 450 1.2 mrg npc->spc_intr_map = pyro_intr_map; 451 1.2 mrg npc->spc_intr_establish = pyro_pci_intr_establish; 452 1.2 mrg npc->spc_find_ino = NULL; 453 1.1 mrg return (npc); 454 1.1 mrg } 455 1.1 mrg 456 1.1 mrg int 457 1.2 mrg pyro_dmamap_create(bus_dma_tag_t t, bus_size_t size, 458 1.1 mrg int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags, 459 1.1 mrg bus_dmamap_t *dmamp) 460 1.1 mrg { 461 1.2 mrg struct pyro_pbm *pbm = t->_cookie; 462 1.2 mrg int error; 463 1.1 mrg 464 1.2 mrg error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz, 465 1.2 mrg boundary, flags, dmamp); 466 1.2 mrg if (error == 0) 467 1.2 mrg (*dmamp)->_dm_cookie = &pbm->pp_sb; 468 1.2 mrg return error; 469 1.1 mrg } 470 1.1 mrg 471 1.1 mrg int 472 1.2 mrg pyro_bus_map(bus_space_tag_t t, bus_addr_t offset, 473 1.2 mrg bus_size_t size, int flags, vaddr_t unused, bus_space_handle_t *hp) 474 1.1 mrg { 475 1.1 mrg struct pyro_pbm *pbm = t->cookie; 476 1.2 mrg struct pyro_softc *sc = pbm->pp_sc; 477 1.1 mrg int i, ss; 478 1.1 mrg 479 1.2 mrg DPRINTF(PDB_BUSMAP, ("pyro_bus_map: type %d off %qx sz %qx flags %d", 480 1.2 mrg t->type, 481 1.1 mrg (unsigned long long)offset, 482 1.1 mrg (unsigned long long)size, 483 1.1 mrg flags)); 484 1.1 mrg 485 1.18 macallan /* 486 1.18 macallan * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it 487 1.19 maya * out for now until someone can verify whether it works on pyro 488 1.18 macallan */ 489 1.18 macallan flags &= ~BUS_SPACE_MAP_PREFETCHABLE; 490 1.18 macallan 491 1.2 mrg ss = sparc_pci_childspace(t->type); 492 1.1 mrg DPRINTF(PDB_BUSMAP, (" cspace %d", ss)); 493 1.1 mrg 494 1.1 mrg if (t->parent == 0 || t->parent->sparc_bus_map == 0) { 495 1.1 mrg printf("\n_pyro_bus_map: invalid parent"); 496 1.1 mrg return (EINVAL); 497 1.1 mrg } 498 1.1 mrg 499 1.1 mrg for (i = 0; i < pbm->pp_nrange; i++) { 500 1.1 mrg bus_addr_t paddr; 501 1.2 mrg struct pyro_range *pr = &pbm->pp_range[i]; 502 1.1 mrg 503 1.2 mrg if (((pr->cspace >> 24) & 0x03) != ss) 504 1.1 mrg continue; 505 1.1 mrg 506 1.2 mrg paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset); 507 1.2 mrg return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size, 508 1.2 mrg flags, 0, hp)); 509 1.1 mrg } 510 1.1 mrg 511 1.1 mrg return (EINVAL); 512 1.1 mrg } 513 1.1 mrg 514 1.1 mrg paddr_t 515 1.2 mrg pyro_bus_mmap(bus_space_tag_t t, bus_addr_t paddr, 516 1.1 mrg off_t off, int prot, int flags) 517 1.1 mrg { 518 1.1 mrg bus_addr_t offset = paddr; 519 1.1 mrg struct pyro_pbm *pbm = t->cookie; 520 1.2 mrg struct pyro_softc *sc = pbm->pp_sc; 521 1.1 mrg int i, ss; 522 1.1 mrg 523 1.18 macallan /* 524 1.18 macallan * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it 525 1.19 maya * out for now until someone can verify whether it works on pyro 526 1.18 macallan */ 527 1.18 macallan flags &= ~BUS_SPACE_MAP_PREFETCHABLE; 528 1.18 macallan 529 1.2 mrg ss = sparc_pci_childspace(t->type); 530 1.1 mrg 531 1.2 mrg DPRINTF(PDB_BUSMAP, ("pyro_bus_mmap: prot %d flags %d pa %qx\n", 532 1.1 mrg prot, flags, (unsigned long long)paddr)); 533 1.1 mrg 534 1.1 mrg if (t->parent == 0 || t->parent->sparc_bus_mmap == 0) { 535 1.1 mrg printf("\n_pyro_bus_mmap: invalid parent"); 536 1.1 mrg return (-1); 537 1.1 mrg } 538 1.1 mrg 539 1.1 mrg for (i = 0; i < pbm->pp_nrange; i++) { 540 1.2 mrg struct pyro_range *pr = &pbm->pp_range[i]; 541 1.1 mrg 542 1.2 mrg if (((pr->cspace >> 24) & 0x03) != ss) 543 1.1 mrg continue; 544 1.1 mrg 545 1.2 mrg paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset); 546 1.2 mrg return (bus_space_mmap(sc->sc_bustag, paddr, off, 547 1.2 mrg prot, flags)); 548 1.1 mrg } 549 1.1 mrg 550 1.1 mrg return (-1); 551 1.1 mrg } 552 1.1 mrg 553 1.1 mrg void * 554 1.2 mrg pyro_intr_establish(bus_space_tag_t t, int ihandle, int level, 555 1.2 mrg int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */) 556 1.1 mrg { 557 1.1 mrg struct pyro_pbm *pbm = t->cookie; 558 1.1 mrg struct pyro_softc *sc = pbm->pp_sc; 559 1.1 mrg struct intrhand *ih = NULL; 560 1.1 mrg volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL; 561 1.3 mrg u_int64_t *imapbase, *iclrbase; 562 1.1 mrg int ino; 563 1.1 mrg 564 1.1 mrg ino = INTINO(ihandle); 565 1.10 mrg DPRINTF(PDB_INTR, ("%s: ih %lx; level %d ino %#x", __func__, (u_long)ihandle, level, ino)); 566 1.1 mrg 567 1.1 mrg if (level == IPL_NONE) 568 1.1 mrg level = INTLEV(ihandle); 569 1.1 mrg if (level == IPL_NONE) { 570 1.1 mrg printf(": no IPL, setting IPL 2.\n"); 571 1.1 mrg level = 2; 572 1.1 mrg } 573 1.1 mrg 574 1.3 mrg imapbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1000); 575 1.3 mrg iclrbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1400); 576 1.3 mrg intrmapptr = &imapbase[ino]; 577 1.3 mrg intrclrptr = &iclrbase[ino]; 578 1.10 mrg DPRINTF(PDB_INTR, (" mapptr %p clrptr %p\n", intrmapptr, intrclrptr)); 579 1.10 mrg 580 1.2 mrg ino |= INTVEC(ihandle); 581 1.1 mrg 582 1.17 palle ih = intrhand_alloc(); 583 1.1 mrg 584 1.2 mrg /* Register the map and clear intr registers */ 585 1.2 mrg ih->ih_map = intrmapptr; 586 1.2 mrg ih->ih_clr = intrclrptr; 587 1.2 mrg 588 1.10 mrg ih->ih_ivec = ihandle; 589 1.2 mrg ih->ih_fun = handler; 590 1.2 mrg ih->ih_arg = arg; 591 1.2 mrg ih->ih_pil = level; 592 1.2 mrg ih->ih_number = ino; 593 1.10 mrg ih->ih_pending = 0; 594 1.2 mrg 595 1.2 mrg intr_establish(ih->ih_pil, level != IPL_VM, ih); 596 1.1 mrg 597 1.1 mrg if (intrmapptr != NULL) { 598 1.3 mrg u_int64_t imap; 599 1.1 mrg 600 1.3 mrg imap = *intrmapptr; 601 1.3 mrg DPRINTF(PDB_INTR, ("%s: read intrmap = %016qx", __func__, 602 1.3 mrg (unsigned long long)imap)); 603 1.3 mrg imap &= ~FIRE_INTRMAP_INT_CNTRL_NUM_MASK; 604 1.3 mrg imap |= FIRE_INTRMAP_INT_CNTRL_NUM0; 605 1.3 mrg DPRINTF(PDB_INTR, ("; set intr group intrmap = %016qx", 606 1.3 mrg (unsigned long long)imap)); 607 1.1 mrg if (sc->sc_oberon) { 608 1.3 mrg imap &= ~OBERON_INTRMAP_T_DESTID_MASK; 609 1.3 mrg imap |= CPU_JUPITERID << 610 1.1 mrg OBERON_INTRMAP_T_DESTID_SHIFT; 611 1.1 mrg } else { 612 1.3 mrg imap &= ~FIRE_INTRMAP_T_JPID_MASK; 613 1.3 mrg imap |= CPU_UPAID << FIRE_INTRMAP_T_JPID_SHIFT; 614 1.1 mrg } 615 1.3 mrg DPRINTF(PDB_INTR, ("; set cpuid num intrmap = %016qx", 616 1.3 mrg (unsigned long long)imap)); 617 1.3 mrg imap |= INTMAP_V; 618 1.3 mrg *intrmapptr = imap; 619 1.3 mrg DPRINTF(PDB_INTR, ("; writing intrmap = %016qx", 620 1.3 mrg (unsigned long long)imap)); 621 1.3 mrg imap = *intrmapptr; 622 1.3 mrg ih->ih_number |= imap & INTMAP_INR; 623 1.10 mrg DPRINTF(PDB_INTR, ("; reread intrmap = %016qx, " 624 1.10 mrg "set ih_number to %x\n", 625 1.10 mrg (unsigned long long)imap, ih->ih_number)); 626 1.2 mrg } 627 1.2 mrg if (intrclrptr) { 628 1.2 mrg /* set state to IDLE */ 629 1.2 mrg *intrclrptr = 0; 630 1.2 mrg } 631 1.1 mrg 632 1.1 mrg return (ih); 633 1.1 mrg } 634 1.1 mrg 635 1.2 mrg static void * 636 1.2 mrg pyro_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level, 637 1.2 mrg int (*func)(void *), void *arg) 638 1.2 mrg { 639 1.2 mrg void *cookie; 640 1.2 mrg struct pyro_pbm *pbm = (struct pyro_pbm *)pc->cookie; 641 1.2 mrg 642 1.3 mrg DPRINTF(PDB_INTR, ("%s: ih %lx; level %d\n", __func__, (u_long)ih, level)); 643 1.2 mrg cookie = bus_intr_establish(pbm->pp_memt, ih, level, func, arg); 644 1.2 mrg 645 1.3 mrg DPRINTF(PDB_INTR, ("%s: returning handle %p\n", __func__, cookie)); 646 1.2 mrg return (cookie); 647 1.2 mrg } 648