Home | History | Annotate | Line # | Download | only in dev
pyro.c revision 1.18.16.2
      1  1.18.16.2    martin /*	$NetBSD: pyro.c,v 1.18.16.2 2020/04/13 08:04:08 martin Exp $	*/
      2        1.2       mrg /*	from: $OpenBSD: pyro.c,v 1.20 2010/12/05 15:15:14 kettenis Exp $	*/
      3        1.1       mrg 
      4        1.1       mrg /*
      5        1.1       mrg  * Copyright (c) 2002 Jason L. Wright (jason (at) thought.net)
      6        1.1       mrg  * Copyright (c) 2003 Henric Jungheim
      7        1.1       mrg  * Copyright (c) 2007 Mark Kettenis
      8        1.2       mrg  * Copyright (c) 2011 Matthew R. Green
      9        1.1       mrg  * All rights reserved.
     10        1.1       mrg  *
     11        1.1       mrg  * Redistribution and use in source and binary forms, with or without
     12        1.1       mrg  * modification, are permitted provided that the following conditions
     13        1.1       mrg  * are met:
     14        1.1       mrg  * 1. Redistributions of source code must retain the above copyright
     15        1.1       mrg  *    notice, this list of conditions and the following disclaimer.
     16        1.1       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     17        1.1       mrg  *    notice, this list of conditions and the following disclaimer in the
     18        1.1       mrg  *    documentation and/or other materials provided with the distribution.
     19        1.1       mrg  *
     20        1.1       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21        1.1       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     22        1.1       mrg  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     23        1.1       mrg  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     24        1.1       mrg  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     25        1.1       mrg  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     26        1.1       mrg  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     27        1.1       mrg  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     28        1.1       mrg  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     29        1.1       mrg  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30        1.1       mrg  * POSSIBILITY OF SUCH DAMAGE.
     31        1.1       mrg  */
     32        1.1       mrg 
     33       1.11       mrg #include <sys/cdefs.h>
     34  1.18.16.2    martin __KERNEL_RCSID(0, "$NetBSD: pyro.c,v 1.18.16.2 2020/04/13 08:04:08 martin Exp $");
     35       1.11       mrg 
     36        1.1       mrg #include <sys/param.h>
     37        1.1       mrg #include <sys/device.h>
     38        1.1       mrg #include <sys/errno.h>
     39        1.1       mrg #include <sys/malloc.h>
     40        1.1       mrg #include <sys/systm.h>
     41        1.1       mrg 
     42        1.1       mrg #define _SPARC_BUS_DMA_PRIVATE
     43        1.8    dyoung #include <sys/bus.h>
     44        1.1       mrg #include <machine/autoconf.h>
     45        1.1       mrg 
     46        1.1       mrg #ifdef DDB
     47        1.1       mrg #include <machine/db_machdep.h>
     48        1.1       mrg #endif
     49        1.1       mrg 
     50        1.1       mrg #include <dev/pci/pcivar.h>
     51        1.1       mrg #include <dev/pci/pcireg.h>
     52        1.1       mrg 
     53        1.1       mrg #include <sparc64/dev/iommureg.h>
     54        1.1       mrg #include <sparc64/dev/iommuvar.h>
     55        1.1       mrg #include <sparc64/dev/pyrovar.h>
     56        1.1       mrg 
     57        1.1       mrg #ifdef DEBUG
     58        1.1       mrg #define PDB_PROM        0x01
     59        1.1       mrg #define PDB_BUSMAP      0x02
     60        1.1       mrg #define PDB_INTR        0x04
     61        1.1       mrg #define PDB_CONF        0x08
     62       1.15       mrg int pyro_debug = 0x0;
     63        1.1       mrg #define DPRINTF(l, s)   do { if (pyro_debug & l) printf s; } while (0)
     64        1.1       mrg #else
     65        1.1       mrg #define DPRINTF(l, s)
     66        1.1       mrg #endif
     67        1.1       mrg 
     68        1.1       mrg #define FIRE_RESET_GEN			0x7010
     69        1.1       mrg 
     70        1.1       mrg #define FIRE_RESET_GEN_XIR		0x0000000000000002L
     71        1.1       mrg 
     72        1.1       mrg #define FIRE_INTRMAP_INT_CNTRL_NUM_MASK	0x000003c0
     73        1.1       mrg #define FIRE_INTRMAP_INT_CNTRL_NUM0	0x00000040
     74        1.1       mrg #define FIRE_INTRMAP_INT_CNTRL_NUM1	0x00000080
     75        1.1       mrg #define FIRE_INTRMAP_INT_CNTRL_NUM2	0x00000100
     76        1.1       mrg #define FIRE_INTRMAP_INT_CNTRL_NUM3	0x00000200
     77        1.1       mrg #define FIRE_INTRMAP_T_JPID_SHIFT	26
     78        1.1       mrg #define FIRE_INTRMAP_T_JPID_MASK	0x7c000000
     79        1.1       mrg 
     80        1.1       mrg #define OBERON_INTRMAP_T_DESTID_SHIFT	21
     81        1.1       mrg #define OBERON_INTRMAP_T_DESTID_MASK	0x7fe00000
     82        1.1       mrg 
     83        1.1       mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
     84        1.1       mrg 
     85        1.6  christos int pyro_match(device_t, cfdata_t, void *);
     86        1.6  christos void pyro_attach(device_t, device_t, void *);
     87        1.2       mrg int pyro_print(void *, const char *);
     88        1.2       mrg 
     89        1.7  christos CFATTACH_DECL_NEW(pyro, sizeof(struct pyro_softc),
     90        1.2       mrg     pyro_match, pyro_attach, NULL, NULL);
     91        1.2       mrg 
     92        1.1       mrg void pyro_init(struct pyro_softc *, int);
     93        1.1       mrg void pyro_init_iommu(struct pyro_softc *, struct pyro_pbm *);
     94        1.1       mrg 
     95        1.1       mrg pci_chipset_tag_t pyro_alloc_chipset(struct pyro_pbm *, int,
     96        1.1       mrg     pci_chipset_tag_t);
     97        1.1       mrg bus_space_tag_t pyro_alloc_mem_tag(struct pyro_pbm *);
     98        1.1       mrg bus_space_tag_t pyro_alloc_io_tag(struct pyro_pbm *);
     99        1.1       mrg bus_space_tag_t pyro_alloc_config_tag(struct pyro_pbm *);
    100        1.2       mrg bus_space_tag_t pyro_alloc_bus_tag(struct pyro_pbm *, const char *, int);
    101        1.1       mrg bus_dma_tag_t pyro_alloc_dma_tag(struct pyro_pbm *);
    102        1.1       mrg 
    103        1.2       mrg #if 0
    104        1.1       mrg int pyro_conf_size(pci_chipset_tag_t, pcitag_t);
    105        1.2       mrg #endif
    106        1.1       mrg pcireg_t pyro_conf_read(pci_chipset_tag_t, pcitag_t, int);
    107        1.1       mrg void pyro_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
    108        1.1       mrg 
    109        1.2       mrg static void * pyro_pci_intr_establish(pci_chipset_tag_t pc,
    110        1.2       mrg 				      pci_intr_handle_t ih, int level,
    111        1.2       mrg 				      int (*func)(void *), void *arg);
    112        1.2       mrg 
    113        1.4    dyoung int pyro_intr_map(const struct pci_attach_args *, pci_intr_handle_t *);
    114        1.2       mrg int pyro_bus_map(bus_space_tag_t, bus_addr_t,
    115        1.2       mrg     bus_size_t, int, vaddr_t, bus_space_handle_t *);
    116        1.2       mrg paddr_t pyro_bus_mmap(bus_space_tag_t, bus_addr_t, off_t,
    117        1.1       mrg     int, int);
    118        1.2       mrg void *pyro_intr_establish(bus_space_tag_t, int, int,
    119        1.2       mrg     int (*)(void *), void *, void (*)(void));
    120        1.1       mrg 
    121        1.2       mrg int pyro_dmamap_create(bus_dma_tag_t, bus_size_t, int,
    122        1.1       mrg     bus_size_t, bus_size_t, int, bus_dmamap_t *);
    123        1.1       mrg 
    124        1.1       mrg int
    125       1.12       chs pyro_match(device_t parent, cfdata_t match, void *aux)
    126        1.1       mrg {
    127        1.1       mrg 	struct mainbus_attach_args *ma = aux;
    128        1.1       mrg 	char *str;
    129        1.1       mrg 
    130        1.1       mrg 	if (strcmp(ma->ma_name, "pci") != 0)
    131        1.1       mrg 		return (0);
    132        1.1       mrg 
    133        1.2       mrg 	str = prom_getpropstring(ma->ma_node, "compatible");
    134        1.1       mrg 	if (strcmp(str, "pciex108e,80f0") == 0 ||
    135        1.1       mrg 	    strcmp(str, "pciex108e,80f8") == 0)
    136        1.1       mrg 		return (1);
    137        1.1       mrg 
    138        1.1       mrg 	return (0);
    139        1.1       mrg }
    140        1.1       mrg 
    141        1.1       mrg void
    142       1.12       chs pyro_attach(device_t parent, device_t self, void *aux)
    143        1.1       mrg {
    144        1.6  christos 	struct pyro_softc *sc = device_private(self);
    145        1.1       mrg 	struct mainbus_attach_args *ma = aux;
    146        1.1       mrg 	char *str;
    147        1.1       mrg 	int busa;
    148        1.1       mrg 
    149        1.6  christos 	sc->sc_dev = self;
    150        1.1       mrg 	sc->sc_node = ma->ma_node;
    151        1.1       mrg 	sc->sc_dmat = ma->ma_dmatag;
    152        1.2       mrg 	sc->sc_bustag = ma->ma_bustag;
    153        1.1       mrg 	sc->sc_csr = ma->ma_reg[0].ur_paddr;
    154        1.1       mrg 	sc->sc_xbc = ma->ma_reg[1].ur_paddr;
    155        1.1       mrg 	sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT);
    156        1.1       mrg 
    157        1.1       mrg 	if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000)
    158        1.1       mrg 		busa = 1;
    159        1.1       mrg 	else
    160        1.1       mrg 		busa = 0;
    161        1.1       mrg 
    162        1.2       mrg 	if (bus_space_map(sc->sc_bustag, sc->sc_csr,
    163        1.2       mrg 	    ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR, &sc->sc_csrh)) {
    164        1.1       mrg 		printf(": failed to map csr registers\n");
    165        1.1       mrg 		return;
    166        1.1       mrg 	}
    167        1.1       mrg 
    168        1.2       mrg 	if (bus_space_map(sc->sc_bustag, sc->sc_xbc,
    169        1.1       mrg 	    ma->ma_reg[1].ur_len, 0, &sc->sc_xbch)) {
    170        1.1       mrg 		printf(": failed to map xbc registers\n");
    171        1.1       mrg 		return;
    172        1.1       mrg 	}
    173        1.1       mrg 
    174        1.2       mrg 	str = prom_getpropstring(ma->ma_node, "compatible");
    175        1.1       mrg 	if (strcmp(str, "pciex108e,80f8") == 0)
    176        1.1       mrg 		sc->sc_oberon = 1;
    177        1.1       mrg 
    178        1.1       mrg 	pyro_init(sc, busa);
    179        1.1       mrg }
    180        1.1       mrg 
    181        1.1       mrg void
    182        1.1       mrg pyro_init(struct pyro_softc *sc, int busa)
    183        1.1       mrg {
    184        1.1       mrg 	struct pyro_pbm *pbm;
    185        1.1       mrg 	struct pcibus_attach_args pba;
    186        1.1       mrg 	int *busranges = NULL, nranges;
    187        1.1       mrg 
    188  1.18.16.2    martin 	pbm = malloc(sizeof(*pbm), M_DEVBUF, M_WAITOK | M_ZERO);
    189        1.1       mrg 	pbm->pp_sc = sc;
    190        1.1       mrg 	pbm->pp_bus_a = busa;
    191        1.1       mrg 
    192        1.2       mrg 	if (prom_getprop(sc->sc_node, "ranges", sizeof(struct pyro_range),
    193        1.1       mrg 	    &pbm->pp_nrange, (void **)&pbm->pp_range))
    194        1.1       mrg 		panic("pyro: can't get ranges");
    195        1.1       mrg 
    196        1.2       mrg 	if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges,
    197        1.1       mrg 	    (void **)&busranges))
    198        1.1       mrg 		panic("pyro: can't get bus-range");
    199        1.1       mrg 
    200        1.1       mrg 	printf(": \"%s\", rev %d, ign %x, bus %c %d to %d\n",
    201        1.1       mrg 	    sc->sc_oberon ? "Oberon" : "Fire",
    202        1.2       mrg 	    prom_getpropint(sc->sc_node, "module-revision#", 0), sc->sc_ign,
    203        1.1       mrg 	    busa ? 'A' : 'B', busranges[0], busranges[1]);
    204        1.1       mrg 
    205        1.6  christos 	printf("%s: ", device_xname(sc->sc_dev));
    206        1.1       mrg 	pyro_init_iommu(sc, pbm);
    207        1.1       mrg 
    208        1.1       mrg 	pbm->pp_memt = pyro_alloc_mem_tag(pbm);
    209        1.1       mrg 	pbm->pp_iot = pyro_alloc_io_tag(pbm);
    210        1.1       mrg 	pbm->pp_cfgt = pyro_alloc_config_tag(pbm);
    211        1.1       mrg 	pbm->pp_dmat = pyro_alloc_dma_tag(pbm);
    212        1.5    dyoung 	pbm->pp_flags = (pbm->pp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
    213        1.5    dyoung 		        (pbm->pp_iot ? PCI_FLAGS_IO_OKAY : 0);
    214        1.1       mrg 
    215        1.1       mrg 	if (bus_space_map(pbm->pp_cfgt, 0, 0x10000000, 0, &pbm->pp_cfgh))
    216        1.1       mrg 		panic("pyro: can't map config space");
    217        1.1       mrg 
    218        1.1       mrg 	pbm->pp_pc = pyro_alloc_chipset(pbm, sc->sc_node, &_sparc_pci_chipset);
    219        1.2       mrg 	pbm->pp_pc->spc_busmax = busranges[1];
    220        1.2       mrg 	pbm->pp_pc->spc_busnode = malloc(sizeof(*pbm->pp_pc->spc_busnode),
    221  1.18.16.2    martin 	    M_DEVBUF, M_WAITOK | M_ZERO);
    222        1.1       mrg 
    223        1.2       mrg #if 0
    224        1.1       mrg 	pbm->pp_pc->bustag = pbm->pp_cfgt;
    225        1.1       mrg 	pbm->pp_pc->bushandle = pbm->pp_cfgh;
    226        1.2       mrg #endif
    227        1.1       mrg 
    228        1.1       mrg 	bzero(&pba, sizeof(pba));
    229        1.1       mrg 	pba.pba_bus = busranges[0];
    230        1.1       mrg 	pba.pba_pc = pbm->pp_pc;
    231        1.1       mrg 	pba.pba_flags = pbm->pp_flags;
    232        1.1       mrg 	pba.pba_dmat = pbm->pp_dmat;
    233        1.2       mrg 	pba.pba_dmat64 = NULL;	/* XXX */
    234        1.1       mrg 	pba.pba_memt = pbm->pp_memt;
    235        1.1       mrg 	pba.pba_iot = pbm->pp_iot;
    236        1.1       mrg 
    237        1.1       mrg 	free(busranges, M_DEVBUF);
    238        1.1       mrg 
    239        1.6  christos 	config_found(sc->sc_dev, &pba, pyro_print);
    240        1.1       mrg }
    241        1.1       mrg 
    242        1.1       mrg void
    243        1.1       mrg pyro_init_iommu(struct pyro_softc *sc, struct pyro_pbm *pbm)
    244        1.1       mrg {
    245        1.1       mrg 	struct iommu_state *is = &pbm->pp_is;
    246        1.1       mrg 	int tsbsize = 7;
    247        1.1       mrg 	u_int32_t iobase = -1;
    248        1.1       mrg 	char *name;
    249        1.1       mrg 
    250        1.2       mrg 	pbm->pp_sb.sb_is = is;
    251        1.2       mrg 	is->is_bustag = sc->sc_bustag;
    252        1.1       mrg 
    253        1.1       mrg 	if (bus_space_subregion(is->is_bustag, sc->sc_csrh,
    254        1.1       mrg 	    0x40000, 0x100, &is->is_iommu)) {
    255        1.1       mrg 		panic("pyro: unable to create iommu handle");
    256        1.1       mrg 	}
    257        1.1       mrg 
    258        1.3       mrg 	/* We have no STC.  */
    259        1.3       mrg 	is->is_sb[0] = NULL;
    260        1.1       mrg 
    261  1.18.16.2    martin 	name = malloc(32, M_DEVBUF, M_WAITOK);
    262        1.6  christos 	snprintf(name, 32, "%s dvma", device_xname(sc->sc_dev));
    263        1.1       mrg 
    264        1.3       mrg 	/* Tell iommu how to set the TSB size.  */
    265        1.3       mrg 	is->is_flags = IOMMU_TSBSIZE_IN_PTSB;
    266        1.3       mrg 
    267        1.1       mrg 	/* On Oberon, we need to flush the cache. */
    268        1.1       mrg 	if (sc->sc_oberon)
    269        1.1       mrg 		is->is_flags |= IOMMU_FLUSH_CACHE;
    270        1.1       mrg 
    271        1.1       mrg 	iommu_init(name, is, tsbsize, iobase);
    272        1.1       mrg }
    273        1.1       mrg 
    274        1.1       mrg int
    275        1.1       mrg pyro_print(void *aux, const char *p)
    276        1.1       mrg {
    277        1.1       mrg 	if (p == NULL)
    278        1.1       mrg 		return (UNCONF);
    279        1.1       mrg 	return (QUIET);
    280        1.1       mrg }
    281        1.1       mrg 
    282        1.1       mrg pcireg_t
    283        1.1       mrg pyro_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
    284        1.1       mrg {
    285        1.2       mrg 	struct pyro_pbm *pp = pc->cookie;
    286       1.13  nakayama 	struct cpu_info *ci = curcpu();
    287        1.2       mrg 	pcireg_t val = (pcireg_t)~0;
    288       1.13  nakayama 	int s;
    289        1.2       mrg 
    290        1.2       mrg 	DPRINTF(PDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg));
    291       1.16   msaitoh 	if (PCITAG_NODE(tag) != -1 && (unsigned int)reg < PCI_CONF_SIZE) {
    292       1.13  nakayama 		s = splhigh();
    293       1.13  nakayama 		ci->ci_pci_probe = true;
    294       1.13  nakayama 		membar_Sync();
    295        1.2       mrg 		val = bus_space_read_4(pp->pp_cfgt, pp->pp_cfgh,
    296        1.2       mrg 		    (PCITAG_OFFSET(tag) << 4) + reg);
    297       1.13  nakayama 		membar_Sync();
    298       1.13  nakayama 		if (ci->ci_pci_fault)
    299       1.13  nakayama 			val = (pcireg_t)~0;
    300       1.13  nakayama 		ci->ci_pci_probe = ci->ci_pci_fault = false;
    301       1.13  nakayama 		splx(s);
    302       1.13  nakayama 	}
    303        1.2       mrg 	DPRINTF(PDB_CONF, (" returning %08x\n", (u_int)val));
    304        1.2       mrg 	return (val);
    305        1.1       mrg }
    306        1.1       mrg 
    307        1.1       mrg void
    308        1.1       mrg pyro_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
    309        1.1       mrg {
    310        1.2       mrg 	struct pyro_pbm *pp = pc->cookie;
    311        1.2       mrg 
    312        1.2       mrg 	DPRINTF(PDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__,
    313        1.2       mrg 		(long)tag, reg, (int)data));
    314        1.2       mrg 
    315        1.2       mrg 	/* If we don't know it, just punt it.  */
    316        1.2       mrg 	if (PCITAG_NODE(tag) == -1) {
    317        1.2       mrg 		DPRINTF(PDB_CONF, (" .. bad addr\n"));
    318        1.2       mrg 		return;
    319        1.2       mrg 	}
    320        1.2       mrg 
    321       1.16   msaitoh 	if ((unsigned int)reg >= PCI_CONF_SIZE)
    322       1.16   msaitoh 		return;
    323       1.16   msaitoh 
    324        1.2       mrg         bus_space_write_4(pp->pp_cfgt, pp->pp_cfgh,
    325        1.1       mrg 	    (PCITAG_OFFSET(tag) << 4) + reg, data);
    326        1.2       mrg 	DPRINTF(PDB_CONF, (" .. done\n"));
    327        1.1       mrg }
    328        1.1       mrg 
    329        1.1       mrg /*
    330        1.1       mrg  * Bus-specific interrupt mapping
    331        1.1       mrg  */
    332        1.1       mrg int
    333        1.4    dyoung pyro_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    334        1.1       mrg {
    335        1.1       mrg 	struct pyro_pbm *pp = pa->pa_pc->cookie;
    336        1.1       mrg 	struct pyro_softc *sc = pp->pp_sc;
    337        1.1       mrg 	u_int dev;
    338        1.1       mrg 
    339        1.1       mrg 	if (*ihp != (pci_intr_handle_t)-1) {
    340        1.1       mrg 		*ihp |= sc->sc_ign;
    341        1.3       mrg 		DPRINTF(PDB_INTR, ("%s: not -1 -> ih %lx\n", __func__, (u_long)*ihp));
    342        1.1       mrg 		return (0);
    343        1.1       mrg 	}
    344        1.1       mrg 
    345        1.1       mrg 	/*
    346        1.1       mrg 	 * We didn't find a PROM mapping for this interrupt.  Try to
    347        1.1       mrg 	 * construct one ourselves based on the swizzled interrupt pin
    348        1.1       mrg 	 * and the interrupt mapping for PCI slots documented in the
    349        1.1       mrg 	 * UltraSPARC-IIi User's Manual.
    350        1.1       mrg 	 */
    351        1.1       mrg 
    352        1.2       mrg 	if (pa->pa_intrpin == 0) {
    353        1.3       mrg 		DPRINTF(PDB_INTR, ("%s: no intrpen\n", __func__));
    354        1.1       mrg 		return (-1);
    355        1.2       mrg 	}
    356        1.1       mrg 
    357        1.1       mrg 	/*
    358        1.1       mrg 	 * This deserves some documentation.  Should anyone
    359        1.1       mrg 	 * have anything official looking, please speak up.
    360        1.1       mrg 	 */
    361        1.1       mrg 	dev = pa->pa_device - 1;
    362        1.1       mrg 
    363        1.1       mrg 	*ihp = (pa->pa_intrpin - 1) & INTMAP_PCIINT;
    364        1.1       mrg 	*ihp |= (dev << 2) & INTMAP_PCISLOT;
    365        1.1       mrg 	*ihp |= sc->sc_ign;
    366        1.1       mrg 
    367        1.3       mrg 	DPRINTF(PDB_INTR, ("%s: weird hack -> ih %lx\n", __func__, (u_long)*ihp));
    368        1.1       mrg 	return (0);
    369        1.1       mrg }
    370        1.1       mrg 
    371        1.1       mrg bus_space_tag_t
    372        1.1       mrg pyro_alloc_mem_tag(struct pyro_pbm *pp)
    373        1.1       mrg {
    374        1.2       mrg 	return (pyro_alloc_bus_tag(pp, "mem", PCI_MEMORY_BUS_SPACE));
    375        1.1       mrg }
    376        1.1       mrg 
    377        1.1       mrg bus_space_tag_t
    378        1.1       mrg pyro_alloc_io_tag(struct pyro_pbm *pp)
    379        1.1       mrg {
    380        1.2       mrg 	return (pyro_alloc_bus_tag(pp, "io", PCI_IO_BUS_SPACE));
    381        1.1       mrg }
    382        1.1       mrg 
    383        1.1       mrg bus_space_tag_t
    384        1.1       mrg pyro_alloc_config_tag(struct pyro_pbm *pp)
    385        1.1       mrg {
    386        1.2       mrg 	return (pyro_alloc_bus_tag(pp, "cfg", PCI_CONFIG_BUS_SPACE));
    387        1.1       mrg }
    388        1.1       mrg 
    389        1.1       mrg bus_space_tag_t
    390        1.2       mrg pyro_alloc_bus_tag(struct pyro_pbm *pbm, const char *name, int type)
    391        1.1       mrg {
    392        1.1       mrg 	struct pyro_softc *sc = pbm->pp_sc;
    393        1.1       mrg 	struct sparc_bus_space_tag *bt;
    394        1.1       mrg 
    395  1.18.16.2    martin 	bt = malloc(sizeof(*bt), M_DEVBUF, M_WAITOK | M_ZERO);
    396        1.1       mrg 
    397        1.2       mrg #if 0
    398        1.1       mrg 	snprintf(bt->name, sizeof(bt->name), "%s-pbm_%s(%d/%2.2x)",
    399        1.6  christos 	    device_xname(sc->sc_dev), name, ss, asi);
    400        1.2       mrg #endif
    401        1.1       mrg 
    402        1.1       mrg 	bt->cookie = pbm;
    403        1.2       mrg 	bt->parent = sc->sc_bustag;
    404        1.2       mrg 	bt->type = type;
    405        1.2       mrg 	bt->sparc_bus_map = pyro_bus_map;
    406        1.2       mrg 	bt->sparc_bus_mmap = pyro_bus_mmap;
    407        1.2       mrg 	bt->sparc_intr_establish = pyro_intr_establish;
    408        1.1       mrg 	return (bt);
    409        1.1       mrg }
    410        1.1       mrg 
    411        1.1       mrg bus_dma_tag_t
    412        1.1       mrg pyro_alloc_dma_tag(struct pyro_pbm *pbm)
    413        1.1       mrg {
    414        1.1       mrg 	struct pyro_softc *sc = pbm->pp_sc;
    415        1.1       mrg 	bus_dma_tag_t dt, pdt = sc->sc_dmat;
    416        1.1       mrg 
    417  1.18.16.2    martin 	dt = malloc(sizeof(*dt), M_DEVBUF, M_WAITOK | M_ZERO);
    418        1.1       mrg 	dt->_cookie = pbm;
    419        1.1       mrg 	dt->_parent = pdt;
    420        1.2       mrg #define PCOPY(x)	dt->x = pdt->x
    421        1.1       mrg 	dt->_dmamap_create	= pyro_dmamap_create;
    422        1.2       mrg 	PCOPY(_dmamap_destroy);
    423        1.1       mrg 	dt->_dmamap_load	= iommu_dvmamap_load;
    424        1.2       mrg 	PCOPY(_dmamap_load_mbuf);
    425        1.2       mrg 	PCOPY(_dmamap_load_uio);
    426        1.1       mrg 	dt->_dmamap_load_raw	= iommu_dvmamap_load_raw;
    427        1.1       mrg 	dt->_dmamap_unload	= iommu_dvmamap_unload;
    428        1.1       mrg 	dt->_dmamap_sync	= iommu_dvmamap_sync;
    429        1.1       mrg 	dt->_dmamem_alloc	= iommu_dvmamem_alloc;
    430        1.1       mrg 	dt->_dmamem_free	= iommu_dvmamem_free;
    431        1.2       mrg 	dt->_dmamem_map = iommu_dvmamem_map;
    432        1.2       mrg 	dt->_dmamem_unmap = iommu_dvmamem_unmap;
    433        1.2       mrg 	PCOPY(_dmamem_mmap);
    434        1.2       mrg #undef	PCOPY
    435        1.1       mrg 	return (dt);
    436        1.1       mrg }
    437        1.1       mrg 
    438        1.1       mrg pci_chipset_tag_t
    439        1.1       mrg pyro_alloc_chipset(struct pyro_pbm *pbm, int node, pci_chipset_tag_t pc)
    440        1.1       mrg {
    441        1.1       mrg 	pci_chipset_tag_t npc;
    442        1.1       mrg 
    443  1.18.16.2    martin 	npc = malloc(sizeof *npc, M_DEVBUF, M_WAITOK);
    444        1.1       mrg 	memcpy(npc, pc, sizeof *pc);
    445        1.1       mrg 	npc->cookie = pbm;
    446        1.1       mrg 	npc->rootnode = node;
    447        1.2       mrg 	npc->spc_conf_read = pyro_conf_read;
    448        1.2       mrg 	npc->spc_conf_write = pyro_conf_write;
    449        1.2       mrg 	npc->spc_intr_map = pyro_intr_map;
    450        1.2       mrg 	npc->spc_intr_establish = pyro_pci_intr_establish;
    451        1.2       mrg 	npc->spc_find_ino = NULL;
    452        1.1       mrg 	return (npc);
    453        1.1       mrg }
    454        1.1       mrg 
    455        1.1       mrg int
    456        1.2       mrg pyro_dmamap_create(bus_dma_tag_t t, bus_size_t size,
    457        1.1       mrg     int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags,
    458        1.1       mrg     bus_dmamap_t *dmamp)
    459        1.1       mrg {
    460        1.2       mrg 	struct pyro_pbm *pbm = t->_cookie;
    461        1.2       mrg 	int error;
    462        1.1       mrg 
    463        1.2       mrg 	error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
    464        1.2       mrg 				  boundary, flags, dmamp);
    465        1.2       mrg 	if (error == 0)
    466        1.2       mrg 		(*dmamp)->_dm_cookie = &pbm->pp_sb;
    467        1.2       mrg 	return error;
    468        1.1       mrg }
    469        1.1       mrg 
    470        1.1       mrg int
    471        1.2       mrg pyro_bus_map(bus_space_tag_t t, bus_addr_t offset,
    472        1.2       mrg     bus_size_t size, int flags, vaddr_t unused, bus_space_handle_t *hp)
    473        1.1       mrg {
    474        1.1       mrg 	struct pyro_pbm *pbm = t->cookie;
    475        1.2       mrg 	struct pyro_softc *sc = pbm->pp_sc;
    476        1.1       mrg 	int i, ss;
    477        1.1       mrg 
    478        1.2       mrg 	DPRINTF(PDB_BUSMAP, ("pyro_bus_map: type %d off %qx sz %qx flags %d",
    479        1.2       mrg 	    t->type,
    480        1.1       mrg 	    (unsigned long long)offset,
    481        1.1       mrg 	    (unsigned long long)size,
    482        1.1       mrg 	    flags));
    483        1.1       mrg 
    484       1.18  macallan 	/*
    485       1.18  macallan 	 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
    486  1.18.16.1  christos 	 * out for now until someone can verify whether it works on pyro
    487       1.18  macallan 	 */
    488       1.18  macallan 	flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    489       1.18  macallan 
    490        1.2       mrg 	ss = sparc_pci_childspace(t->type);
    491        1.1       mrg 	DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
    492        1.1       mrg 
    493        1.1       mrg 	if (t->parent == 0 || t->parent->sparc_bus_map == 0) {
    494        1.1       mrg 		printf("\n_pyro_bus_map: invalid parent");
    495        1.1       mrg 		return (EINVAL);
    496        1.1       mrg 	}
    497        1.1       mrg 
    498        1.1       mrg 	for (i = 0; i < pbm->pp_nrange; i++) {
    499        1.1       mrg 		bus_addr_t paddr;
    500        1.2       mrg 		struct pyro_range *pr = &pbm->pp_range[i];
    501        1.1       mrg 
    502        1.2       mrg 		if (((pr->cspace >> 24) & 0x03) != ss)
    503        1.1       mrg 			continue;
    504        1.1       mrg 
    505        1.2       mrg 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
    506        1.2       mrg 		return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
    507        1.2       mrg 			flags, 0, hp));
    508        1.1       mrg 	}
    509        1.1       mrg 
    510        1.1       mrg 	return (EINVAL);
    511        1.1       mrg }
    512        1.1       mrg 
    513        1.1       mrg paddr_t
    514        1.2       mrg pyro_bus_mmap(bus_space_tag_t t, bus_addr_t paddr,
    515        1.1       mrg     off_t off, int prot, int flags)
    516        1.1       mrg {
    517        1.1       mrg 	bus_addr_t offset = paddr;
    518        1.1       mrg 	struct pyro_pbm *pbm = t->cookie;
    519        1.2       mrg 	struct pyro_softc *sc = pbm->pp_sc;
    520        1.1       mrg 	int i, ss;
    521        1.1       mrg 
    522       1.18  macallan 	/*
    523       1.18  macallan 	 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
    524  1.18.16.1  christos 	 * out for now until someone can verify whether it works on pyro
    525       1.18  macallan 	 */
    526       1.18  macallan 	flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    527       1.18  macallan 
    528        1.2       mrg 	ss = sparc_pci_childspace(t->type);
    529        1.1       mrg 
    530        1.2       mrg 	DPRINTF(PDB_BUSMAP, ("pyro_bus_mmap: prot %d flags %d pa %qx\n",
    531        1.1       mrg 	    prot, flags, (unsigned long long)paddr));
    532        1.1       mrg 
    533        1.1       mrg 	if (t->parent == 0 || t->parent->sparc_bus_mmap == 0) {
    534        1.1       mrg 		printf("\n_pyro_bus_mmap: invalid parent");
    535        1.1       mrg 		return (-1);
    536        1.1       mrg 	}
    537        1.1       mrg 
    538        1.1       mrg 	for (i = 0; i < pbm->pp_nrange; i++) {
    539        1.2       mrg 		struct pyro_range *pr = &pbm->pp_range[i];
    540        1.1       mrg 
    541        1.2       mrg 		if (((pr->cspace >> 24) & 0x03) != ss)
    542        1.1       mrg 			continue;
    543        1.1       mrg 
    544        1.2       mrg 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
    545        1.2       mrg 		return (bus_space_mmap(sc->sc_bustag, paddr, off,
    546        1.2       mrg 				       prot, flags));
    547        1.1       mrg 	}
    548        1.1       mrg 
    549        1.1       mrg 	return (-1);
    550        1.1       mrg }
    551        1.1       mrg 
    552        1.1       mrg void *
    553        1.2       mrg pyro_intr_establish(bus_space_tag_t t, int ihandle, int level,
    554        1.2       mrg 	int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
    555        1.1       mrg {
    556        1.1       mrg 	struct pyro_pbm *pbm = t->cookie;
    557        1.1       mrg 	struct pyro_softc *sc = pbm->pp_sc;
    558        1.1       mrg 	struct intrhand *ih = NULL;
    559        1.1       mrg 	volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL;
    560        1.3       mrg 	u_int64_t *imapbase, *iclrbase;
    561        1.1       mrg 	int ino;
    562        1.1       mrg 
    563        1.1       mrg 	ino = INTINO(ihandle);
    564       1.10       mrg 	DPRINTF(PDB_INTR, ("%s: ih %lx; level %d ino %#x", __func__, (u_long)ihandle, level, ino));
    565        1.1       mrg 
    566        1.1       mrg 	if (level == IPL_NONE)
    567        1.1       mrg 		level = INTLEV(ihandle);
    568        1.1       mrg 	if (level == IPL_NONE) {
    569        1.1       mrg 		printf(": no IPL, setting IPL 2.\n");
    570        1.1       mrg 		level = 2;
    571        1.1       mrg 	}
    572        1.1       mrg 
    573        1.3       mrg 	imapbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1000);
    574        1.3       mrg 	iclrbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1400);
    575        1.3       mrg 	intrmapptr = &imapbase[ino];
    576        1.3       mrg 	intrclrptr = &iclrbase[ino];
    577       1.10       mrg 	DPRINTF(PDB_INTR, (" mapptr %p clrptr %p\n", intrmapptr, intrclrptr));
    578       1.10       mrg 
    579        1.2       mrg 	ino |= INTVEC(ihandle);
    580        1.1       mrg 
    581       1.17     palle 	ih = intrhand_alloc();
    582        1.1       mrg 
    583        1.2       mrg 	/* Register the map and clear intr registers */
    584        1.2       mrg 	ih->ih_map = intrmapptr;
    585        1.2       mrg 	ih->ih_clr = intrclrptr;
    586        1.2       mrg 
    587       1.10       mrg 	ih->ih_ivec = ihandle;
    588        1.2       mrg 	ih->ih_fun = handler;
    589        1.2       mrg 	ih->ih_arg = arg;
    590        1.2       mrg 	ih->ih_pil = level;
    591        1.2       mrg 	ih->ih_number = ino;
    592       1.10       mrg 	ih->ih_pending = 0;
    593        1.2       mrg 
    594        1.2       mrg 	intr_establish(ih->ih_pil, level != IPL_VM, ih);
    595        1.1       mrg 
    596        1.1       mrg 	if (intrmapptr != NULL) {
    597        1.3       mrg 		u_int64_t imap;
    598        1.1       mrg 
    599        1.3       mrg 		imap = *intrmapptr;
    600        1.3       mrg 		DPRINTF(PDB_INTR, ("%s: read intrmap = %016qx", __func__,
    601        1.3       mrg 			(unsigned long long)imap));
    602        1.3       mrg 		imap &= ~FIRE_INTRMAP_INT_CNTRL_NUM_MASK;
    603        1.3       mrg 		imap |= FIRE_INTRMAP_INT_CNTRL_NUM0;
    604        1.3       mrg 		DPRINTF(PDB_INTR, ("; set intr group intrmap = %016qx",
    605        1.3       mrg 			(unsigned long long)imap));
    606        1.1       mrg 		if (sc->sc_oberon) {
    607        1.3       mrg 			imap &= ~OBERON_INTRMAP_T_DESTID_MASK;
    608        1.3       mrg 			imap |= CPU_JUPITERID <<
    609        1.1       mrg 			    OBERON_INTRMAP_T_DESTID_SHIFT;
    610        1.1       mrg 		} else {
    611        1.3       mrg 			imap &= ~FIRE_INTRMAP_T_JPID_MASK;
    612        1.3       mrg 			imap |= CPU_UPAID << FIRE_INTRMAP_T_JPID_SHIFT;
    613        1.1       mrg 		}
    614        1.3       mrg 		DPRINTF(PDB_INTR, ("; set cpuid num intrmap = %016qx",
    615        1.3       mrg 			(unsigned long long)imap));
    616        1.3       mrg 		imap |= INTMAP_V;
    617        1.3       mrg 		*intrmapptr = imap;
    618        1.3       mrg 		DPRINTF(PDB_INTR, ("; writing intrmap = %016qx",
    619        1.3       mrg 			(unsigned long long)imap));
    620        1.3       mrg 		imap = *intrmapptr;
    621        1.3       mrg 		ih->ih_number |= imap & INTMAP_INR;
    622       1.10       mrg 		DPRINTF(PDB_INTR, ("; reread intrmap = %016qx, "
    623       1.10       mrg 				   "set ih_number to %x\n",
    624       1.10       mrg 				   (unsigned long long)imap, ih->ih_number));
    625        1.2       mrg 	}
    626        1.2       mrg  	if (intrclrptr) {
    627        1.2       mrg  		/* set state to IDLE */
    628        1.2       mrg 		*intrclrptr = 0;
    629        1.2       mrg  	}
    630        1.1       mrg 
    631        1.1       mrg 	return (ih);
    632        1.1       mrg }
    633        1.1       mrg 
    634        1.2       mrg static void *
    635        1.2       mrg pyro_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
    636        1.2       mrg 	int (*func)(void *), void *arg)
    637        1.2       mrg {
    638        1.2       mrg 	void *cookie;
    639        1.2       mrg 	struct pyro_pbm *pbm = (struct pyro_pbm *)pc->cookie;
    640        1.2       mrg 
    641        1.3       mrg 	DPRINTF(PDB_INTR, ("%s: ih %lx; level %d\n", __func__, (u_long)ih, level));
    642        1.2       mrg 	cookie = bus_intr_establish(pbm->pp_memt, ih, level, func, arg);
    643        1.2       mrg 
    644        1.3       mrg 	DPRINTF(PDB_INTR, ("%s: returning handle %p\n", __func__, cookie));
    645        1.2       mrg 	return (cookie);
    646        1.2       mrg }
    647