pyro.c revision 1.5 1 1.5 dyoung /* $NetBSD: pyro.c,v 1.5 2011/05/17 17:34:53 dyoung Exp $ */
2 1.2 mrg /* from: $OpenBSD: pyro.c,v 1.20 2010/12/05 15:15:14 kettenis Exp $ */
3 1.1 mrg
4 1.1 mrg /*
5 1.1 mrg * Copyright (c) 2002 Jason L. Wright (jason (at) thought.net)
6 1.1 mrg * Copyright (c) 2003 Henric Jungheim
7 1.1 mrg * Copyright (c) 2007 Mark Kettenis
8 1.2 mrg * Copyright (c) 2011 Matthew R. Green
9 1.1 mrg * All rights reserved.
10 1.1 mrg *
11 1.1 mrg * Redistribution and use in source and binary forms, with or without
12 1.1 mrg * modification, are permitted provided that the following conditions
13 1.1 mrg * are met:
14 1.1 mrg * 1. Redistributions of source code must retain the above copyright
15 1.1 mrg * notice, this list of conditions and the following disclaimer.
16 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 mrg * notice, this list of conditions and the following disclaimer in the
18 1.1 mrg * documentation and/or other materials provided with the distribution.
19 1.1 mrg *
20 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
22 1.1 mrg * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
23 1.1 mrg * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
24 1.1 mrg * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
25 1.1 mrg * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
26 1.1 mrg * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 1.1 mrg * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
28 1.1 mrg * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
29 1.1 mrg * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 mrg * POSSIBILITY OF SUCH DAMAGE.
31 1.1 mrg */
32 1.1 mrg
33 1.1 mrg #include <sys/param.h>
34 1.1 mrg #include <sys/device.h>
35 1.1 mrg #include <sys/errno.h>
36 1.1 mrg #include <sys/malloc.h>
37 1.1 mrg #include <sys/systm.h>
38 1.1 mrg
39 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
40 1.1 mrg #include <machine/bus.h>
41 1.1 mrg #include <machine/autoconf.h>
42 1.1 mrg
43 1.1 mrg #ifdef DDB
44 1.1 mrg #include <machine/db_machdep.h>
45 1.1 mrg #endif
46 1.1 mrg
47 1.1 mrg #include <dev/pci/pcivar.h>
48 1.1 mrg #include <dev/pci/pcireg.h>
49 1.1 mrg
50 1.1 mrg #include <sparc64/dev/iommureg.h>
51 1.1 mrg #include <sparc64/dev/iommuvar.h>
52 1.1 mrg #include <sparc64/dev/pyrovar.h>
53 1.1 mrg
54 1.1 mrg #ifdef DEBUG
55 1.1 mrg #define PDB_PROM 0x01
56 1.1 mrg #define PDB_BUSMAP 0x02
57 1.1 mrg #define PDB_INTR 0x04
58 1.1 mrg #define PDB_CONF 0x08
59 1.2 mrg int pyro_debug = 0x4;
60 1.1 mrg #define DPRINTF(l, s) do { if (pyro_debug & l) printf s; } while (0)
61 1.1 mrg #else
62 1.1 mrg #define DPRINTF(l, s)
63 1.1 mrg #endif
64 1.1 mrg
65 1.1 mrg #define FIRE_RESET_GEN 0x7010
66 1.1 mrg
67 1.1 mrg #define FIRE_RESET_GEN_XIR 0x0000000000000002L
68 1.1 mrg
69 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM_MASK 0x000003c0
70 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM0 0x00000040
71 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM1 0x00000080
72 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM2 0x00000100
73 1.1 mrg #define FIRE_INTRMAP_INT_CNTRL_NUM3 0x00000200
74 1.1 mrg #define FIRE_INTRMAP_T_JPID_SHIFT 26
75 1.1 mrg #define FIRE_INTRMAP_T_JPID_MASK 0x7c000000
76 1.1 mrg
77 1.1 mrg #define OBERON_INTRMAP_T_DESTID_SHIFT 21
78 1.1 mrg #define OBERON_INTRMAP_T_DESTID_MASK 0x7fe00000
79 1.1 mrg
80 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
81 1.1 mrg
82 1.2 mrg int pyro_match(struct device *, struct cfdata *, void *);
83 1.1 mrg void pyro_attach(struct device *, struct device *, void *);
84 1.2 mrg int pyro_print(void *, const char *);
85 1.2 mrg
86 1.2 mrg CFATTACH_DECL(pyro, sizeof(struct pyro_softc),
87 1.2 mrg pyro_match, pyro_attach, NULL, NULL);
88 1.2 mrg
89 1.1 mrg void pyro_init(struct pyro_softc *, int);
90 1.1 mrg void pyro_init_iommu(struct pyro_softc *, struct pyro_pbm *);
91 1.1 mrg
92 1.1 mrg pci_chipset_tag_t pyro_alloc_chipset(struct pyro_pbm *, int,
93 1.1 mrg pci_chipset_tag_t);
94 1.1 mrg bus_space_tag_t pyro_alloc_mem_tag(struct pyro_pbm *);
95 1.1 mrg bus_space_tag_t pyro_alloc_io_tag(struct pyro_pbm *);
96 1.1 mrg bus_space_tag_t pyro_alloc_config_tag(struct pyro_pbm *);
97 1.2 mrg bus_space_tag_t pyro_alloc_bus_tag(struct pyro_pbm *, const char *, int);
98 1.1 mrg bus_dma_tag_t pyro_alloc_dma_tag(struct pyro_pbm *);
99 1.1 mrg
100 1.2 mrg #if 0
101 1.1 mrg int pyro_conf_size(pci_chipset_tag_t, pcitag_t);
102 1.2 mrg #endif
103 1.1 mrg pcireg_t pyro_conf_read(pci_chipset_tag_t, pcitag_t, int);
104 1.1 mrg void pyro_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
105 1.1 mrg
106 1.2 mrg static void * pyro_pci_intr_establish(pci_chipset_tag_t pc,
107 1.2 mrg pci_intr_handle_t ih, int level,
108 1.2 mrg int (*func)(void *), void *arg);
109 1.2 mrg
110 1.4 dyoung int pyro_intr_map(const struct pci_attach_args *, pci_intr_handle_t *);
111 1.2 mrg int pyro_bus_map(bus_space_tag_t, bus_addr_t,
112 1.2 mrg bus_size_t, int, vaddr_t, bus_space_handle_t *);
113 1.2 mrg paddr_t pyro_bus_mmap(bus_space_tag_t, bus_addr_t, off_t,
114 1.1 mrg int, int);
115 1.2 mrg void *pyro_intr_establish(bus_space_tag_t, int, int,
116 1.2 mrg int (*)(void *), void *, void (*)(void));
117 1.1 mrg
118 1.2 mrg int pyro_dmamap_create(bus_dma_tag_t, bus_size_t, int,
119 1.1 mrg bus_size_t, bus_size_t, int, bus_dmamap_t *);
120 1.1 mrg
121 1.1 mrg int
122 1.2 mrg pyro_match(struct device *parent, struct cfdata *match, void *aux)
123 1.1 mrg {
124 1.1 mrg struct mainbus_attach_args *ma = aux;
125 1.1 mrg char *str;
126 1.1 mrg
127 1.1 mrg if (strcmp(ma->ma_name, "pci") != 0)
128 1.1 mrg return (0);
129 1.1 mrg
130 1.2 mrg str = prom_getpropstring(ma->ma_node, "compatible");
131 1.1 mrg if (strcmp(str, "pciex108e,80f0") == 0 ||
132 1.1 mrg strcmp(str, "pciex108e,80f8") == 0)
133 1.1 mrg return (1);
134 1.1 mrg
135 1.1 mrg return (0);
136 1.1 mrg }
137 1.1 mrg
138 1.1 mrg void
139 1.1 mrg pyro_attach(struct device *parent, struct device *self, void *aux)
140 1.1 mrg {
141 1.1 mrg struct pyro_softc *sc = (struct pyro_softc *)self;
142 1.1 mrg struct mainbus_attach_args *ma = aux;
143 1.1 mrg char *str;
144 1.1 mrg int busa;
145 1.1 mrg
146 1.1 mrg sc->sc_node = ma->ma_node;
147 1.1 mrg sc->sc_dmat = ma->ma_dmatag;
148 1.2 mrg sc->sc_bustag = ma->ma_bustag;
149 1.1 mrg sc->sc_csr = ma->ma_reg[0].ur_paddr;
150 1.1 mrg sc->sc_xbc = ma->ma_reg[1].ur_paddr;
151 1.1 mrg sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT);
152 1.1 mrg
153 1.1 mrg if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000)
154 1.1 mrg busa = 1;
155 1.1 mrg else
156 1.1 mrg busa = 0;
157 1.1 mrg
158 1.2 mrg if (bus_space_map(sc->sc_bustag, sc->sc_csr,
159 1.2 mrg ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR, &sc->sc_csrh)) {
160 1.1 mrg printf(": failed to map csr registers\n");
161 1.1 mrg return;
162 1.1 mrg }
163 1.1 mrg
164 1.2 mrg if (bus_space_map(sc->sc_bustag, sc->sc_xbc,
165 1.1 mrg ma->ma_reg[1].ur_len, 0, &sc->sc_xbch)) {
166 1.1 mrg printf(": failed to map xbc registers\n");
167 1.1 mrg return;
168 1.1 mrg }
169 1.1 mrg
170 1.2 mrg str = prom_getpropstring(ma->ma_node, "compatible");
171 1.1 mrg if (strcmp(str, "pciex108e,80f8") == 0)
172 1.1 mrg sc->sc_oberon = 1;
173 1.1 mrg
174 1.1 mrg pyro_init(sc, busa);
175 1.1 mrg }
176 1.1 mrg
177 1.1 mrg void
178 1.1 mrg pyro_init(struct pyro_softc *sc, int busa)
179 1.1 mrg {
180 1.1 mrg struct pyro_pbm *pbm;
181 1.1 mrg struct pcibus_attach_args pba;
182 1.1 mrg int *busranges = NULL, nranges;
183 1.1 mrg
184 1.1 mrg pbm = malloc(sizeof(*pbm), M_DEVBUF, M_NOWAIT | M_ZERO);
185 1.1 mrg if (pbm == NULL)
186 1.1 mrg panic("pyro: can't alloc pyro pbm");
187 1.1 mrg
188 1.1 mrg pbm->pp_sc = sc;
189 1.1 mrg pbm->pp_bus_a = busa;
190 1.1 mrg
191 1.2 mrg if (prom_getprop(sc->sc_node, "ranges", sizeof(struct pyro_range),
192 1.1 mrg &pbm->pp_nrange, (void **)&pbm->pp_range))
193 1.1 mrg panic("pyro: can't get ranges");
194 1.1 mrg
195 1.2 mrg if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges,
196 1.1 mrg (void **)&busranges))
197 1.1 mrg panic("pyro: can't get bus-range");
198 1.1 mrg
199 1.1 mrg printf(": \"%s\", rev %d, ign %x, bus %c %d to %d\n",
200 1.1 mrg sc->sc_oberon ? "Oberon" : "Fire",
201 1.2 mrg prom_getpropint(sc->sc_node, "module-revision#", 0), sc->sc_ign,
202 1.1 mrg busa ? 'A' : 'B', busranges[0], busranges[1]);
203 1.1 mrg
204 1.1 mrg printf("%s: ", sc->sc_dv.dv_xname);
205 1.1 mrg pyro_init_iommu(sc, pbm);
206 1.1 mrg
207 1.1 mrg pbm->pp_memt = pyro_alloc_mem_tag(pbm);
208 1.1 mrg pbm->pp_iot = pyro_alloc_io_tag(pbm);
209 1.1 mrg pbm->pp_cfgt = pyro_alloc_config_tag(pbm);
210 1.1 mrg pbm->pp_dmat = pyro_alloc_dma_tag(pbm);
211 1.5 dyoung pbm->pp_flags = (pbm->pp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
212 1.5 dyoung (pbm->pp_iot ? PCI_FLAGS_IO_OKAY : 0);
213 1.1 mrg
214 1.1 mrg if (bus_space_map(pbm->pp_cfgt, 0, 0x10000000, 0, &pbm->pp_cfgh))
215 1.1 mrg panic("pyro: can't map config space");
216 1.1 mrg
217 1.1 mrg pbm->pp_pc = pyro_alloc_chipset(pbm, sc->sc_node, &_sparc_pci_chipset);
218 1.2 mrg pbm->pp_pc->spc_busmax = busranges[1];
219 1.2 mrg pbm->pp_pc->spc_busnode = malloc(sizeof(*pbm->pp_pc->spc_busnode),
220 1.2 mrg M_DEVBUF, M_NOWAIT | M_ZERO);
221 1.2 mrg if (pbm->pp_pc->spc_busnode == NULL)
222 1.2 mrg panic("schizo: malloc busnode");
223 1.1 mrg
224 1.2 mrg #if 0
225 1.1 mrg pbm->pp_pc->bustag = pbm->pp_cfgt;
226 1.1 mrg pbm->pp_pc->bushandle = pbm->pp_cfgh;
227 1.2 mrg #endif
228 1.1 mrg
229 1.1 mrg bzero(&pba, sizeof(pba));
230 1.1 mrg pba.pba_bus = busranges[0];
231 1.1 mrg pba.pba_pc = pbm->pp_pc;
232 1.1 mrg pba.pba_flags = pbm->pp_flags;
233 1.1 mrg pba.pba_dmat = pbm->pp_dmat;
234 1.2 mrg pba.pba_dmat64 = NULL; /* XXX */
235 1.1 mrg pba.pba_memt = pbm->pp_memt;
236 1.1 mrg pba.pba_iot = pbm->pp_iot;
237 1.1 mrg
238 1.1 mrg free(busranges, M_DEVBUF);
239 1.1 mrg
240 1.1 mrg config_found(&sc->sc_dv, &pba, pyro_print);
241 1.1 mrg }
242 1.1 mrg
243 1.1 mrg void
244 1.1 mrg pyro_init_iommu(struct pyro_softc *sc, struct pyro_pbm *pbm)
245 1.1 mrg {
246 1.1 mrg struct iommu_state *is = &pbm->pp_is;
247 1.1 mrg int tsbsize = 7;
248 1.1 mrg u_int32_t iobase = -1;
249 1.1 mrg char *name;
250 1.1 mrg
251 1.2 mrg pbm->pp_sb.sb_is = is;
252 1.2 mrg is->is_bustag = sc->sc_bustag;
253 1.1 mrg
254 1.1 mrg if (bus_space_subregion(is->is_bustag, sc->sc_csrh,
255 1.1 mrg 0x40000, 0x100, &is->is_iommu)) {
256 1.1 mrg panic("pyro: unable to create iommu handle");
257 1.1 mrg }
258 1.1 mrg
259 1.3 mrg /* We have no STC. */
260 1.3 mrg is->is_sb[0] = NULL;
261 1.1 mrg
262 1.1 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
263 1.1 mrg if (name == NULL)
264 1.1 mrg panic("couldn't malloc iommu name");
265 1.1 mrg snprintf(name, 32, "%s dvma", sc->sc_dv.dv_xname);
266 1.1 mrg
267 1.3 mrg /* Tell iommu how to set the TSB size. */
268 1.3 mrg is->is_flags = IOMMU_TSBSIZE_IN_PTSB;
269 1.3 mrg
270 1.1 mrg /* On Oberon, we need to flush the cache. */
271 1.1 mrg if (sc->sc_oberon)
272 1.1 mrg is->is_flags |= IOMMU_FLUSH_CACHE;
273 1.1 mrg
274 1.1 mrg iommu_init(name, is, tsbsize, iobase);
275 1.1 mrg }
276 1.1 mrg
277 1.1 mrg int
278 1.1 mrg pyro_print(void *aux, const char *p)
279 1.1 mrg {
280 1.1 mrg if (p == NULL)
281 1.1 mrg return (UNCONF);
282 1.1 mrg return (QUIET);
283 1.1 mrg }
284 1.1 mrg
285 1.1 mrg pcireg_t
286 1.1 mrg pyro_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
287 1.1 mrg {
288 1.2 mrg struct pyro_pbm *pp = pc->cookie;
289 1.2 mrg pcireg_t val = (pcireg_t)~0;
290 1.2 mrg
291 1.2 mrg DPRINTF(PDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg));
292 1.2 mrg if (PCITAG_NODE(tag) != -1)
293 1.2 mrg val = bus_space_read_4(pp->pp_cfgt, pp->pp_cfgh,
294 1.2 mrg (PCITAG_OFFSET(tag) << 4) + reg);
295 1.2 mrg DPRINTF(PDB_CONF, (" returning %08x\n", (u_int)val));
296 1.2 mrg return (val);
297 1.1 mrg }
298 1.1 mrg
299 1.1 mrg void
300 1.1 mrg pyro_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
301 1.1 mrg {
302 1.2 mrg struct pyro_pbm *pp = pc->cookie;
303 1.2 mrg
304 1.2 mrg DPRINTF(PDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__,
305 1.2 mrg (long)tag, reg, (int)data));
306 1.2 mrg
307 1.2 mrg /* If we don't know it, just punt it. */
308 1.2 mrg if (PCITAG_NODE(tag) == -1) {
309 1.2 mrg DPRINTF(PDB_CONF, (" .. bad addr\n"));
310 1.2 mrg return;
311 1.2 mrg }
312 1.2 mrg
313 1.2 mrg bus_space_write_4(pp->pp_cfgt, pp->pp_cfgh,
314 1.1 mrg (PCITAG_OFFSET(tag) << 4) + reg, data);
315 1.2 mrg DPRINTF(PDB_CONF, (" .. done\n"));
316 1.1 mrg }
317 1.1 mrg
318 1.1 mrg /*
319 1.1 mrg * Bus-specific interrupt mapping
320 1.1 mrg */
321 1.1 mrg int
322 1.4 dyoung pyro_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
323 1.1 mrg {
324 1.1 mrg struct pyro_pbm *pp = pa->pa_pc->cookie;
325 1.1 mrg struct pyro_softc *sc = pp->pp_sc;
326 1.1 mrg u_int dev;
327 1.1 mrg
328 1.1 mrg if (*ihp != (pci_intr_handle_t)-1) {
329 1.1 mrg *ihp |= sc->sc_ign;
330 1.3 mrg DPRINTF(PDB_INTR, ("%s: not -1 -> ih %lx\n", __func__, (u_long)*ihp));
331 1.1 mrg return (0);
332 1.1 mrg }
333 1.1 mrg
334 1.1 mrg /*
335 1.1 mrg * We didn't find a PROM mapping for this interrupt. Try to
336 1.1 mrg * construct one ourselves based on the swizzled interrupt pin
337 1.1 mrg * and the interrupt mapping for PCI slots documented in the
338 1.1 mrg * UltraSPARC-IIi User's Manual.
339 1.1 mrg */
340 1.1 mrg
341 1.2 mrg if (pa->pa_intrpin == 0) {
342 1.3 mrg DPRINTF(PDB_INTR, ("%s: no intrpen\n", __func__));
343 1.1 mrg return (-1);
344 1.2 mrg }
345 1.1 mrg
346 1.1 mrg /*
347 1.1 mrg * This deserves some documentation. Should anyone
348 1.1 mrg * have anything official looking, please speak up.
349 1.1 mrg */
350 1.1 mrg dev = pa->pa_device - 1;
351 1.1 mrg
352 1.1 mrg *ihp = (pa->pa_intrpin - 1) & INTMAP_PCIINT;
353 1.1 mrg *ihp |= (dev << 2) & INTMAP_PCISLOT;
354 1.1 mrg *ihp |= sc->sc_ign;
355 1.1 mrg
356 1.3 mrg DPRINTF(PDB_INTR, ("%s: weird hack -> ih %lx\n", __func__, (u_long)*ihp));
357 1.1 mrg return (0);
358 1.1 mrg }
359 1.1 mrg
360 1.1 mrg bus_space_tag_t
361 1.1 mrg pyro_alloc_mem_tag(struct pyro_pbm *pp)
362 1.1 mrg {
363 1.2 mrg return (pyro_alloc_bus_tag(pp, "mem", PCI_MEMORY_BUS_SPACE));
364 1.1 mrg }
365 1.1 mrg
366 1.1 mrg bus_space_tag_t
367 1.1 mrg pyro_alloc_io_tag(struct pyro_pbm *pp)
368 1.1 mrg {
369 1.2 mrg return (pyro_alloc_bus_tag(pp, "io", PCI_IO_BUS_SPACE));
370 1.1 mrg }
371 1.1 mrg
372 1.1 mrg bus_space_tag_t
373 1.1 mrg pyro_alloc_config_tag(struct pyro_pbm *pp)
374 1.1 mrg {
375 1.2 mrg return (pyro_alloc_bus_tag(pp, "cfg", PCI_CONFIG_BUS_SPACE));
376 1.1 mrg }
377 1.1 mrg
378 1.1 mrg bus_space_tag_t
379 1.2 mrg pyro_alloc_bus_tag(struct pyro_pbm *pbm, const char *name, int type)
380 1.1 mrg {
381 1.1 mrg struct pyro_softc *sc = pbm->pp_sc;
382 1.1 mrg struct sparc_bus_space_tag *bt;
383 1.1 mrg
384 1.1 mrg bt = malloc(sizeof(*bt), M_DEVBUF, M_NOWAIT | M_ZERO);
385 1.1 mrg if (bt == NULL)
386 1.1 mrg panic("pyro: could not allocate bus tag");
387 1.1 mrg
388 1.2 mrg #if 0
389 1.1 mrg snprintf(bt->name, sizeof(bt->name), "%s-pbm_%s(%d/%2.2x)",
390 1.1 mrg sc->sc_dv.dv_xname, name, ss, asi);
391 1.2 mrg #endif
392 1.1 mrg
393 1.1 mrg bt->cookie = pbm;
394 1.2 mrg bt->parent = sc->sc_bustag;
395 1.2 mrg bt->type = type;
396 1.2 mrg bt->sparc_bus_map = pyro_bus_map;
397 1.2 mrg bt->sparc_bus_mmap = pyro_bus_mmap;
398 1.2 mrg bt->sparc_intr_establish = pyro_intr_establish;
399 1.1 mrg return (bt);
400 1.1 mrg }
401 1.1 mrg
402 1.1 mrg bus_dma_tag_t
403 1.1 mrg pyro_alloc_dma_tag(struct pyro_pbm *pbm)
404 1.1 mrg {
405 1.1 mrg struct pyro_softc *sc = pbm->pp_sc;
406 1.1 mrg bus_dma_tag_t dt, pdt = sc->sc_dmat;
407 1.1 mrg
408 1.1 mrg dt = malloc(sizeof(*dt), M_DEVBUF, M_NOWAIT | M_ZERO);
409 1.1 mrg if (dt == NULL)
410 1.1 mrg panic("pyro: could not alloc dma tag");
411 1.1 mrg
412 1.1 mrg dt->_cookie = pbm;
413 1.1 mrg dt->_parent = pdt;
414 1.2 mrg #define PCOPY(x) dt->x = pdt->x
415 1.1 mrg dt->_dmamap_create = pyro_dmamap_create;
416 1.2 mrg PCOPY(_dmamap_destroy);
417 1.1 mrg dt->_dmamap_load = iommu_dvmamap_load;
418 1.2 mrg PCOPY(_dmamap_load_mbuf);
419 1.2 mrg PCOPY(_dmamap_load_uio);
420 1.1 mrg dt->_dmamap_load_raw = iommu_dvmamap_load_raw;
421 1.1 mrg dt->_dmamap_unload = iommu_dvmamap_unload;
422 1.1 mrg dt->_dmamap_sync = iommu_dvmamap_sync;
423 1.1 mrg dt->_dmamem_alloc = iommu_dvmamem_alloc;
424 1.1 mrg dt->_dmamem_free = iommu_dvmamem_free;
425 1.2 mrg dt->_dmamem_map = iommu_dvmamem_map;
426 1.2 mrg dt->_dmamem_unmap = iommu_dvmamem_unmap;
427 1.2 mrg PCOPY(_dmamem_mmap);
428 1.2 mrg #undef PCOPY
429 1.1 mrg return (dt);
430 1.1 mrg }
431 1.1 mrg
432 1.1 mrg pci_chipset_tag_t
433 1.1 mrg pyro_alloc_chipset(struct pyro_pbm *pbm, int node, pci_chipset_tag_t pc)
434 1.1 mrg {
435 1.1 mrg pci_chipset_tag_t npc;
436 1.1 mrg
437 1.1 mrg npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
438 1.1 mrg if (npc == NULL)
439 1.1 mrg panic("pyro: could not allocate pci_chipset_tag_t");
440 1.1 mrg memcpy(npc, pc, sizeof *pc);
441 1.1 mrg npc->cookie = pbm;
442 1.1 mrg npc->rootnode = node;
443 1.2 mrg npc->spc_conf_read = pyro_conf_read;
444 1.2 mrg npc->spc_conf_write = pyro_conf_write;
445 1.2 mrg npc->spc_intr_map = pyro_intr_map;
446 1.2 mrg npc->spc_intr_establish = pyro_pci_intr_establish;
447 1.2 mrg npc->spc_find_ino = NULL;
448 1.1 mrg return (npc);
449 1.1 mrg }
450 1.1 mrg
451 1.1 mrg int
452 1.2 mrg pyro_dmamap_create(bus_dma_tag_t t, bus_size_t size,
453 1.1 mrg int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags,
454 1.1 mrg bus_dmamap_t *dmamp)
455 1.1 mrg {
456 1.2 mrg struct pyro_pbm *pbm = t->_cookie;
457 1.2 mrg int error;
458 1.1 mrg
459 1.2 mrg error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
460 1.2 mrg boundary, flags, dmamp);
461 1.2 mrg if (error == 0)
462 1.2 mrg (*dmamp)->_dm_cookie = &pbm->pp_sb;
463 1.2 mrg return error;
464 1.1 mrg }
465 1.1 mrg
466 1.1 mrg int
467 1.2 mrg pyro_bus_map(bus_space_tag_t t, bus_addr_t offset,
468 1.2 mrg bus_size_t size, int flags, vaddr_t unused, bus_space_handle_t *hp)
469 1.1 mrg {
470 1.1 mrg struct pyro_pbm *pbm = t->cookie;
471 1.2 mrg struct pyro_softc *sc = pbm->pp_sc;
472 1.1 mrg int i, ss;
473 1.1 mrg
474 1.2 mrg DPRINTF(PDB_BUSMAP, ("pyro_bus_map: type %d off %qx sz %qx flags %d",
475 1.2 mrg t->type,
476 1.1 mrg (unsigned long long)offset,
477 1.1 mrg (unsigned long long)size,
478 1.1 mrg flags));
479 1.1 mrg
480 1.2 mrg ss = sparc_pci_childspace(t->type);
481 1.1 mrg DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
482 1.1 mrg
483 1.1 mrg if (t->parent == 0 || t->parent->sparc_bus_map == 0) {
484 1.1 mrg printf("\n_pyro_bus_map: invalid parent");
485 1.1 mrg return (EINVAL);
486 1.1 mrg }
487 1.1 mrg
488 1.1 mrg for (i = 0; i < pbm->pp_nrange; i++) {
489 1.1 mrg bus_addr_t paddr;
490 1.2 mrg struct pyro_range *pr = &pbm->pp_range[i];
491 1.1 mrg
492 1.2 mrg if (((pr->cspace >> 24) & 0x03) != ss)
493 1.1 mrg continue;
494 1.1 mrg
495 1.2 mrg paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
496 1.2 mrg return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
497 1.2 mrg flags, 0, hp));
498 1.1 mrg }
499 1.1 mrg
500 1.1 mrg return (EINVAL);
501 1.1 mrg }
502 1.1 mrg
503 1.1 mrg paddr_t
504 1.2 mrg pyro_bus_mmap(bus_space_tag_t t, bus_addr_t paddr,
505 1.1 mrg off_t off, int prot, int flags)
506 1.1 mrg {
507 1.1 mrg bus_addr_t offset = paddr;
508 1.1 mrg struct pyro_pbm *pbm = t->cookie;
509 1.2 mrg struct pyro_softc *sc = pbm->pp_sc;
510 1.1 mrg int i, ss;
511 1.1 mrg
512 1.2 mrg ss = sparc_pci_childspace(t->type);
513 1.1 mrg
514 1.2 mrg DPRINTF(PDB_BUSMAP, ("pyro_bus_mmap: prot %d flags %d pa %qx\n",
515 1.1 mrg prot, flags, (unsigned long long)paddr));
516 1.1 mrg
517 1.1 mrg if (t->parent == 0 || t->parent->sparc_bus_mmap == 0) {
518 1.1 mrg printf("\n_pyro_bus_mmap: invalid parent");
519 1.1 mrg return (-1);
520 1.1 mrg }
521 1.1 mrg
522 1.1 mrg for (i = 0; i < pbm->pp_nrange; i++) {
523 1.2 mrg struct pyro_range *pr = &pbm->pp_range[i];
524 1.1 mrg
525 1.2 mrg if (((pr->cspace >> 24) & 0x03) != ss)
526 1.1 mrg continue;
527 1.1 mrg
528 1.2 mrg paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
529 1.2 mrg return (bus_space_mmap(sc->sc_bustag, paddr, off,
530 1.2 mrg prot, flags));
531 1.1 mrg }
532 1.1 mrg
533 1.1 mrg return (-1);
534 1.1 mrg }
535 1.1 mrg
536 1.1 mrg void *
537 1.2 mrg pyro_intr_establish(bus_space_tag_t t, int ihandle, int level,
538 1.2 mrg int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
539 1.1 mrg {
540 1.1 mrg struct pyro_pbm *pbm = t->cookie;
541 1.1 mrg struct pyro_softc *sc = pbm->pp_sc;
542 1.1 mrg struct intrhand *ih = NULL;
543 1.1 mrg volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL;
544 1.3 mrg u_int64_t *imapbase, *iclrbase;
545 1.1 mrg int ino;
546 1.1 mrg
547 1.1 mrg ino = INTINO(ihandle);
548 1.2 mrg DPRINTF(PDB_INTR, ("%s: ih %lx; level %d ino %d", __func__, (u_long)ih, level, ino));
549 1.1 mrg
550 1.1 mrg if (level == IPL_NONE)
551 1.1 mrg level = INTLEV(ihandle);
552 1.1 mrg if (level == IPL_NONE) {
553 1.1 mrg printf(": no IPL, setting IPL 2.\n");
554 1.1 mrg level = 2;
555 1.1 mrg }
556 1.1 mrg
557 1.3 mrg imapbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1000);
558 1.3 mrg iclrbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1400);
559 1.3 mrg intrmapptr = &imapbase[ino];
560 1.3 mrg intrclrptr = &iclrbase[ino];
561 1.3 mrg DPRINTF(PDB_INTR, (" imapbase %p iclrbase %p mapptr %p clrptr %p\n", imapbase, iclrbase, intrmapptr, intrclrptr));
562 1.2 mrg ino |= INTVEC(ihandle);
563 1.1 mrg
564 1.2 mrg ih = malloc(sizeof *ih, M_DEVBUF, M_NOWAIT);
565 1.1 mrg if (ih == NULL)
566 1.1 mrg return (NULL);
567 1.1 mrg
568 1.2 mrg /* Register the map and clear intr registers */
569 1.2 mrg ih->ih_map = intrmapptr;
570 1.2 mrg ih->ih_clr = intrclrptr;
571 1.2 mrg
572 1.2 mrg ih->ih_fun = handler;
573 1.2 mrg ih->ih_arg = arg;
574 1.2 mrg ih->ih_pil = level;
575 1.2 mrg ih->ih_number = ino;
576 1.2 mrg
577 1.2 mrg intr_establish(ih->ih_pil, level != IPL_VM, ih);
578 1.1 mrg
579 1.1 mrg if (intrmapptr != NULL) {
580 1.3 mrg u_int64_t imap;
581 1.1 mrg
582 1.3 mrg imap = *intrmapptr;
583 1.3 mrg DPRINTF(PDB_INTR, ("%s: read intrmap = %016qx", __func__,
584 1.3 mrg (unsigned long long)imap));
585 1.3 mrg imap &= ~FIRE_INTRMAP_INT_CNTRL_NUM_MASK;
586 1.3 mrg imap |= FIRE_INTRMAP_INT_CNTRL_NUM0;
587 1.3 mrg DPRINTF(PDB_INTR, ("; set intr group intrmap = %016qx",
588 1.3 mrg (unsigned long long)imap));
589 1.1 mrg if (sc->sc_oberon) {
590 1.3 mrg imap &= ~OBERON_INTRMAP_T_DESTID_MASK;
591 1.3 mrg imap |= CPU_JUPITERID <<
592 1.1 mrg OBERON_INTRMAP_T_DESTID_SHIFT;
593 1.1 mrg } else {
594 1.3 mrg imap &= ~FIRE_INTRMAP_T_JPID_MASK;
595 1.3 mrg imap |= CPU_UPAID << FIRE_INTRMAP_T_JPID_SHIFT;
596 1.1 mrg }
597 1.3 mrg DPRINTF(PDB_INTR, ("; set cpuid num intrmap = %016qx",
598 1.3 mrg (unsigned long long)imap));
599 1.3 mrg imap |= INTMAP_V;
600 1.3 mrg *intrmapptr = imap;
601 1.3 mrg DPRINTF(PDB_INTR, ("; writing intrmap = %016qx",
602 1.3 mrg (unsigned long long)imap));
603 1.3 mrg imap = *intrmapptr;
604 1.3 mrg DPRINTF(PDB_INTR, ("; reread intrmap = %016qx\n",
605 1.3 mrg (unsigned long long)imap));
606 1.3 mrg ih->ih_number |= imap & INTMAP_INR;
607 1.2 mrg }
608 1.2 mrg if (intrclrptr) {
609 1.2 mrg /* set state to IDLE */
610 1.2 mrg *intrclrptr = 0;
611 1.2 mrg }
612 1.1 mrg
613 1.1 mrg return (ih);
614 1.1 mrg }
615 1.1 mrg
616 1.2 mrg static void *
617 1.2 mrg pyro_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
618 1.2 mrg int (*func)(void *), void *arg)
619 1.2 mrg {
620 1.2 mrg void *cookie;
621 1.2 mrg struct pyro_pbm *pbm = (struct pyro_pbm *)pc->cookie;
622 1.2 mrg
623 1.3 mrg DPRINTF(PDB_INTR, ("%s: ih %lx; level %d\n", __func__, (u_long)ih, level));
624 1.2 mrg cookie = bus_intr_establish(pbm->pp_memt, ih, level, func, arg);
625 1.2 mrg
626 1.3 mrg DPRINTF(PDB_INTR, ("%s: returning handle %p\n", __func__, cookie));
627 1.2 mrg return (cookie);
628 1.2 mrg }
629