pyro.c revision 1.12 1 /* $NetBSD: pyro.c,v 1.12 2012/10/27 17:18:12 chs Exp $ */
2 /* from: $OpenBSD: pyro.c,v 1.20 2010/12/05 15:15:14 kettenis Exp $ */
3
4 /*
5 * Copyright (c) 2002 Jason L. Wright (jason (at) thought.net)
6 * Copyright (c) 2003 Henric Jungheim
7 * Copyright (c) 2007 Mark Kettenis
8 * Copyright (c) 2011 Matthew R. Green
9 * All rights reserved.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
22 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
23 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
24 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
25 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
26 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
28 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
29 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 * POSSIBILITY OF SUCH DAMAGE.
31 */
32
33 #include <sys/cdefs.h>
34 __KERNEL_RCSID(0, "$NetBSD: pyro.c,v 1.12 2012/10/27 17:18:12 chs Exp $");
35
36 #include <sys/param.h>
37 #include <sys/device.h>
38 #include <sys/errno.h>
39 #include <sys/malloc.h>
40 #include <sys/systm.h>
41
42 #define _SPARC_BUS_DMA_PRIVATE
43 #include <sys/bus.h>
44 #include <machine/autoconf.h>
45
46 #ifdef DDB
47 #include <machine/db_machdep.h>
48 #endif
49
50 #include <dev/pci/pcivar.h>
51 #include <dev/pci/pcireg.h>
52
53 #include <sparc64/dev/iommureg.h>
54 #include <sparc64/dev/iommuvar.h>
55 #include <sparc64/dev/pyrovar.h>
56
57 #ifdef DEBUG
58 #define PDB_PROM 0x01
59 #define PDB_BUSMAP 0x02
60 #define PDB_INTR 0x04
61 #define PDB_CONF 0x08
62 int pyro_debug = 0x0 | PDB_INTR;
63 #define DPRINTF(l, s) do { if (pyro_debug & l) printf s; } while (0)
64 #else
65 #define DPRINTF(l, s)
66 #endif
67
68 #define FIRE_RESET_GEN 0x7010
69
70 #define FIRE_RESET_GEN_XIR 0x0000000000000002L
71
72 #define FIRE_INTRMAP_INT_CNTRL_NUM_MASK 0x000003c0
73 #define FIRE_INTRMAP_INT_CNTRL_NUM0 0x00000040
74 #define FIRE_INTRMAP_INT_CNTRL_NUM1 0x00000080
75 #define FIRE_INTRMAP_INT_CNTRL_NUM2 0x00000100
76 #define FIRE_INTRMAP_INT_CNTRL_NUM3 0x00000200
77 #define FIRE_INTRMAP_T_JPID_SHIFT 26
78 #define FIRE_INTRMAP_T_JPID_MASK 0x7c000000
79
80 #define OBERON_INTRMAP_T_DESTID_SHIFT 21
81 #define OBERON_INTRMAP_T_DESTID_MASK 0x7fe00000
82
83 extern struct sparc_pci_chipset _sparc_pci_chipset;
84
85 int pyro_match(device_t, cfdata_t, void *);
86 void pyro_attach(device_t, device_t, void *);
87 int pyro_print(void *, const char *);
88
89 CFATTACH_DECL_NEW(pyro, sizeof(struct pyro_softc),
90 pyro_match, pyro_attach, NULL, NULL);
91
92 void pyro_init(struct pyro_softc *, int);
93 void pyro_init_iommu(struct pyro_softc *, struct pyro_pbm *);
94
95 pci_chipset_tag_t pyro_alloc_chipset(struct pyro_pbm *, int,
96 pci_chipset_tag_t);
97 bus_space_tag_t pyro_alloc_mem_tag(struct pyro_pbm *);
98 bus_space_tag_t pyro_alloc_io_tag(struct pyro_pbm *);
99 bus_space_tag_t pyro_alloc_config_tag(struct pyro_pbm *);
100 bus_space_tag_t pyro_alloc_bus_tag(struct pyro_pbm *, const char *, int);
101 bus_dma_tag_t pyro_alloc_dma_tag(struct pyro_pbm *);
102
103 #if 0
104 int pyro_conf_size(pci_chipset_tag_t, pcitag_t);
105 #endif
106 pcireg_t pyro_conf_read(pci_chipset_tag_t, pcitag_t, int);
107 void pyro_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
108
109 static void * pyro_pci_intr_establish(pci_chipset_tag_t pc,
110 pci_intr_handle_t ih, int level,
111 int (*func)(void *), void *arg);
112
113 int pyro_intr_map(const struct pci_attach_args *, pci_intr_handle_t *);
114 int pyro_bus_map(bus_space_tag_t, bus_addr_t,
115 bus_size_t, int, vaddr_t, bus_space_handle_t *);
116 paddr_t pyro_bus_mmap(bus_space_tag_t, bus_addr_t, off_t,
117 int, int);
118 void *pyro_intr_establish(bus_space_tag_t, int, int,
119 int (*)(void *), void *, void (*)(void));
120
121 int pyro_dmamap_create(bus_dma_tag_t, bus_size_t, int,
122 bus_size_t, bus_size_t, int, bus_dmamap_t *);
123
124 int
125 pyro_match(device_t parent, cfdata_t match, void *aux)
126 {
127 struct mainbus_attach_args *ma = aux;
128 char *str;
129
130 if (strcmp(ma->ma_name, "pci") != 0)
131 return (0);
132
133 str = prom_getpropstring(ma->ma_node, "compatible");
134 if (strcmp(str, "pciex108e,80f0") == 0 ||
135 strcmp(str, "pciex108e,80f8") == 0)
136 return (1);
137
138 return (0);
139 }
140
141 void
142 pyro_attach(device_t parent, device_t self, void *aux)
143 {
144 struct pyro_softc *sc = device_private(self);
145 struct mainbus_attach_args *ma = aux;
146 char *str;
147 int busa;
148
149 sc->sc_dev = self;
150 sc->sc_node = ma->ma_node;
151 sc->sc_dmat = ma->ma_dmatag;
152 sc->sc_bustag = ma->ma_bustag;
153 sc->sc_csr = ma->ma_reg[0].ur_paddr;
154 sc->sc_xbc = ma->ma_reg[1].ur_paddr;
155 sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT);
156
157 if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000)
158 busa = 1;
159 else
160 busa = 0;
161
162 if (bus_space_map(sc->sc_bustag, sc->sc_csr,
163 ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR, &sc->sc_csrh)) {
164 printf(": failed to map csr registers\n");
165 return;
166 }
167
168 if (bus_space_map(sc->sc_bustag, sc->sc_xbc,
169 ma->ma_reg[1].ur_len, 0, &sc->sc_xbch)) {
170 printf(": failed to map xbc registers\n");
171 return;
172 }
173
174 str = prom_getpropstring(ma->ma_node, "compatible");
175 if (strcmp(str, "pciex108e,80f8") == 0)
176 sc->sc_oberon = 1;
177
178 pyro_init(sc, busa);
179 }
180
181 void
182 pyro_init(struct pyro_softc *sc, int busa)
183 {
184 struct pyro_pbm *pbm;
185 struct pcibus_attach_args pba;
186 int *busranges = NULL, nranges;
187
188 pbm = malloc(sizeof(*pbm), M_DEVBUF, M_NOWAIT | M_ZERO);
189 if (pbm == NULL)
190 panic("pyro: can't alloc pyro pbm");
191
192 pbm->pp_sc = sc;
193 pbm->pp_bus_a = busa;
194
195 if (prom_getprop(sc->sc_node, "ranges", sizeof(struct pyro_range),
196 &pbm->pp_nrange, (void **)&pbm->pp_range))
197 panic("pyro: can't get ranges");
198
199 if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges,
200 (void **)&busranges))
201 panic("pyro: can't get bus-range");
202
203 printf(": \"%s\", rev %d, ign %x, bus %c %d to %d\n",
204 sc->sc_oberon ? "Oberon" : "Fire",
205 prom_getpropint(sc->sc_node, "module-revision#", 0), sc->sc_ign,
206 busa ? 'A' : 'B', busranges[0], busranges[1]);
207
208 printf("%s: ", device_xname(sc->sc_dev));
209 pyro_init_iommu(sc, pbm);
210
211 pbm->pp_memt = pyro_alloc_mem_tag(pbm);
212 pbm->pp_iot = pyro_alloc_io_tag(pbm);
213 pbm->pp_cfgt = pyro_alloc_config_tag(pbm);
214 pbm->pp_dmat = pyro_alloc_dma_tag(pbm);
215 pbm->pp_flags = (pbm->pp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
216 (pbm->pp_iot ? PCI_FLAGS_IO_OKAY : 0);
217
218 if (bus_space_map(pbm->pp_cfgt, 0, 0x10000000, 0, &pbm->pp_cfgh))
219 panic("pyro: can't map config space");
220
221 pbm->pp_pc = pyro_alloc_chipset(pbm, sc->sc_node, &_sparc_pci_chipset);
222 pbm->pp_pc->spc_busmax = busranges[1];
223 pbm->pp_pc->spc_busnode = malloc(sizeof(*pbm->pp_pc->spc_busnode),
224 M_DEVBUF, M_NOWAIT | M_ZERO);
225 if (pbm->pp_pc->spc_busnode == NULL)
226 panic("schizo: malloc busnode");
227
228 #if 0
229 pbm->pp_pc->bustag = pbm->pp_cfgt;
230 pbm->pp_pc->bushandle = pbm->pp_cfgh;
231 #endif
232
233 bzero(&pba, sizeof(pba));
234 pba.pba_bus = busranges[0];
235 pba.pba_pc = pbm->pp_pc;
236 pba.pba_flags = pbm->pp_flags;
237 pba.pba_dmat = pbm->pp_dmat;
238 pba.pba_dmat64 = NULL; /* XXX */
239 pba.pba_memt = pbm->pp_memt;
240 pba.pba_iot = pbm->pp_iot;
241
242 free(busranges, M_DEVBUF);
243
244 config_found(sc->sc_dev, &pba, pyro_print);
245 }
246
247 void
248 pyro_init_iommu(struct pyro_softc *sc, struct pyro_pbm *pbm)
249 {
250 struct iommu_state *is = &pbm->pp_is;
251 int tsbsize = 7;
252 u_int32_t iobase = -1;
253 char *name;
254
255 pbm->pp_sb.sb_is = is;
256 is->is_bustag = sc->sc_bustag;
257
258 if (bus_space_subregion(is->is_bustag, sc->sc_csrh,
259 0x40000, 0x100, &is->is_iommu)) {
260 panic("pyro: unable to create iommu handle");
261 }
262
263 /* We have no STC. */
264 is->is_sb[0] = NULL;
265
266 name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
267 if (name == NULL)
268 panic("couldn't malloc iommu name");
269 snprintf(name, 32, "%s dvma", device_xname(sc->sc_dev));
270
271 /* Tell iommu how to set the TSB size. */
272 is->is_flags = IOMMU_TSBSIZE_IN_PTSB;
273
274 /* On Oberon, we need to flush the cache. */
275 if (sc->sc_oberon)
276 is->is_flags |= IOMMU_FLUSH_CACHE;
277
278 iommu_init(name, is, tsbsize, iobase);
279 }
280
281 int
282 pyro_print(void *aux, const char *p)
283 {
284 if (p == NULL)
285 return (UNCONF);
286 return (QUIET);
287 }
288
289 pcireg_t
290 pyro_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
291 {
292 struct pyro_pbm *pp = pc->cookie;
293 pcireg_t val = (pcireg_t)~0;
294
295 DPRINTF(PDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg));
296 if (PCITAG_NODE(tag) != -1)
297 val = bus_space_read_4(pp->pp_cfgt, pp->pp_cfgh,
298 (PCITAG_OFFSET(tag) << 4) + reg);
299 DPRINTF(PDB_CONF, (" returning %08x\n", (u_int)val));
300 return (val);
301 }
302
303 void
304 pyro_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
305 {
306 struct pyro_pbm *pp = pc->cookie;
307
308 DPRINTF(PDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__,
309 (long)tag, reg, (int)data));
310
311 /* If we don't know it, just punt it. */
312 if (PCITAG_NODE(tag) == -1) {
313 DPRINTF(PDB_CONF, (" .. bad addr\n"));
314 return;
315 }
316
317 bus_space_write_4(pp->pp_cfgt, pp->pp_cfgh,
318 (PCITAG_OFFSET(tag) << 4) + reg, data);
319 DPRINTF(PDB_CONF, (" .. done\n"));
320 }
321
322 /*
323 * Bus-specific interrupt mapping
324 */
325 int
326 pyro_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
327 {
328 struct pyro_pbm *pp = pa->pa_pc->cookie;
329 struct pyro_softc *sc = pp->pp_sc;
330 u_int dev;
331
332 if (*ihp != (pci_intr_handle_t)-1) {
333 *ihp |= sc->sc_ign;
334 DPRINTF(PDB_INTR, ("%s: not -1 -> ih %lx\n", __func__, (u_long)*ihp));
335 return (0);
336 }
337
338 /*
339 * We didn't find a PROM mapping for this interrupt. Try to
340 * construct one ourselves based on the swizzled interrupt pin
341 * and the interrupt mapping for PCI slots documented in the
342 * UltraSPARC-IIi User's Manual.
343 */
344
345 if (pa->pa_intrpin == 0) {
346 DPRINTF(PDB_INTR, ("%s: no intrpen\n", __func__));
347 return (-1);
348 }
349
350 /*
351 * This deserves some documentation. Should anyone
352 * have anything official looking, please speak up.
353 */
354 dev = pa->pa_device - 1;
355
356 *ihp = (pa->pa_intrpin - 1) & INTMAP_PCIINT;
357 *ihp |= (dev << 2) & INTMAP_PCISLOT;
358 *ihp |= sc->sc_ign;
359
360 DPRINTF(PDB_INTR, ("%s: weird hack -> ih %lx\n", __func__, (u_long)*ihp));
361 return (0);
362 }
363
364 bus_space_tag_t
365 pyro_alloc_mem_tag(struct pyro_pbm *pp)
366 {
367 return (pyro_alloc_bus_tag(pp, "mem", PCI_MEMORY_BUS_SPACE));
368 }
369
370 bus_space_tag_t
371 pyro_alloc_io_tag(struct pyro_pbm *pp)
372 {
373 return (pyro_alloc_bus_tag(pp, "io", PCI_IO_BUS_SPACE));
374 }
375
376 bus_space_tag_t
377 pyro_alloc_config_tag(struct pyro_pbm *pp)
378 {
379 return (pyro_alloc_bus_tag(pp, "cfg", PCI_CONFIG_BUS_SPACE));
380 }
381
382 bus_space_tag_t
383 pyro_alloc_bus_tag(struct pyro_pbm *pbm, const char *name, int type)
384 {
385 struct pyro_softc *sc = pbm->pp_sc;
386 struct sparc_bus_space_tag *bt;
387
388 bt = malloc(sizeof(*bt), M_DEVBUF, M_NOWAIT | M_ZERO);
389 if (bt == NULL)
390 panic("pyro: could not allocate bus tag");
391
392 #if 0
393 snprintf(bt->name, sizeof(bt->name), "%s-pbm_%s(%d/%2.2x)",
394 device_xname(sc->sc_dev), name, ss, asi);
395 #endif
396
397 bt->cookie = pbm;
398 bt->parent = sc->sc_bustag;
399 bt->type = type;
400 bt->sparc_bus_map = pyro_bus_map;
401 bt->sparc_bus_mmap = pyro_bus_mmap;
402 bt->sparc_intr_establish = pyro_intr_establish;
403 return (bt);
404 }
405
406 bus_dma_tag_t
407 pyro_alloc_dma_tag(struct pyro_pbm *pbm)
408 {
409 struct pyro_softc *sc = pbm->pp_sc;
410 bus_dma_tag_t dt, pdt = sc->sc_dmat;
411
412 dt = malloc(sizeof(*dt), M_DEVBUF, M_NOWAIT | M_ZERO);
413 if (dt == NULL)
414 panic("pyro: could not alloc dma tag");
415
416 dt->_cookie = pbm;
417 dt->_parent = pdt;
418 #define PCOPY(x) dt->x = pdt->x
419 dt->_dmamap_create = pyro_dmamap_create;
420 PCOPY(_dmamap_destroy);
421 dt->_dmamap_load = iommu_dvmamap_load;
422 PCOPY(_dmamap_load_mbuf);
423 PCOPY(_dmamap_load_uio);
424 dt->_dmamap_load_raw = iommu_dvmamap_load_raw;
425 dt->_dmamap_unload = iommu_dvmamap_unload;
426 dt->_dmamap_sync = iommu_dvmamap_sync;
427 dt->_dmamem_alloc = iommu_dvmamem_alloc;
428 dt->_dmamem_free = iommu_dvmamem_free;
429 dt->_dmamem_map = iommu_dvmamem_map;
430 dt->_dmamem_unmap = iommu_dvmamem_unmap;
431 PCOPY(_dmamem_mmap);
432 #undef PCOPY
433 return (dt);
434 }
435
436 pci_chipset_tag_t
437 pyro_alloc_chipset(struct pyro_pbm *pbm, int node, pci_chipset_tag_t pc)
438 {
439 pci_chipset_tag_t npc;
440
441 npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
442 if (npc == NULL)
443 panic("pyro: could not allocate pci_chipset_tag_t");
444 memcpy(npc, pc, sizeof *pc);
445 npc->cookie = pbm;
446 npc->rootnode = node;
447 npc->spc_conf_read = pyro_conf_read;
448 npc->spc_conf_write = pyro_conf_write;
449 npc->spc_intr_map = pyro_intr_map;
450 npc->spc_intr_establish = pyro_pci_intr_establish;
451 npc->spc_find_ino = NULL;
452 return (npc);
453 }
454
455 int
456 pyro_dmamap_create(bus_dma_tag_t t, bus_size_t size,
457 int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags,
458 bus_dmamap_t *dmamp)
459 {
460 struct pyro_pbm *pbm = t->_cookie;
461 int error;
462
463 error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
464 boundary, flags, dmamp);
465 if (error == 0)
466 (*dmamp)->_dm_cookie = &pbm->pp_sb;
467 return error;
468 }
469
470 int
471 pyro_bus_map(bus_space_tag_t t, bus_addr_t offset,
472 bus_size_t size, int flags, vaddr_t unused, bus_space_handle_t *hp)
473 {
474 struct pyro_pbm *pbm = t->cookie;
475 struct pyro_softc *sc = pbm->pp_sc;
476 int i, ss;
477
478 DPRINTF(PDB_BUSMAP, ("pyro_bus_map: type %d off %qx sz %qx flags %d",
479 t->type,
480 (unsigned long long)offset,
481 (unsigned long long)size,
482 flags));
483
484 ss = sparc_pci_childspace(t->type);
485 DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
486
487 if (t->parent == 0 || t->parent->sparc_bus_map == 0) {
488 printf("\n_pyro_bus_map: invalid parent");
489 return (EINVAL);
490 }
491
492 for (i = 0; i < pbm->pp_nrange; i++) {
493 bus_addr_t paddr;
494 struct pyro_range *pr = &pbm->pp_range[i];
495
496 if (((pr->cspace >> 24) & 0x03) != ss)
497 continue;
498
499 paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
500 return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
501 flags, 0, hp));
502 }
503
504 return (EINVAL);
505 }
506
507 paddr_t
508 pyro_bus_mmap(bus_space_tag_t t, bus_addr_t paddr,
509 off_t off, int prot, int flags)
510 {
511 bus_addr_t offset = paddr;
512 struct pyro_pbm *pbm = t->cookie;
513 struct pyro_softc *sc = pbm->pp_sc;
514 int i, ss;
515
516 ss = sparc_pci_childspace(t->type);
517
518 DPRINTF(PDB_BUSMAP, ("pyro_bus_mmap: prot %d flags %d pa %qx\n",
519 prot, flags, (unsigned long long)paddr));
520
521 if (t->parent == 0 || t->parent->sparc_bus_mmap == 0) {
522 printf("\n_pyro_bus_mmap: invalid parent");
523 return (-1);
524 }
525
526 for (i = 0; i < pbm->pp_nrange; i++) {
527 struct pyro_range *pr = &pbm->pp_range[i];
528
529 if (((pr->cspace >> 24) & 0x03) != ss)
530 continue;
531
532 paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
533 return (bus_space_mmap(sc->sc_bustag, paddr, off,
534 prot, flags));
535 }
536
537 return (-1);
538 }
539
540 void *
541 pyro_intr_establish(bus_space_tag_t t, int ihandle, int level,
542 int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
543 {
544 struct pyro_pbm *pbm = t->cookie;
545 struct pyro_softc *sc = pbm->pp_sc;
546 struct intrhand *ih = NULL;
547 volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL;
548 u_int64_t *imapbase, *iclrbase;
549 int ino;
550
551 ino = INTINO(ihandle);
552 DPRINTF(PDB_INTR, ("%s: ih %lx; level %d ino %#x", __func__, (u_long)ihandle, level, ino));
553
554 if (level == IPL_NONE)
555 level = INTLEV(ihandle);
556 if (level == IPL_NONE) {
557 printf(": no IPL, setting IPL 2.\n");
558 level = 2;
559 }
560
561 imapbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1000);
562 iclrbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1400);
563 intrmapptr = &imapbase[ino];
564 intrclrptr = &iclrbase[ino];
565 DPRINTF(PDB_INTR, (" mapptr %p clrptr %p\n", intrmapptr, intrclrptr));
566
567 ino |= INTVEC(ihandle);
568
569 ih = malloc(sizeof *ih, M_DEVBUF, M_NOWAIT);
570 if (ih == NULL)
571 return (NULL);
572
573 /* Register the map and clear intr registers */
574 ih->ih_map = intrmapptr;
575 ih->ih_clr = intrclrptr;
576
577 ih->ih_ivec = ihandle;
578 ih->ih_fun = handler;
579 ih->ih_arg = arg;
580 ih->ih_pil = level;
581 ih->ih_number = ino;
582 ih->ih_pending = 0;
583
584 intr_establish(ih->ih_pil, level != IPL_VM, ih);
585
586 if (intrmapptr != NULL) {
587 u_int64_t imap;
588
589 imap = *intrmapptr;
590 DPRINTF(PDB_INTR, ("%s: read intrmap = %016qx", __func__,
591 (unsigned long long)imap));
592 imap &= ~FIRE_INTRMAP_INT_CNTRL_NUM_MASK;
593 imap |= FIRE_INTRMAP_INT_CNTRL_NUM0;
594 DPRINTF(PDB_INTR, ("; set intr group intrmap = %016qx",
595 (unsigned long long)imap));
596 if (sc->sc_oberon) {
597 imap &= ~OBERON_INTRMAP_T_DESTID_MASK;
598 imap |= CPU_JUPITERID <<
599 OBERON_INTRMAP_T_DESTID_SHIFT;
600 } else {
601 imap &= ~FIRE_INTRMAP_T_JPID_MASK;
602 imap |= CPU_UPAID << FIRE_INTRMAP_T_JPID_SHIFT;
603 }
604 DPRINTF(PDB_INTR, ("; set cpuid num intrmap = %016qx",
605 (unsigned long long)imap));
606 imap |= INTMAP_V;
607 *intrmapptr = imap;
608 DPRINTF(PDB_INTR, ("; writing intrmap = %016qx",
609 (unsigned long long)imap));
610 imap = *intrmapptr;
611 ih->ih_number |= imap & INTMAP_INR;
612 DPRINTF(PDB_INTR, ("; reread intrmap = %016qx, "
613 "set ih_number to %x\n",
614 (unsigned long long)imap, ih->ih_number));
615 }
616 if (intrclrptr) {
617 /* set state to IDLE */
618 *intrclrptr = 0;
619 }
620
621 return (ih);
622 }
623
624 static void *
625 pyro_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
626 int (*func)(void *), void *arg)
627 {
628 void *cookie;
629 struct pyro_pbm *pbm = (struct pyro_pbm *)pc->cookie;
630
631 DPRINTF(PDB_INTR, ("%s: ih %lx; level %d\n", __func__, (u_long)ih, level));
632 cookie = bus_intr_establish(pbm->pp_memt, ih, level, func, arg);
633
634 DPRINTF(PDB_INTR, ("%s: returning handle %p\n", __func__, cookie));
635 return (cookie);
636 }
637