sbus.c revision 1.34 1 1.34 mrg /* $NetBSD: sbus.c,v 1.34 2000/07/07 12:53:30 mrg Exp $ */
2 1.1 eeh
3 1.1 eeh /*-
4 1.1 eeh * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 eeh * All rights reserved.
6 1.1 eeh *
7 1.1 eeh * This code is derived from software contributed to The NetBSD Foundation
8 1.1 eeh * by Paul Kranenburg.
9 1.1 eeh *
10 1.1 eeh * Redistribution and use in source and binary forms, with or without
11 1.1 eeh * modification, are permitted provided that the following conditions
12 1.1 eeh * are met:
13 1.1 eeh * 1. Redistributions of source code must retain the above copyright
14 1.1 eeh * notice, this list of conditions and the following disclaimer.
15 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 eeh * notice, this list of conditions and the following disclaimer in the
17 1.1 eeh * documentation and/or other materials provided with the distribution.
18 1.1 eeh * 3. All advertising materials mentioning features or use of this software
19 1.1 eeh * must display the following acknowledgement:
20 1.1 eeh * This product includes software developed by the NetBSD
21 1.1 eeh * Foundation, Inc. and its contributors.
22 1.1 eeh * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 eeh * contributors may be used to endorse or promote products derived
24 1.1 eeh * from this software without specific prior written permission.
25 1.1 eeh *
26 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 eeh * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 eeh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 eeh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 eeh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 eeh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 eeh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 eeh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 eeh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 eeh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 eeh * POSSIBILITY OF SUCH DAMAGE.
37 1.1 eeh */
38 1.1 eeh
39 1.1 eeh /*
40 1.1 eeh * Copyright (c) 1992, 1993
41 1.1 eeh * The Regents of the University of California. All rights reserved.
42 1.1 eeh *
43 1.1 eeh * This software was developed by the Computer Systems Engineering group
44 1.1 eeh * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
45 1.1 eeh * contributed to Berkeley.
46 1.1 eeh *
47 1.1 eeh * All advertising materials mentioning features or use of this software
48 1.1 eeh * must display the following acknowledgement:
49 1.1 eeh * This product includes software developed by the University of
50 1.1 eeh * California, Lawrence Berkeley Laboratory.
51 1.1 eeh *
52 1.1 eeh * Redistribution and use in source and binary forms, with or without
53 1.1 eeh * modification, are permitted provided that the following conditions
54 1.1 eeh * are met:
55 1.1 eeh * 1. Redistributions of source code must retain the above copyright
56 1.1 eeh * notice, this list of conditions and the following disclaimer.
57 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
58 1.1 eeh * notice, this list of conditions and the following disclaimer in the
59 1.1 eeh * documentation and/or other materials provided with the distribution.
60 1.1 eeh * 3. All advertising materials mentioning features or use of this software
61 1.1 eeh * must display the following acknowledgement:
62 1.1 eeh * This product includes software developed by the University of
63 1.1 eeh * California, Berkeley and its contributors.
64 1.1 eeh * 4. Neither the name of the University nor the names of its contributors
65 1.1 eeh * may be used to endorse or promote products derived from this software
66 1.1 eeh * without specific prior written permission.
67 1.1 eeh *
68 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
69 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
70 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
71 1.1 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
72 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
73 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
74 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
75 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
76 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
77 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
78 1.1 eeh * SUCH DAMAGE.
79 1.1 eeh *
80 1.1 eeh * @(#)sbus.c 8.1 (Berkeley) 6/11/93
81 1.1 eeh */
82 1.1 eeh
83 1.1 eeh /*
84 1.18 eeh * Copyright (c) 1999 Eduardo Horvath
85 1.18 eeh *
86 1.18 eeh * Redistribution and use in source and binary forms, with or without
87 1.18 eeh * modification, are permitted provided that the following conditions
88 1.18 eeh * are met:
89 1.18 eeh * 1. Redistributions of source code must retain the above copyright
90 1.18 eeh * notice, this list of conditions and the following disclaimer.
91 1.18 eeh *
92 1.18 eeh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND
93 1.18 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
94 1.18 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
95 1.18 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE
96 1.18 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
97 1.18 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
98 1.18 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
99 1.18 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
100 1.18 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
101 1.18 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
102 1.18 eeh * SUCH DAMAGE.
103 1.18 eeh *
104 1.18 eeh */
105 1.18 eeh
106 1.18 eeh
107 1.18 eeh /*
108 1.1 eeh * Sbus stuff.
109 1.1 eeh */
110 1.8 eeh #include "opt_ddb.h"
111 1.1 eeh
112 1.1 eeh #include <sys/param.h>
113 1.12 eeh #include <sys/extent.h>
114 1.1 eeh #include <sys/malloc.h>
115 1.1 eeh #include <sys/systm.h>
116 1.1 eeh #include <sys/device.h>
117 1.1 eeh
118 1.1 eeh #include <machine/bus.h>
119 1.25 mrg #include <sparc64/sparc64/cache.h>
120 1.13 mrg #include <sparc64/dev/iommureg.h>
121 1.17 mrg #include <sparc64/dev/iommuvar.h>
122 1.1 eeh #include <sparc64/dev/sbusreg.h>
123 1.7 pk #include <dev/sbus/sbusvar.h>
124 1.1 eeh
125 1.1 eeh #include <machine/autoconf.h>
126 1.1 eeh #include <machine/cpu.h>
127 1.8 eeh #include <machine/sparc64.h>
128 1.1 eeh
129 1.1 eeh #ifdef DEBUG
130 1.1 eeh #define SDB_DVMA 0x1
131 1.1 eeh #define SDB_INTR 0x2
132 1.27 mrg int sbus_debug = 0;
133 1.27 mrg #define DPRINTF(l, s) do { if (sbus_debug & l) printf s; } while (0)
134 1.27 mrg #else
135 1.27 mrg #define DPRINTF(l, s)
136 1.1 eeh #endif
137 1.1 eeh
138 1.1 eeh void sbusreset __P((int));
139 1.1 eeh
140 1.1 eeh static bus_space_tag_t sbus_alloc_bustag __P((struct sbus_softc *));
141 1.1 eeh static bus_dma_tag_t sbus_alloc_dmatag __P((struct sbus_softc *));
142 1.3 eeh static int sbus_get_intr __P((struct sbus_softc *, int,
143 1.22 mrg struct sbus_intr **, int *, int));
144 1.1 eeh static int sbus_bus_mmap __P((bus_space_tag_t, bus_type_t, bus_addr_t,
145 1.1 eeh int, bus_space_handle_t *));
146 1.1 eeh static int _sbus_bus_map __P((
147 1.1 eeh bus_space_tag_t,
148 1.1 eeh bus_type_t,
149 1.1 eeh bus_addr_t, /*offset*/
150 1.1 eeh bus_size_t, /*size*/
151 1.1 eeh int, /*flags*/
152 1.3 eeh vaddr_t, /*preferred virtual address */
153 1.1 eeh bus_space_handle_t *));
154 1.1 eeh static void *sbus_intr_establish __P((
155 1.1 eeh bus_space_tag_t,
156 1.1 eeh int, /*level*/
157 1.1 eeh int, /*flags*/
158 1.1 eeh int (*) __P((void *)), /*handler*/
159 1.1 eeh void *)); /*handler arg*/
160 1.1 eeh
161 1.1 eeh
162 1.1 eeh /* autoconfiguration driver */
163 1.1 eeh int sbus_match __P((struct device *, struct cfdata *, void *));
164 1.1 eeh void sbus_attach __P((struct device *, struct device *, void *));
165 1.1 eeh
166 1.1 eeh
167 1.1 eeh struct cfattach sbus_ca = {
168 1.1 eeh sizeof(struct sbus_softc), sbus_match, sbus_attach
169 1.1 eeh };
170 1.1 eeh
171 1.1 eeh extern struct cfdriver sbus_cd;
172 1.1 eeh
173 1.1 eeh /*
174 1.1 eeh * DVMA routines
175 1.1 eeh */
176 1.1 eeh int sbus_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
177 1.1 eeh bus_size_t, struct proc *, int));
178 1.1 eeh void sbus_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
179 1.29 eeh int sbus_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
180 1.29 eeh bus_dma_segment_t *, int, bus_size_t, int));
181 1.1 eeh void sbus_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
182 1.1 eeh bus_size_t, int));
183 1.1 eeh int sbus_dmamem_alloc __P((bus_dma_tag_t tag, bus_size_t size,
184 1.1 eeh bus_size_t alignment, bus_size_t boundary,
185 1.28 mrg bus_dma_segment_t *segs, int nsegs, int *rsegs,
186 1.28 mrg int flags));
187 1.1 eeh void sbus_dmamem_free __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
188 1.1 eeh int nsegs));
189 1.2 eeh int sbus_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
190 1.2 eeh int nsegs, size_t size, caddr_t *kvap, int flags));
191 1.2 eeh void sbus_dmamem_unmap __P((bus_dma_tag_t tag, caddr_t kva,
192 1.2 eeh size_t size));
193 1.1 eeh
194 1.1 eeh /*
195 1.1 eeh * Child devices receive the Sbus interrupt level in their attach
196 1.1 eeh * arguments. We translate these to CPU IPLs using the following
197 1.1 eeh * tables. Note: obio bus interrupt levels are identical to the
198 1.1 eeh * processor IPL.
199 1.1 eeh *
200 1.1 eeh * The second set of tables is used when the Sbus interrupt level
201 1.1 eeh * cannot be had from the PROM as an `interrupt' property. We then
202 1.1 eeh * fall back on the `intr' property which contains the CPU IPL.
203 1.1 eeh */
204 1.1 eeh
205 1.1 eeh /* Translate Sbus interrupt level to processor IPL */
206 1.1 eeh static int intr_sbus2ipl_4c[] = {
207 1.1 eeh 0, 1, 2, 3, 5, 7, 8, 9
208 1.1 eeh };
209 1.1 eeh static int intr_sbus2ipl_4m[] = {
210 1.1 eeh 0, 2, 3, 5, 7, 9, 11, 13
211 1.1 eeh };
212 1.1 eeh
213 1.1 eeh /*
214 1.1 eeh * This value is or'ed into the attach args' interrupt level cookie
215 1.1 eeh * if the interrupt level comes from an `intr' property, i.e. it is
216 1.1 eeh * not an Sbus interrupt level.
217 1.1 eeh */
218 1.1 eeh #define SBUS_INTR_COMPAT 0x80000000
219 1.1 eeh
220 1.1 eeh
221 1.1 eeh /*
222 1.1 eeh * Print the location of some sbus-attached device (called just
223 1.1 eeh * before attaching that device). If `sbus' is not NULL, the
224 1.1 eeh * device was found but not configured; print the sbus as well.
225 1.1 eeh * Return UNCONF (config_find ignores this if the device was configured).
226 1.1 eeh */
227 1.1 eeh int
228 1.1 eeh sbus_print(args, busname)
229 1.1 eeh void *args;
230 1.1 eeh const char *busname;
231 1.1 eeh {
232 1.1 eeh struct sbus_attach_args *sa = args;
233 1.3 eeh int i;
234 1.1 eeh
235 1.1 eeh if (busname)
236 1.1 eeh printf("%s at %s", sa->sa_name, busname);
237 1.8 eeh printf(" slot %ld offset 0x%lx", (long)sa->sa_slot,
238 1.8 eeh (u_long)sa->sa_offset);
239 1.22 mrg for (i = 0; i < sa->sa_nintr; i++) {
240 1.3 eeh struct sbus_intr *sbi = &sa->sa_intr[i];
241 1.1 eeh
242 1.8 eeh printf(" vector %lx ipl %ld",
243 1.8 eeh (u_long)sbi->sbi_vec,
244 1.8 eeh (long)INTLEV(sbi->sbi_pri));
245 1.1 eeh }
246 1.1 eeh return (UNCONF);
247 1.1 eeh }
248 1.1 eeh
249 1.1 eeh int
250 1.1 eeh sbus_match(parent, cf, aux)
251 1.1 eeh struct device *parent;
252 1.1 eeh struct cfdata *cf;
253 1.1 eeh void *aux;
254 1.1 eeh {
255 1.1 eeh struct mainbus_attach_args *ma = aux;
256 1.1 eeh
257 1.1 eeh return (strcmp(cf->cf_driver->cd_name, ma->ma_name) == 0);
258 1.1 eeh }
259 1.1 eeh
260 1.1 eeh /*
261 1.1 eeh * Attach an Sbus.
262 1.1 eeh */
263 1.1 eeh void
264 1.1 eeh sbus_attach(parent, self, aux)
265 1.1 eeh struct device *parent;
266 1.1 eeh struct device *self;
267 1.1 eeh void *aux;
268 1.1 eeh {
269 1.9 eeh struct sbus_softc *sc = (struct sbus_softc *)self;
270 1.1 eeh struct mainbus_attach_args *ma = aux;
271 1.27 mrg char *name;
272 1.1 eeh int node = ma->ma_node;
273 1.1 eeh
274 1.1 eeh int node0, error;
275 1.1 eeh bus_space_tag_t sbt;
276 1.1 eeh struct sbus_attach_args sa;
277 1.1 eeh
278 1.1 eeh sc->sc_bustag = ma->ma_bustag;
279 1.1 eeh sc->sc_dmatag = ma->ma_dmatag;
280 1.8 eeh sc->sc_sysio = (struct sysioreg*)(u_long)ma->ma_address[0]; /* Use prom mapping for sysio. */
281 1.1 eeh sc->sc_ign = ma->ma_interrupts[0] & INTMAP_IGN; /* Find interrupt group no */
282 1.1 eeh
283 1.1 eeh /* Setup interrupt translation tables */
284 1.1 eeh sc->sc_intr2ipl = CPU_ISSUN4C
285 1.1 eeh ? intr_sbus2ipl_4c
286 1.1 eeh : intr_sbus2ipl_4m;
287 1.1 eeh
288 1.1 eeh /*
289 1.1 eeh * Record clock frequency for synchronous SCSI.
290 1.1 eeh * IS THIS THE CORRECT DEFAULT??
291 1.1 eeh */
292 1.1 eeh sc->sc_clockfreq = getpropint(node, "clock-frequency", 25*1000*1000);
293 1.1 eeh printf(": clock = %s MHz\n", clockfreq(sc->sc_clockfreq));
294 1.1 eeh
295 1.1 eeh sbt = sbus_alloc_bustag(sc);
296 1.1 eeh sc->sc_dmatag = sbus_alloc_dmatag(sc);
297 1.1 eeh
298 1.1 eeh /*
299 1.1 eeh * Get the SBus burst transfer size if burst transfers are supported
300 1.1 eeh */
301 1.1 eeh sc->sc_burst = getpropint(node, "burst-sizes", 0);
302 1.1 eeh
303 1.1 eeh /*
304 1.1 eeh * Collect address translations from the OBP.
305 1.1 eeh */
306 1.6 pk error = getprop(node, "ranges", sizeof(struct sbus_range),
307 1.1 eeh &sc->sc_nrange, (void **)&sc->sc_range);
308 1.16 eeh if (error)
309 1.1 eeh panic("%s: error getting ranges property", sc->sc_dev.dv_xname);
310 1.1 eeh
311 1.17 mrg /* initailise the IOMMU */
312 1.17 mrg
313 1.17 mrg /* punch in our copies */
314 1.17 mrg sc->sc_is.is_bustag = sc->sc_bustag;
315 1.17 mrg sc->sc_is.is_iommu = &sc->sc_sysio->sys_iommu;
316 1.17 mrg sc->sc_is.is_sb = &sc->sc_sysio->sys_strbuf;
317 1.16 eeh
318 1.27 mrg /* give us a nice name.. */
319 1.27 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
320 1.27 mrg if (name == 0)
321 1.27 mrg panic("couldn't malloc iommu name");
322 1.27 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
323 1.27 mrg
324 1.27 mrg iommu_init(name, &sc->sc_is, 0);
325 1.12 eeh
326 1.12 eeh /*
327 1.1 eeh * Loop through ROM children, fixing any relative addresses
328 1.1 eeh * and then configuring each device.
329 1.1 eeh * `specials' is an array of device names that are treated
330 1.1 eeh * specially:
331 1.1 eeh */
332 1.1 eeh node0 = firstchild(node);
333 1.1 eeh for (node = node0; node; node = nextsibling(node)) {
334 1.1 eeh char *name = getpropstring(node, "name");
335 1.1 eeh
336 1.1 eeh if (sbus_setup_attach_args(sc, sbt, sc->sc_dmatag,
337 1.23 pk node, &sa) != 0) {
338 1.1 eeh printf("sbus_attach: %s: incomplete\n", name);
339 1.1 eeh continue;
340 1.1 eeh }
341 1.1 eeh (void) config_found(&sc->sc_dev, (void *)&sa, sbus_print);
342 1.3 eeh sbus_destroy_attach_args(&sa);
343 1.1 eeh }
344 1.1 eeh }
345 1.1 eeh
346 1.1 eeh int
347 1.23 pk sbus_setup_attach_args(sc, bustag, dmatag, node, sa)
348 1.1 eeh struct sbus_softc *sc;
349 1.1 eeh bus_space_tag_t bustag;
350 1.1 eeh bus_dma_tag_t dmatag;
351 1.1 eeh int node;
352 1.1 eeh struct sbus_attach_args *sa;
353 1.1 eeh {
354 1.3 eeh /*struct sbus_reg sbusreg;*/
355 1.3 eeh /*int base;*/
356 1.1 eeh int error;
357 1.3 eeh int n;
358 1.1 eeh
359 1.1 eeh bzero(sa, sizeof(struct sbus_attach_args));
360 1.6 pk error = getprop(node, "name", 1, &n, (void **)&sa->sa_name);
361 1.3 eeh if (error != 0)
362 1.3 eeh return (error);
363 1.3 eeh sa->sa_name[n] = '\0';
364 1.3 eeh
365 1.1 eeh sa->sa_bustag = bustag;
366 1.1 eeh sa->sa_dmatag = dmatag;
367 1.1 eeh sa->sa_node = node;
368 1.1 eeh
369 1.6 pk error = getprop(node, "reg", sizeof(struct sbus_reg),
370 1.3 eeh &sa->sa_nreg, (void **)&sa->sa_reg);
371 1.3 eeh if (error != 0) {
372 1.3 eeh char buf[32];
373 1.3 eeh if (error != ENOENT ||
374 1.3 eeh !node_has_property(node, "device_type") ||
375 1.3 eeh strcmp(getpropstringA(node, "device_type", buf),
376 1.3 eeh "hierarchical") != 0)
377 1.3 eeh return (error);
378 1.3 eeh }
379 1.3 eeh for (n = 0; n < sa->sa_nreg; n++) {
380 1.3 eeh /* Convert to relative addressing, if necessary */
381 1.3 eeh u_int32_t base = sa->sa_reg[n].sbr_offset;
382 1.3 eeh if (SBUS_ABS(base)) {
383 1.3 eeh sa->sa_reg[n].sbr_slot = SBUS_ABS_TO_SLOT(base);
384 1.3 eeh sa->sa_reg[n].sbr_offset = SBUS_ABS_TO_OFFSET(base);
385 1.3 eeh }
386 1.1 eeh }
387 1.1 eeh
388 1.22 mrg if ((error = sbus_get_intr(sc, node, &sa->sa_intr, &sa->sa_nintr,
389 1.22 mrg sa->sa_slot)) != 0)
390 1.1 eeh return (error);
391 1.1 eeh
392 1.6 pk error = getprop(node, "address", sizeof(u_int32_t),
393 1.3 eeh &sa->sa_npromvaddrs, (void **)&sa->sa_promvaddrs);
394 1.3 eeh if (error != 0 && error != ENOENT)
395 1.1 eeh return (error);
396 1.1 eeh
397 1.1 eeh return (0);
398 1.1 eeh }
399 1.1 eeh
400 1.3 eeh void
401 1.3 eeh sbus_destroy_attach_args(sa)
402 1.3 eeh struct sbus_attach_args *sa;
403 1.3 eeh {
404 1.3 eeh if (sa->sa_name != NULL)
405 1.3 eeh free(sa->sa_name, M_DEVBUF);
406 1.3 eeh
407 1.3 eeh if (sa->sa_nreg != 0)
408 1.3 eeh free(sa->sa_reg, M_DEVBUF);
409 1.3 eeh
410 1.3 eeh if (sa->sa_intr)
411 1.3 eeh free(sa->sa_intr, M_DEVBUF);
412 1.3 eeh
413 1.3 eeh if (sa->sa_promvaddrs)
414 1.8 eeh free((void *)sa->sa_promvaddrs, M_DEVBUF);
415 1.3 eeh
416 1.27 mrg bzero(sa, sizeof(struct sbus_attach_args)); /*DEBUG*/
417 1.3 eeh }
418 1.3 eeh
419 1.3 eeh
420 1.1 eeh int
421 1.1 eeh _sbus_bus_map(t, btype, offset, size, flags, vaddr, hp)
422 1.1 eeh bus_space_tag_t t;
423 1.1 eeh bus_type_t btype;
424 1.1 eeh bus_addr_t offset;
425 1.1 eeh bus_size_t size;
426 1.1 eeh int flags;
427 1.3 eeh vaddr_t vaddr;
428 1.1 eeh bus_space_handle_t *hp;
429 1.1 eeh {
430 1.1 eeh struct sbus_softc *sc = t->cookie;
431 1.1 eeh int64_t slot = btype;
432 1.1 eeh int i;
433 1.1 eeh
434 1.1 eeh for (i = 0; i < sc->sc_nrange; i++) {
435 1.1 eeh bus_addr_t paddr;
436 1.1 eeh
437 1.1 eeh if (sc->sc_range[i].cspace != slot)
438 1.1 eeh continue;
439 1.1 eeh
440 1.1 eeh /* We've found the connection to the parent bus */
441 1.1 eeh paddr = sc->sc_range[i].poffset + offset;
442 1.1 eeh paddr |= ((bus_addr_t)sc->sc_range[i].pspace<<32);
443 1.27 mrg DPRINTF(SDB_DVMA,
444 1.27 mrg ("\n_sbus_bus_map: mapping paddr slot %lx offset %lx poffset %lx paddr %lx\n",
445 1.27 mrg (long)slot, (long)offset, (long)sc->sc_range[i].poffset,
446 1.27 mrg (long)paddr));
447 1.1 eeh return (bus_space_map2(sc->sc_bustag, 0, paddr,
448 1.1 eeh size, flags, vaddr, hp));
449 1.1 eeh }
450 1.1 eeh
451 1.1 eeh return (EINVAL);
452 1.1 eeh }
453 1.1 eeh
454 1.1 eeh int
455 1.1 eeh sbus_bus_mmap(t, btype, paddr, flags, hp)
456 1.1 eeh bus_space_tag_t t;
457 1.1 eeh bus_type_t btype;
458 1.1 eeh bus_addr_t paddr;
459 1.1 eeh int flags;
460 1.1 eeh bus_space_handle_t *hp;
461 1.1 eeh {
462 1.1 eeh bus_addr_t offset = paddr;
463 1.1 eeh int slot = (paddr>>32);
464 1.1 eeh struct sbus_softc *sc = t->cookie;
465 1.1 eeh int i;
466 1.1 eeh
467 1.1 eeh for (i = 0; i < sc->sc_nrange; i++) {
468 1.1 eeh bus_addr_t paddr;
469 1.1 eeh
470 1.1 eeh if (sc->sc_range[i].cspace != slot)
471 1.1 eeh continue;
472 1.1 eeh
473 1.1 eeh paddr = sc->sc_range[i].poffset + offset;
474 1.1 eeh paddr |= ((bus_addr_t)sc->sc_range[i].pspace<<32);
475 1.1 eeh return (bus_space_mmap(sc->sc_bustag, 0, paddr,
476 1.1 eeh flags, hp));
477 1.1 eeh }
478 1.1 eeh
479 1.1 eeh return (-1);
480 1.1 eeh }
481 1.1 eeh
482 1.1 eeh
483 1.1 eeh /*
484 1.1 eeh * Each attached device calls sbus_establish after it initializes
485 1.1 eeh * its sbusdev portion.
486 1.1 eeh */
487 1.1 eeh void
488 1.1 eeh sbus_establish(sd, dev)
489 1.1 eeh register struct sbusdev *sd;
490 1.1 eeh register struct device *dev;
491 1.1 eeh {
492 1.1 eeh register struct sbus_softc *sc;
493 1.1 eeh register struct device *curdev;
494 1.1 eeh
495 1.1 eeh /*
496 1.1 eeh * We have to look for the sbus by name, since it is not necessarily
497 1.1 eeh * our immediate parent (i.e. sun4m /iommu/sbus/espdma/esp)
498 1.1 eeh * We don't just use the device structure of the above-attached
499 1.1 eeh * sbus, since we might (in the future) support multiple sbus's.
500 1.1 eeh */
501 1.1 eeh for (curdev = dev->dv_parent; ; curdev = curdev->dv_parent) {
502 1.1 eeh if (!curdev || !curdev->dv_xname)
503 1.1 eeh panic("sbus_establish: can't find sbus parent for %s",
504 1.1 eeh sd->sd_dev->dv_xname
505 1.1 eeh ? sd->sd_dev->dv_xname
506 1.1 eeh : "<unknown>" );
507 1.1 eeh
508 1.1 eeh if (strncmp(curdev->dv_xname, "sbus", 4) == 0)
509 1.1 eeh break;
510 1.1 eeh }
511 1.1 eeh sc = (struct sbus_softc *) curdev;
512 1.1 eeh
513 1.1 eeh sd->sd_dev = dev;
514 1.1 eeh sd->sd_bchain = sc->sc_sbdev;
515 1.1 eeh sc->sc_sbdev = sd;
516 1.1 eeh }
517 1.1 eeh
518 1.1 eeh /*
519 1.33 mrg * Reset the given sbus.
520 1.1 eeh */
521 1.1 eeh void
522 1.1 eeh sbusreset(sbus)
523 1.1 eeh int sbus;
524 1.1 eeh {
525 1.1 eeh register struct sbusdev *sd;
526 1.1 eeh struct sbus_softc *sc = sbus_cd.cd_devs[sbus];
527 1.1 eeh struct device *dev;
528 1.1 eeh
529 1.1 eeh printf("reset %s:", sc->sc_dev.dv_xname);
530 1.1 eeh for (sd = sc->sc_sbdev; sd != NULL; sd = sd->sd_bchain) {
531 1.1 eeh if (sd->sd_reset) {
532 1.1 eeh dev = sd->sd_dev;
533 1.1 eeh (*sd->sd_reset)(dev);
534 1.1 eeh printf(" %s", dev->dv_xname);
535 1.1 eeh }
536 1.1 eeh }
537 1.1 eeh /* Reload iommu regs */
538 1.17 mrg iommu_reset(&sc->sc_is);
539 1.1 eeh }
540 1.1 eeh
541 1.1 eeh /*
542 1.1 eeh * Get interrupt attributes for an Sbus device.
543 1.1 eeh */
544 1.1 eeh int
545 1.22 mrg sbus_get_intr(sc, node, ipp, np, slot)
546 1.1 eeh struct sbus_softc *sc;
547 1.1 eeh int node;
548 1.3 eeh struct sbus_intr **ipp;
549 1.3 eeh int *np;
550 1.22 mrg int slot;
551 1.1 eeh {
552 1.1 eeh int *ipl;
553 1.22 mrg int n, i;
554 1.1 eeh char buf[32];
555 1.1 eeh
556 1.1 eeh /*
557 1.1 eeh * The `interrupts' property contains the Sbus interrupt level.
558 1.1 eeh */
559 1.1 eeh ipl = NULL;
560 1.6 pk if (getprop(node, "interrupts", sizeof(int), np, (void **)&ipl) == 0) {
561 1.3 eeh struct sbus_intr *ip;
562 1.22 mrg int pri;
563 1.22 mrg
564 1.10 eeh /* Default to interrupt level 2 -- otherwise unused */
565 1.22 mrg pri = INTLEVENCODE(2);
566 1.22 mrg
567 1.22 mrg /* Change format to an `struct sbus_intr' array */
568 1.3 eeh ip = malloc(*np * sizeof(struct sbus_intr), M_DEVBUF, M_NOWAIT);
569 1.3 eeh if (ip == NULL)
570 1.3 eeh return (ENOMEM);
571 1.22 mrg
572 1.22 mrg /*
573 1.22 mrg * Now things get ugly. We need to take this value which is
574 1.1 eeh * the interrupt vector number and encode the IPL into it
575 1.1 eeh * somehow. Luckily, the interrupt vector has lots of free
576 1.22 mrg * space and we can easily stuff the IPL in there for a while.
577 1.1 eeh */
578 1.1 eeh getpropstringA(node, "device_type", buf);
579 1.22 mrg if (!buf[0])
580 1.10 eeh getpropstringA(node, "name", buf);
581 1.22 mrg
582 1.22 mrg for (i = 0; intrmap[i].in_class; i++)
583 1.3 eeh if (strcmp(intrmap[i].in_class, buf) == 0) {
584 1.3 eeh pri = INTLEVENCODE(intrmap[i].in_lev);
585 1.1 eeh break;
586 1.1 eeh }
587 1.22 mrg
588 1.22 mrg /*
589 1.22 mrg * Sbus card devices need the slot number encoded into
590 1.22 mrg * the vector as this is generally not done.
591 1.22 mrg */
592 1.22 mrg if ((ipl[0] & INTMAP_OBIO) == 0)
593 1.22 mrg pri |= slot << 3;
594 1.22 mrg
595 1.3 eeh for (n = 0; n < *np; n++) {
596 1.3 eeh /*
597 1.3 eeh * We encode vector and priority into sbi_pri so we
598 1.3 eeh * can pass them as a unit. This will go away if
599 1.3 eeh * sbus_establish ever takes an sbus_intr instead
600 1.3 eeh * of an integer level.
601 1.3 eeh * Stuff the real vector in sbi_vec.
602 1.3 eeh */
603 1.22 mrg
604 1.3 eeh ip[n].sbi_pri = pri|ipl[n];
605 1.3 eeh ip[n].sbi_vec = ipl[n];
606 1.3 eeh }
607 1.1 eeh free(ipl, M_DEVBUF);
608 1.3 eeh *ipp = ip;
609 1.1 eeh }
610 1.1 eeh
611 1.22 mrg return (0);
612 1.1 eeh }
613 1.1 eeh
614 1.1 eeh
615 1.1 eeh /*
616 1.1 eeh * Install an interrupt handler for an Sbus device.
617 1.1 eeh */
618 1.1 eeh void *
619 1.1 eeh sbus_intr_establish(t, level, flags, handler, arg)
620 1.1 eeh bus_space_tag_t t;
621 1.1 eeh int level;
622 1.1 eeh int flags;
623 1.1 eeh int (*handler) __P((void *));
624 1.1 eeh void *arg;
625 1.1 eeh {
626 1.1 eeh struct sbus_softc *sc = t->cookie;
627 1.1 eeh struct intrhand *ih;
628 1.1 eeh int ipl;
629 1.8 eeh long vec = level;
630 1.1 eeh
631 1.1 eeh ih = (struct intrhand *)
632 1.1 eeh malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
633 1.1 eeh if (ih == NULL)
634 1.1 eeh return (NULL);
635 1.1 eeh
636 1.1 eeh if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) != 0)
637 1.8 eeh ipl = vec;
638 1.8 eeh else if ((vec & SBUS_INTR_COMPAT) != 0)
639 1.8 eeh ipl = vec & ~SBUS_INTR_COMPAT;
640 1.1 eeh else {
641 1.1 eeh /* Decode and remove IPL */
642 1.8 eeh ipl = INTLEV(vec);
643 1.8 eeh vec = INTVEC(vec);
644 1.27 mrg DPRINTF(SDB_INTR,
645 1.27 mrg ("\nsbus: intr[%ld]%lx: %lx\nHunting for IRQ...\n",
646 1.27 mrg (long)ipl, (long)vec, intrlev[vec]));
647 1.8 eeh if ((vec & INTMAP_OBIO) == 0) {
648 1.1 eeh /* We're in an SBUS slot */
649 1.1 eeh /* Register the map and clear intr registers */
650 1.22 mrg
651 1.22 mrg int slot = INTSLOT(level);
652 1.22 mrg
653 1.22 mrg ih->ih_map = &(&sc->sc_sysio->sbus_slot0_int)[slot];
654 1.22 mrg ih->ih_clr = &sc->sc_sysio->sbus0_clr_int[vec];
655 1.1 eeh #ifdef DEBUG
656 1.27 mrg if (sbus_debug & SDB_INTR) {
657 1.22 mrg int64_t intrmap = *ih->ih_map;
658 1.1 eeh
659 1.22 mrg printf("Found SBUS %lx IRQ as %llx in slot %d\n",
660 1.22 mrg (long)vec, (long long)intrmap, slot);
661 1.22 mrg printf("\tmap addr %p clr addr %p\n", ih->ih_map, ih->ih_clr);
662 1.1 eeh }
663 1.1 eeh #endif
664 1.1 eeh /* Enable the interrupt */
665 1.8 eeh vec |= INTMAP_V;
666 1.9 eeh /* Insert IGN */
667 1.9 eeh vec |= sc->sc_ign;
668 1.8 eeh bus_space_write_8(sc->sc_bustag, ih->ih_map, 0, vec);
669 1.1 eeh } else {
670 1.1 eeh int64_t *intrptr = &sc->sc_sysio->scsi_int_map;
671 1.1 eeh int64_t intrmap = 0;
672 1.1 eeh int i;
673 1.1 eeh
674 1.1 eeh /* Insert IGN */
675 1.8 eeh vec |= sc->sc_ign;
676 1.22 mrg for (i = 0; &intrptr[i] <=
677 1.22 mrg (int64_t *)&sc->sc_sysio->reserved_int_map &&
678 1.22 mrg INTVEC(intrmap = intrptr[i]) != INTVEC(vec); i++)
679 1.22 mrg ;
680 1.8 eeh if (INTVEC(intrmap) == INTVEC(vec)) {
681 1.27 mrg DPRINTF(SDB_INTR,
682 1.27 mrg ("Found OBIO %lx IRQ as %lx in slot %d\n",
683 1.27 mrg vec, (long)intrmap, i));
684 1.1 eeh /* Register the map and clear intr registers */
685 1.1 eeh ih->ih_map = &intrptr[i];
686 1.1 eeh intrptr = (int64_t *)&sc->sc_sysio->scsi_clr_int;
687 1.1 eeh ih->ih_clr = &intrptr[i];
688 1.1 eeh /* Enable the interrupt */
689 1.1 eeh intrmap |= INTMAP_V;
690 1.8 eeh bus_space_write_8(sc->sc_bustag, ih->ih_map, 0, (u_long)intrmap);
691 1.27 mrg } else
692 1.27 mrg panic("IRQ not found!");
693 1.1 eeh }
694 1.1 eeh }
695 1.1 eeh #ifdef DEBUG
696 1.27 mrg if (sbus_debug & SDB_INTR) { long i; for (i = 0; i < 400000000; i++); }
697 1.1 eeh #endif
698 1.1 eeh
699 1.1 eeh ih->ih_fun = handler;
700 1.1 eeh ih->ih_arg = arg;
701 1.8 eeh ih->ih_number = vec;
702 1.1 eeh ih->ih_pil = (1<<ipl);
703 1.18 eeh intr_establish(ipl, ih);
704 1.1 eeh return (ih);
705 1.1 eeh }
706 1.1 eeh
707 1.1 eeh static bus_space_tag_t
708 1.1 eeh sbus_alloc_bustag(sc)
709 1.1 eeh struct sbus_softc *sc;
710 1.1 eeh {
711 1.1 eeh bus_space_tag_t sbt;
712 1.1 eeh
713 1.1 eeh sbt = (bus_space_tag_t)
714 1.1 eeh malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
715 1.1 eeh if (sbt == NULL)
716 1.1 eeh return (NULL);
717 1.1 eeh
718 1.1 eeh bzero(sbt, sizeof *sbt);
719 1.1 eeh sbt->cookie = sc;
720 1.1 eeh sbt->parent = sc->sc_bustag;
721 1.12 eeh sbt->type = SBUS_BUS_SPACE;
722 1.1 eeh sbt->sparc_bus_map = _sbus_bus_map;
723 1.1 eeh sbt->sparc_bus_mmap = sbus_bus_mmap;
724 1.1 eeh sbt->sparc_intr_establish = sbus_intr_establish;
725 1.1 eeh return (sbt);
726 1.1 eeh }
727 1.1 eeh
728 1.1 eeh
729 1.1 eeh static bus_dma_tag_t
730 1.1 eeh sbus_alloc_dmatag(sc)
731 1.1 eeh struct sbus_softc *sc;
732 1.1 eeh {
733 1.1 eeh bus_dma_tag_t sdt, psdt = sc->sc_dmatag;
734 1.1 eeh
735 1.1 eeh sdt = (bus_dma_tag_t)
736 1.1 eeh malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
737 1.1 eeh if (sdt == NULL)
738 1.1 eeh /* Panic? */
739 1.1 eeh return (psdt);
740 1.1 eeh
741 1.1 eeh sdt->_cookie = sc;
742 1.1 eeh sdt->_parent = psdt;
743 1.1 eeh #define PCOPY(x) sdt->x = psdt->x
744 1.1 eeh PCOPY(_dmamap_create);
745 1.1 eeh PCOPY(_dmamap_destroy);
746 1.1 eeh sdt->_dmamap_load = sbus_dmamap_load;
747 1.1 eeh PCOPY(_dmamap_load_mbuf);
748 1.1 eeh PCOPY(_dmamap_load_uio);
749 1.29 eeh sdt->_dmamap_load_raw = sbus_dmamap_load_raw;
750 1.1 eeh sdt->_dmamap_unload = sbus_dmamap_unload;
751 1.1 eeh sdt->_dmamap_sync = sbus_dmamap_sync;
752 1.1 eeh sdt->_dmamem_alloc = sbus_dmamem_alloc;
753 1.1 eeh sdt->_dmamem_free = sbus_dmamem_free;
754 1.2 eeh sdt->_dmamem_map = sbus_dmamem_map;
755 1.2 eeh sdt->_dmamem_unmap = sbus_dmamem_unmap;
756 1.1 eeh PCOPY(_dmamem_mmap);
757 1.1 eeh #undef PCOPY
758 1.1 eeh sc->sc_dmatag = sdt;
759 1.1 eeh return (sdt);
760 1.1 eeh }
761 1.1 eeh
762 1.1 eeh int
763 1.28 mrg sbus_dmamap_load(tag, map, buf, buflen, p, flags)
764 1.28 mrg bus_dma_tag_t tag;
765 1.1 eeh bus_dmamap_t map;
766 1.1 eeh void *buf;
767 1.1 eeh bus_size_t buflen;
768 1.1 eeh struct proc *p;
769 1.1 eeh int flags;
770 1.1 eeh {
771 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
772 1.1 eeh
773 1.28 mrg return (iommu_dvmamap_load(tag, &sc->sc_is, map, buf, buflen, p, flags));
774 1.29 eeh }
775 1.29 eeh
776 1.29 eeh int
777 1.29 eeh sbus_dmamap_load_raw(tag, map, segs, nsegs, size, flags)
778 1.29 eeh bus_dma_tag_t tag;
779 1.29 eeh bus_dmamap_t map;
780 1.29 eeh bus_dma_segment_t *segs;
781 1.29 eeh int nsegs;
782 1.29 eeh bus_size_t size;
783 1.29 eeh int flags;
784 1.29 eeh {
785 1.29 eeh struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
786 1.29 eeh
787 1.34 mrg return (iommu_dvmamap_load_raw(tag, &sc->sc_is, map, segs, nsegs, flags, size));
788 1.1 eeh }
789 1.1 eeh
790 1.1 eeh void
791 1.28 mrg sbus_dmamap_unload(tag, map)
792 1.28 mrg bus_dma_tag_t tag;
793 1.1 eeh bus_dmamap_t map;
794 1.1 eeh {
795 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
796 1.12 eeh
797 1.28 mrg iommu_dvmamap_unload(tag, &sc->sc_is, map);
798 1.1 eeh }
799 1.1 eeh
800 1.1 eeh void
801 1.28 mrg sbus_dmamap_sync(tag, map, offset, len, ops)
802 1.28 mrg bus_dma_tag_t tag;
803 1.1 eeh bus_dmamap_t map;
804 1.1 eeh bus_addr_t offset;
805 1.1 eeh bus_size_t len;
806 1.1 eeh int ops;
807 1.1 eeh {
808 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
809 1.1 eeh
810 1.30 eeh if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
811 1.30 eeh /* Flush the CPU then the IOMMU */
812 1.30 eeh bus_dmamap_sync(tag->_parent, map, offset, len, ops);
813 1.30 eeh iommu_dvmamap_sync(tag, &sc->sc_is, map, offset, len, ops);
814 1.30 eeh }
815 1.30 eeh if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
816 1.30 eeh /* Flush the IOMMU then the CPU */
817 1.30 eeh iommu_dvmamap_sync(tag, &sc->sc_is, map, offset, len, ops);
818 1.30 eeh bus_dmamap_sync(tag->_parent, map, offset, len, ops);
819 1.30 eeh }
820 1.1 eeh }
821 1.1 eeh
822 1.1 eeh int
823 1.28 mrg sbus_dmamem_alloc(tag, size, alignment, boundary, segs, nsegs, rsegs, flags)
824 1.28 mrg bus_dma_tag_t tag;
825 1.28 mrg bus_size_t size;
826 1.28 mrg bus_size_t alignment;
827 1.28 mrg bus_size_t boundary;
828 1.1 eeh bus_dma_segment_t *segs;
829 1.1 eeh int nsegs;
830 1.1 eeh int *rsegs;
831 1.1 eeh int flags;
832 1.1 eeh {
833 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
834 1.1 eeh
835 1.28 mrg return (iommu_dvmamem_alloc(tag, &sc->sc_is, size, alignment, boundary,
836 1.28 mrg segs, nsegs, rsegs, flags));
837 1.1 eeh }
838 1.1 eeh
839 1.1 eeh void
840 1.28 mrg sbus_dmamem_free(tag, segs, nsegs)
841 1.28 mrg bus_dma_tag_t tag;
842 1.1 eeh bus_dma_segment_t *segs;
843 1.1 eeh int nsegs;
844 1.1 eeh {
845 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
846 1.1 eeh
847 1.28 mrg iommu_dvmamem_free(tag, &sc->sc_is, segs, nsegs);
848 1.1 eeh }
849 1.1 eeh
850 1.2 eeh int
851 1.28 mrg sbus_dmamem_map(tag, segs, nsegs, size, kvap, flags)
852 1.28 mrg bus_dma_tag_t tag;
853 1.2 eeh bus_dma_segment_t *segs;
854 1.2 eeh int nsegs;
855 1.2 eeh size_t size;
856 1.2 eeh caddr_t *kvap;
857 1.2 eeh int flags;
858 1.2 eeh {
859 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
860 1.2 eeh
861 1.28 mrg return (iommu_dvmamem_map(tag, &sc->sc_is, segs, nsegs, size, kvap, flags));
862 1.2 eeh }
863 1.2 eeh
864 1.2 eeh void
865 1.28 mrg sbus_dmamem_unmap(tag, kva, size)
866 1.28 mrg bus_dma_tag_t tag;
867 1.2 eeh caddr_t kva;
868 1.2 eeh size_t size;
869 1.2 eeh {
870 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
871 1.28 mrg
872 1.28 mrg iommu_dvmamem_unmap(tag, &sc->sc_is, kva, size);
873 1.2 eeh }
874