sbus.c revision 1.39 1 1.39 mrg /* $NetBSD: sbus.c,v 1.39 2000/12/06 01:47:49 mrg Exp $ */
2 1.1 eeh
3 1.1 eeh /*-
4 1.1 eeh * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 eeh * All rights reserved.
6 1.1 eeh *
7 1.1 eeh * This code is derived from software contributed to The NetBSD Foundation
8 1.1 eeh * by Paul Kranenburg.
9 1.1 eeh *
10 1.1 eeh * Redistribution and use in source and binary forms, with or without
11 1.1 eeh * modification, are permitted provided that the following conditions
12 1.1 eeh * are met:
13 1.1 eeh * 1. Redistributions of source code must retain the above copyright
14 1.1 eeh * notice, this list of conditions and the following disclaimer.
15 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 eeh * notice, this list of conditions and the following disclaimer in the
17 1.1 eeh * documentation and/or other materials provided with the distribution.
18 1.1 eeh * 3. All advertising materials mentioning features or use of this software
19 1.1 eeh * must display the following acknowledgement:
20 1.1 eeh * This product includes software developed by the NetBSD
21 1.1 eeh * Foundation, Inc. and its contributors.
22 1.1 eeh * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 eeh * contributors may be used to endorse or promote products derived
24 1.1 eeh * from this software without specific prior written permission.
25 1.1 eeh *
26 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 eeh * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 eeh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 eeh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 eeh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 eeh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 eeh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 eeh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 eeh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 eeh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 eeh * POSSIBILITY OF SUCH DAMAGE.
37 1.1 eeh */
38 1.1 eeh
39 1.1 eeh /*
40 1.1 eeh * Copyright (c) 1992, 1993
41 1.1 eeh * The Regents of the University of California. All rights reserved.
42 1.1 eeh *
43 1.1 eeh * This software was developed by the Computer Systems Engineering group
44 1.1 eeh * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
45 1.1 eeh * contributed to Berkeley.
46 1.1 eeh *
47 1.1 eeh * All advertising materials mentioning features or use of this software
48 1.1 eeh * must display the following acknowledgement:
49 1.1 eeh * This product includes software developed by the University of
50 1.1 eeh * California, Lawrence Berkeley Laboratory.
51 1.1 eeh *
52 1.1 eeh * Redistribution and use in source and binary forms, with or without
53 1.1 eeh * modification, are permitted provided that the following conditions
54 1.1 eeh * are met:
55 1.1 eeh * 1. Redistributions of source code must retain the above copyright
56 1.1 eeh * notice, this list of conditions and the following disclaimer.
57 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
58 1.1 eeh * notice, this list of conditions and the following disclaimer in the
59 1.1 eeh * documentation and/or other materials provided with the distribution.
60 1.1 eeh * 3. All advertising materials mentioning features or use of this software
61 1.1 eeh * must display the following acknowledgement:
62 1.1 eeh * This product includes software developed by the University of
63 1.1 eeh * California, Berkeley and its contributors.
64 1.1 eeh * 4. Neither the name of the University nor the names of its contributors
65 1.1 eeh * may be used to endorse or promote products derived from this software
66 1.1 eeh * without specific prior written permission.
67 1.1 eeh *
68 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
69 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
70 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
71 1.1 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
72 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
73 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
74 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
75 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
76 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
77 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
78 1.1 eeh * SUCH DAMAGE.
79 1.1 eeh *
80 1.1 eeh * @(#)sbus.c 8.1 (Berkeley) 6/11/93
81 1.1 eeh */
82 1.1 eeh
83 1.1 eeh /*
84 1.18 eeh * Copyright (c) 1999 Eduardo Horvath
85 1.18 eeh *
86 1.18 eeh * Redistribution and use in source and binary forms, with or without
87 1.18 eeh * modification, are permitted provided that the following conditions
88 1.18 eeh * are met:
89 1.18 eeh * 1. Redistributions of source code must retain the above copyright
90 1.18 eeh * notice, this list of conditions and the following disclaimer.
91 1.18 eeh *
92 1.18 eeh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND
93 1.18 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
94 1.18 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
95 1.18 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE
96 1.18 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
97 1.18 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
98 1.18 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
99 1.18 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
100 1.18 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
101 1.18 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
102 1.18 eeh * SUCH DAMAGE.
103 1.18 eeh *
104 1.18 eeh */
105 1.18 eeh
106 1.18 eeh
107 1.18 eeh /*
108 1.1 eeh * Sbus stuff.
109 1.1 eeh */
110 1.8 eeh #include "opt_ddb.h"
111 1.1 eeh
112 1.1 eeh #include <sys/param.h>
113 1.12 eeh #include <sys/extent.h>
114 1.1 eeh #include <sys/malloc.h>
115 1.1 eeh #include <sys/systm.h>
116 1.1 eeh #include <sys/device.h>
117 1.1 eeh
118 1.1 eeh #include <machine/bus.h>
119 1.25 mrg #include <sparc64/sparc64/cache.h>
120 1.13 mrg #include <sparc64/dev/iommureg.h>
121 1.17 mrg #include <sparc64/dev/iommuvar.h>
122 1.1 eeh #include <sparc64/dev/sbusreg.h>
123 1.7 pk #include <dev/sbus/sbusvar.h>
124 1.1 eeh
125 1.1 eeh #include <machine/autoconf.h>
126 1.1 eeh #include <machine/cpu.h>
127 1.8 eeh #include <machine/sparc64.h>
128 1.1 eeh
129 1.1 eeh #ifdef DEBUG
130 1.1 eeh #define SDB_DVMA 0x1
131 1.1 eeh #define SDB_INTR 0x2
132 1.27 mrg int sbus_debug = 0;
133 1.27 mrg #define DPRINTF(l, s) do { if (sbus_debug & l) printf s; } while (0)
134 1.27 mrg #else
135 1.27 mrg #define DPRINTF(l, s)
136 1.1 eeh #endif
137 1.1 eeh
138 1.1 eeh void sbusreset __P((int));
139 1.1 eeh
140 1.1 eeh static bus_space_tag_t sbus_alloc_bustag __P((struct sbus_softc *));
141 1.1 eeh static bus_dma_tag_t sbus_alloc_dmatag __P((struct sbus_softc *));
142 1.3 eeh static int sbus_get_intr __P((struct sbus_softc *, int,
143 1.22 mrg struct sbus_intr **, int *, int));
144 1.1 eeh static int sbus_bus_mmap __P((bus_space_tag_t, bus_type_t, bus_addr_t,
145 1.1 eeh int, bus_space_handle_t *));
146 1.1 eeh static int _sbus_bus_map __P((
147 1.1 eeh bus_space_tag_t,
148 1.1 eeh bus_type_t,
149 1.1 eeh bus_addr_t, /*offset*/
150 1.1 eeh bus_size_t, /*size*/
151 1.1 eeh int, /*flags*/
152 1.3 eeh vaddr_t, /*preferred virtual address */
153 1.1 eeh bus_space_handle_t *));
154 1.1 eeh static void *sbus_intr_establish __P((
155 1.1 eeh bus_space_tag_t,
156 1.35 pk int, /*Sbus interrupt level*/
157 1.35 pk int, /*`device class' priority*/
158 1.1 eeh int, /*flags*/
159 1.1 eeh int (*) __P((void *)), /*handler*/
160 1.1 eeh void *)); /*handler arg*/
161 1.1 eeh
162 1.1 eeh
163 1.1 eeh /* autoconfiguration driver */
164 1.1 eeh int sbus_match __P((struct device *, struct cfdata *, void *));
165 1.1 eeh void sbus_attach __P((struct device *, struct device *, void *));
166 1.1 eeh
167 1.1 eeh
168 1.1 eeh struct cfattach sbus_ca = {
169 1.1 eeh sizeof(struct sbus_softc), sbus_match, sbus_attach
170 1.1 eeh };
171 1.1 eeh
172 1.1 eeh extern struct cfdriver sbus_cd;
173 1.1 eeh
174 1.1 eeh /*
175 1.1 eeh * DVMA routines
176 1.1 eeh */
177 1.1 eeh int sbus_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
178 1.1 eeh bus_size_t, struct proc *, int));
179 1.1 eeh void sbus_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
180 1.29 eeh int sbus_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
181 1.29 eeh bus_dma_segment_t *, int, bus_size_t, int));
182 1.1 eeh void sbus_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
183 1.1 eeh bus_size_t, int));
184 1.1 eeh int sbus_dmamem_alloc __P((bus_dma_tag_t tag, bus_size_t size,
185 1.1 eeh bus_size_t alignment, bus_size_t boundary,
186 1.28 mrg bus_dma_segment_t *segs, int nsegs, int *rsegs,
187 1.28 mrg int flags));
188 1.1 eeh void sbus_dmamem_free __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
189 1.1 eeh int nsegs));
190 1.2 eeh int sbus_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
191 1.2 eeh int nsegs, size_t size, caddr_t *kvap, int flags));
192 1.2 eeh void sbus_dmamem_unmap __P((bus_dma_tag_t tag, caddr_t kva,
193 1.2 eeh size_t size));
194 1.1 eeh
195 1.1 eeh /*
196 1.1 eeh * Child devices receive the Sbus interrupt level in their attach
197 1.1 eeh * arguments. We translate these to CPU IPLs using the following
198 1.1 eeh * tables. Note: obio bus interrupt levels are identical to the
199 1.1 eeh * processor IPL.
200 1.1 eeh *
201 1.1 eeh * The second set of tables is used when the Sbus interrupt level
202 1.1 eeh * cannot be had from the PROM as an `interrupt' property. We then
203 1.1 eeh * fall back on the `intr' property which contains the CPU IPL.
204 1.1 eeh */
205 1.1 eeh
206 1.1 eeh /* Translate Sbus interrupt level to processor IPL */
207 1.1 eeh static int intr_sbus2ipl_4c[] = {
208 1.1 eeh 0, 1, 2, 3, 5, 7, 8, 9
209 1.1 eeh };
210 1.1 eeh static int intr_sbus2ipl_4m[] = {
211 1.1 eeh 0, 2, 3, 5, 7, 9, 11, 13
212 1.1 eeh };
213 1.1 eeh
214 1.1 eeh /*
215 1.1 eeh * This value is or'ed into the attach args' interrupt level cookie
216 1.1 eeh * if the interrupt level comes from an `intr' property, i.e. it is
217 1.1 eeh * not an Sbus interrupt level.
218 1.1 eeh */
219 1.1 eeh #define SBUS_INTR_COMPAT 0x80000000
220 1.1 eeh
221 1.1 eeh
222 1.1 eeh /*
223 1.1 eeh * Print the location of some sbus-attached device (called just
224 1.1 eeh * before attaching that device). If `sbus' is not NULL, the
225 1.1 eeh * device was found but not configured; print the sbus as well.
226 1.1 eeh * Return UNCONF (config_find ignores this if the device was configured).
227 1.1 eeh */
228 1.1 eeh int
229 1.1 eeh sbus_print(args, busname)
230 1.1 eeh void *args;
231 1.1 eeh const char *busname;
232 1.1 eeh {
233 1.1 eeh struct sbus_attach_args *sa = args;
234 1.3 eeh int i;
235 1.1 eeh
236 1.1 eeh if (busname)
237 1.1 eeh printf("%s at %s", sa->sa_name, busname);
238 1.8 eeh printf(" slot %ld offset 0x%lx", (long)sa->sa_slot,
239 1.8 eeh (u_long)sa->sa_offset);
240 1.22 mrg for (i = 0; i < sa->sa_nintr; i++) {
241 1.3 eeh struct sbus_intr *sbi = &sa->sa_intr[i];
242 1.1 eeh
243 1.8 eeh printf(" vector %lx ipl %ld",
244 1.8 eeh (u_long)sbi->sbi_vec,
245 1.8 eeh (long)INTLEV(sbi->sbi_pri));
246 1.1 eeh }
247 1.1 eeh return (UNCONF);
248 1.1 eeh }
249 1.1 eeh
250 1.1 eeh int
251 1.1 eeh sbus_match(parent, cf, aux)
252 1.1 eeh struct device *parent;
253 1.1 eeh struct cfdata *cf;
254 1.1 eeh void *aux;
255 1.1 eeh {
256 1.1 eeh struct mainbus_attach_args *ma = aux;
257 1.1 eeh
258 1.1 eeh return (strcmp(cf->cf_driver->cd_name, ma->ma_name) == 0);
259 1.1 eeh }
260 1.1 eeh
261 1.1 eeh /*
262 1.1 eeh * Attach an Sbus.
263 1.1 eeh */
264 1.1 eeh void
265 1.1 eeh sbus_attach(parent, self, aux)
266 1.1 eeh struct device *parent;
267 1.1 eeh struct device *self;
268 1.1 eeh void *aux;
269 1.1 eeh {
270 1.9 eeh struct sbus_softc *sc = (struct sbus_softc *)self;
271 1.1 eeh struct mainbus_attach_args *ma = aux;
272 1.27 mrg char *name;
273 1.1 eeh int node = ma->ma_node;
274 1.1 eeh
275 1.1 eeh int node0, error;
276 1.1 eeh bus_space_tag_t sbt;
277 1.1 eeh struct sbus_attach_args sa;
278 1.1 eeh
279 1.1 eeh sc->sc_bustag = ma->ma_bustag;
280 1.1 eeh sc->sc_dmatag = ma->ma_dmatag;
281 1.8 eeh sc->sc_sysio = (struct sysioreg*)(u_long)ma->ma_address[0]; /* Use prom mapping for sysio. */
282 1.1 eeh sc->sc_ign = ma->ma_interrupts[0] & INTMAP_IGN; /* Find interrupt group no */
283 1.1 eeh
284 1.1 eeh /* Setup interrupt translation tables */
285 1.1 eeh sc->sc_intr2ipl = CPU_ISSUN4C
286 1.1 eeh ? intr_sbus2ipl_4c
287 1.1 eeh : intr_sbus2ipl_4m;
288 1.1 eeh
289 1.1 eeh /*
290 1.1 eeh * Record clock frequency for synchronous SCSI.
291 1.1 eeh * IS THIS THE CORRECT DEFAULT??
292 1.1 eeh */
293 1.1 eeh sc->sc_clockfreq = getpropint(node, "clock-frequency", 25*1000*1000);
294 1.1 eeh printf(": clock = %s MHz\n", clockfreq(sc->sc_clockfreq));
295 1.1 eeh
296 1.1 eeh sbt = sbus_alloc_bustag(sc);
297 1.1 eeh sc->sc_dmatag = sbus_alloc_dmatag(sc);
298 1.1 eeh
299 1.1 eeh /*
300 1.1 eeh * Get the SBus burst transfer size if burst transfers are supported
301 1.1 eeh */
302 1.1 eeh sc->sc_burst = getpropint(node, "burst-sizes", 0);
303 1.1 eeh
304 1.1 eeh /*
305 1.1 eeh * Collect address translations from the OBP.
306 1.1 eeh */
307 1.6 pk error = getprop(node, "ranges", sizeof(struct sbus_range),
308 1.1 eeh &sc->sc_nrange, (void **)&sc->sc_range);
309 1.16 eeh if (error)
310 1.1 eeh panic("%s: error getting ranges property", sc->sc_dev.dv_xname);
311 1.1 eeh
312 1.17 mrg /* initailise the IOMMU */
313 1.17 mrg
314 1.17 mrg /* punch in our copies */
315 1.17 mrg sc->sc_is.is_bustag = sc->sc_bustag;
316 1.17 mrg sc->sc_is.is_iommu = &sc->sc_sysio->sys_iommu;
317 1.17 mrg sc->sc_is.is_sb = &sc->sc_sysio->sys_strbuf;
318 1.16 eeh
319 1.27 mrg /* give us a nice name.. */
320 1.27 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
321 1.27 mrg if (name == 0)
322 1.27 mrg panic("couldn't malloc iommu name");
323 1.27 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
324 1.27 mrg
325 1.27 mrg iommu_init(name, &sc->sc_is, 0);
326 1.12 eeh
327 1.12 eeh /*
328 1.1 eeh * Loop through ROM children, fixing any relative addresses
329 1.1 eeh * and then configuring each device.
330 1.1 eeh * `specials' is an array of device names that are treated
331 1.1 eeh * specially:
332 1.1 eeh */
333 1.1 eeh node0 = firstchild(node);
334 1.1 eeh for (node = node0; node; node = nextsibling(node)) {
335 1.1 eeh char *name = getpropstring(node, "name");
336 1.1 eeh
337 1.1 eeh if (sbus_setup_attach_args(sc, sbt, sc->sc_dmatag,
338 1.23 pk node, &sa) != 0) {
339 1.1 eeh printf("sbus_attach: %s: incomplete\n", name);
340 1.1 eeh continue;
341 1.1 eeh }
342 1.1 eeh (void) config_found(&sc->sc_dev, (void *)&sa, sbus_print);
343 1.3 eeh sbus_destroy_attach_args(&sa);
344 1.1 eeh }
345 1.1 eeh }
346 1.1 eeh
347 1.1 eeh int
348 1.23 pk sbus_setup_attach_args(sc, bustag, dmatag, node, sa)
349 1.1 eeh struct sbus_softc *sc;
350 1.1 eeh bus_space_tag_t bustag;
351 1.1 eeh bus_dma_tag_t dmatag;
352 1.1 eeh int node;
353 1.1 eeh struct sbus_attach_args *sa;
354 1.1 eeh {
355 1.3 eeh /*struct sbus_reg sbusreg;*/
356 1.3 eeh /*int base;*/
357 1.1 eeh int error;
358 1.3 eeh int n;
359 1.1 eeh
360 1.1 eeh bzero(sa, sizeof(struct sbus_attach_args));
361 1.6 pk error = getprop(node, "name", 1, &n, (void **)&sa->sa_name);
362 1.3 eeh if (error != 0)
363 1.3 eeh return (error);
364 1.3 eeh sa->sa_name[n] = '\0';
365 1.3 eeh
366 1.1 eeh sa->sa_bustag = bustag;
367 1.1 eeh sa->sa_dmatag = dmatag;
368 1.1 eeh sa->sa_node = node;
369 1.37 eeh sa->sa_frequency = sc->sc_clockfreq;
370 1.1 eeh
371 1.6 pk error = getprop(node, "reg", sizeof(struct sbus_reg),
372 1.3 eeh &sa->sa_nreg, (void **)&sa->sa_reg);
373 1.3 eeh if (error != 0) {
374 1.3 eeh char buf[32];
375 1.3 eeh if (error != ENOENT ||
376 1.3 eeh !node_has_property(node, "device_type") ||
377 1.3 eeh strcmp(getpropstringA(node, "device_type", buf),
378 1.3 eeh "hierarchical") != 0)
379 1.3 eeh return (error);
380 1.3 eeh }
381 1.3 eeh for (n = 0; n < sa->sa_nreg; n++) {
382 1.3 eeh /* Convert to relative addressing, if necessary */
383 1.3 eeh u_int32_t base = sa->sa_reg[n].sbr_offset;
384 1.3 eeh if (SBUS_ABS(base)) {
385 1.3 eeh sa->sa_reg[n].sbr_slot = SBUS_ABS_TO_SLOT(base);
386 1.3 eeh sa->sa_reg[n].sbr_offset = SBUS_ABS_TO_OFFSET(base);
387 1.3 eeh }
388 1.1 eeh }
389 1.1 eeh
390 1.22 mrg if ((error = sbus_get_intr(sc, node, &sa->sa_intr, &sa->sa_nintr,
391 1.22 mrg sa->sa_slot)) != 0)
392 1.1 eeh return (error);
393 1.1 eeh
394 1.6 pk error = getprop(node, "address", sizeof(u_int32_t),
395 1.3 eeh &sa->sa_npromvaddrs, (void **)&sa->sa_promvaddrs);
396 1.3 eeh if (error != 0 && error != ENOENT)
397 1.1 eeh return (error);
398 1.1 eeh
399 1.1 eeh return (0);
400 1.1 eeh }
401 1.1 eeh
402 1.3 eeh void
403 1.3 eeh sbus_destroy_attach_args(sa)
404 1.3 eeh struct sbus_attach_args *sa;
405 1.3 eeh {
406 1.3 eeh if (sa->sa_name != NULL)
407 1.3 eeh free(sa->sa_name, M_DEVBUF);
408 1.3 eeh
409 1.3 eeh if (sa->sa_nreg != 0)
410 1.3 eeh free(sa->sa_reg, M_DEVBUF);
411 1.3 eeh
412 1.3 eeh if (sa->sa_intr)
413 1.3 eeh free(sa->sa_intr, M_DEVBUF);
414 1.3 eeh
415 1.3 eeh if (sa->sa_promvaddrs)
416 1.8 eeh free((void *)sa->sa_promvaddrs, M_DEVBUF);
417 1.3 eeh
418 1.27 mrg bzero(sa, sizeof(struct sbus_attach_args)); /*DEBUG*/
419 1.3 eeh }
420 1.3 eeh
421 1.3 eeh
422 1.1 eeh int
423 1.1 eeh _sbus_bus_map(t, btype, offset, size, flags, vaddr, hp)
424 1.1 eeh bus_space_tag_t t;
425 1.1 eeh bus_type_t btype;
426 1.1 eeh bus_addr_t offset;
427 1.1 eeh bus_size_t size;
428 1.1 eeh int flags;
429 1.3 eeh vaddr_t vaddr;
430 1.1 eeh bus_space_handle_t *hp;
431 1.1 eeh {
432 1.1 eeh struct sbus_softc *sc = t->cookie;
433 1.1 eeh int64_t slot = btype;
434 1.1 eeh int i;
435 1.1 eeh
436 1.1 eeh for (i = 0; i < sc->sc_nrange; i++) {
437 1.1 eeh bus_addr_t paddr;
438 1.1 eeh
439 1.1 eeh if (sc->sc_range[i].cspace != slot)
440 1.1 eeh continue;
441 1.1 eeh
442 1.1 eeh /* We've found the connection to the parent bus */
443 1.1 eeh paddr = sc->sc_range[i].poffset + offset;
444 1.1 eeh paddr |= ((bus_addr_t)sc->sc_range[i].pspace<<32);
445 1.27 mrg DPRINTF(SDB_DVMA,
446 1.27 mrg ("\n_sbus_bus_map: mapping paddr slot %lx offset %lx poffset %lx paddr %lx\n",
447 1.27 mrg (long)slot, (long)offset, (long)sc->sc_range[i].poffset,
448 1.27 mrg (long)paddr));
449 1.1 eeh return (bus_space_map2(sc->sc_bustag, 0, paddr,
450 1.1 eeh size, flags, vaddr, hp));
451 1.1 eeh }
452 1.1 eeh
453 1.1 eeh return (EINVAL);
454 1.1 eeh }
455 1.1 eeh
456 1.1 eeh int
457 1.1 eeh sbus_bus_mmap(t, btype, paddr, flags, hp)
458 1.1 eeh bus_space_tag_t t;
459 1.1 eeh bus_type_t btype;
460 1.1 eeh bus_addr_t paddr;
461 1.1 eeh int flags;
462 1.1 eeh bus_space_handle_t *hp;
463 1.1 eeh {
464 1.1 eeh bus_addr_t offset = paddr;
465 1.37 eeh int slot = btype;
466 1.1 eeh struct sbus_softc *sc = t->cookie;
467 1.1 eeh int i;
468 1.1 eeh
469 1.1 eeh for (i = 0; i < sc->sc_nrange; i++) {
470 1.1 eeh bus_addr_t paddr;
471 1.1 eeh
472 1.1 eeh if (sc->sc_range[i].cspace != slot)
473 1.1 eeh continue;
474 1.1 eeh
475 1.1 eeh paddr = sc->sc_range[i].poffset + offset;
476 1.1 eeh paddr |= ((bus_addr_t)sc->sc_range[i].pspace<<32);
477 1.1 eeh return (bus_space_mmap(sc->sc_bustag, 0, paddr,
478 1.1 eeh flags, hp));
479 1.1 eeh }
480 1.1 eeh
481 1.1 eeh return (-1);
482 1.1 eeh }
483 1.1 eeh
484 1.1 eeh
485 1.1 eeh /*
486 1.1 eeh * Each attached device calls sbus_establish after it initializes
487 1.1 eeh * its sbusdev portion.
488 1.1 eeh */
489 1.1 eeh void
490 1.1 eeh sbus_establish(sd, dev)
491 1.1 eeh register struct sbusdev *sd;
492 1.1 eeh register struct device *dev;
493 1.1 eeh {
494 1.1 eeh register struct sbus_softc *sc;
495 1.1 eeh register struct device *curdev;
496 1.1 eeh
497 1.1 eeh /*
498 1.1 eeh * We have to look for the sbus by name, since it is not necessarily
499 1.1 eeh * our immediate parent (i.e. sun4m /iommu/sbus/espdma/esp)
500 1.1 eeh * We don't just use the device structure of the above-attached
501 1.1 eeh * sbus, since we might (in the future) support multiple sbus's.
502 1.1 eeh */
503 1.1 eeh for (curdev = dev->dv_parent; ; curdev = curdev->dv_parent) {
504 1.1 eeh if (!curdev || !curdev->dv_xname)
505 1.1 eeh panic("sbus_establish: can't find sbus parent for %s",
506 1.1 eeh sd->sd_dev->dv_xname
507 1.1 eeh ? sd->sd_dev->dv_xname
508 1.1 eeh : "<unknown>" );
509 1.1 eeh
510 1.1 eeh if (strncmp(curdev->dv_xname, "sbus", 4) == 0)
511 1.1 eeh break;
512 1.1 eeh }
513 1.1 eeh sc = (struct sbus_softc *) curdev;
514 1.1 eeh
515 1.1 eeh sd->sd_dev = dev;
516 1.1 eeh sd->sd_bchain = sc->sc_sbdev;
517 1.1 eeh sc->sc_sbdev = sd;
518 1.1 eeh }
519 1.1 eeh
520 1.1 eeh /*
521 1.33 mrg * Reset the given sbus.
522 1.1 eeh */
523 1.1 eeh void
524 1.1 eeh sbusreset(sbus)
525 1.1 eeh int sbus;
526 1.1 eeh {
527 1.1 eeh register struct sbusdev *sd;
528 1.1 eeh struct sbus_softc *sc = sbus_cd.cd_devs[sbus];
529 1.1 eeh struct device *dev;
530 1.1 eeh
531 1.1 eeh printf("reset %s:", sc->sc_dev.dv_xname);
532 1.1 eeh for (sd = sc->sc_sbdev; sd != NULL; sd = sd->sd_bchain) {
533 1.1 eeh if (sd->sd_reset) {
534 1.1 eeh dev = sd->sd_dev;
535 1.1 eeh (*sd->sd_reset)(dev);
536 1.1 eeh printf(" %s", dev->dv_xname);
537 1.1 eeh }
538 1.1 eeh }
539 1.1 eeh /* Reload iommu regs */
540 1.17 mrg iommu_reset(&sc->sc_is);
541 1.1 eeh }
542 1.1 eeh
543 1.1 eeh /*
544 1.1 eeh * Get interrupt attributes for an Sbus device.
545 1.1 eeh */
546 1.1 eeh int
547 1.22 mrg sbus_get_intr(sc, node, ipp, np, slot)
548 1.1 eeh struct sbus_softc *sc;
549 1.1 eeh int node;
550 1.3 eeh struct sbus_intr **ipp;
551 1.3 eeh int *np;
552 1.22 mrg int slot;
553 1.1 eeh {
554 1.1 eeh int *ipl;
555 1.22 mrg int n, i;
556 1.1 eeh char buf[32];
557 1.1 eeh
558 1.1 eeh /*
559 1.1 eeh * The `interrupts' property contains the Sbus interrupt level.
560 1.1 eeh */
561 1.1 eeh ipl = NULL;
562 1.6 pk if (getprop(node, "interrupts", sizeof(int), np, (void **)&ipl) == 0) {
563 1.3 eeh struct sbus_intr *ip;
564 1.22 mrg int pri;
565 1.22 mrg
566 1.10 eeh /* Default to interrupt level 2 -- otherwise unused */
567 1.22 mrg pri = INTLEVENCODE(2);
568 1.22 mrg
569 1.22 mrg /* Change format to an `struct sbus_intr' array */
570 1.3 eeh ip = malloc(*np * sizeof(struct sbus_intr), M_DEVBUF, M_NOWAIT);
571 1.3 eeh if (ip == NULL)
572 1.3 eeh return (ENOMEM);
573 1.22 mrg
574 1.22 mrg /*
575 1.22 mrg * Now things get ugly. We need to take this value which is
576 1.1 eeh * the interrupt vector number and encode the IPL into it
577 1.1 eeh * somehow. Luckily, the interrupt vector has lots of free
578 1.22 mrg * space and we can easily stuff the IPL in there for a while.
579 1.1 eeh */
580 1.1 eeh getpropstringA(node, "device_type", buf);
581 1.22 mrg if (!buf[0])
582 1.10 eeh getpropstringA(node, "name", buf);
583 1.22 mrg
584 1.22 mrg for (i = 0; intrmap[i].in_class; i++)
585 1.3 eeh if (strcmp(intrmap[i].in_class, buf) == 0) {
586 1.3 eeh pri = INTLEVENCODE(intrmap[i].in_lev);
587 1.1 eeh break;
588 1.1 eeh }
589 1.22 mrg
590 1.22 mrg /*
591 1.22 mrg * Sbus card devices need the slot number encoded into
592 1.22 mrg * the vector as this is generally not done.
593 1.22 mrg */
594 1.22 mrg if ((ipl[0] & INTMAP_OBIO) == 0)
595 1.22 mrg pri |= slot << 3;
596 1.22 mrg
597 1.3 eeh for (n = 0; n < *np; n++) {
598 1.3 eeh /*
599 1.3 eeh * We encode vector and priority into sbi_pri so we
600 1.3 eeh * can pass them as a unit. This will go away if
601 1.3 eeh * sbus_establish ever takes an sbus_intr instead
602 1.3 eeh * of an integer level.
603 1.3 eeh * Stuff the real vector in sbi_vec.
604 1.3 eeh */
605 1.22 mrg
606 1.3 eeh ip[n].sbi_pri = pri|ipl[n];
607 1.3 eeh ip[n].sbi_vec = ipl[n];
608 1.3 eeh }
609 1.1 eeh free(ipl, M_DEVBUF);
610 1.3 eeh *ipp = ip;
611 1.1 eeh }
612 1.1 eeh
613 1.22 mrg return (0);
614 1.1 eeh }
615 1.1 eeh
616 1.1 eeh
617 1.1 eeh /*
618 1.1 eeh * Install an interrupt handler for an Sbus device.
619 1.1 eeh */
620 1.1 eeh void *
621 1.35 pk sbus_intr_establish(t, pri, level, flags, handler, arg)
622 1.1 eeh bus_space_tag_t t;
623 1.35 pk int pri;
624 1.1 eeh int level;
625 1.1 eeh int flags;
626 1.1 eeh int (*handler) __P((void *));
627 1.1 eeh void *arg;
628 1.1 eeh {
629 1.1 eeh struct sbus_softc *sc = t->cookie;
630 1.1 eeh struct intrhand *ih;
631 1.1 eeh int ipl;
632 1.35 pk long vec = pri;
633 1.1 eeh
634 1.1 eeh ih = (struct intrhand *)
635 1.1 eeh malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
636 1.1 eeh if (ih == NULL)
637 1.1 eeh return (NULL);
638 1.1 eeh
639 1.1 eeh if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) != 0)
640 1.8 eeh ipl = vec;
641 1.8 eeh else if ((vec & SBUS_INTR_COMPAT) != 0)
642 1.8 eeh ipl = vec & ~SBUS_INTR_COMPAT;
643 1.1 eeh else {
644 1.1 eeh /* Decode and remove IPL */
645 1.8 eeh ipl = INTLEV(vec);
646 1.8 eeh vec = INTVEC(vec);
647 1.27 mrg DPRINTF(SDB_INTR,
648 1.27 mrg ("\nsbus: intr[%ld]%lx: %lx\nHunting for IRQ...\n",
649 1.39 mrg (long)ipl, (long)vec, (u_long)intrlev[vec]));
650 1.8 eeh if ((vec & INTMAP_OBIO) == 0) {
651 1.1 eeh /* We're in an SBUS slot */
652 1.1 eeh /* Register the map and clear intr registers */
653 1.22 mrg
654 1.35 pk int slot = INTSLOT(pri);
655 1.22 mrg
656 1.22 mrg ih->ih_map = &(&sc->sc_sysio->sbus_slot0_int)[slot];
657 1.22 mrg ih->ih_clr = &sc->sc_sysio->sbus0_clr_int[vec];
658 1.1 eeh #ifdef DEBUG
659 1.27 mrg if (sbus_debug & SDB_INTR) {
660 1.22 mrg int64_t intrmap = *ih->ih_map;
661 1.1 eeh
662 1.36 mrg printf("SBUS %lx IRQ as %llx in slot %d\n",
663 1.22 mrg (long)vec, (long long)intrmap, slot);
664 1.36 mrg printf("\tmap addr %p clr addr %p\n",
665 1.36 mrg ih->ih_map, ih->ih_clr);
666 1.1 eeh }
667 1.1 eeh #endif
668 1.1 eeh /* Enable the interrupt */
669 1.8 eeh vec |= INTMAP_V;
670 1.9 eeh /* Insert IGN */
671 1.9 eeh vec |= sc->sc_ign;
672 1.36 mrg bus_space_write_8(sc->sc_bustag,
673 1.38 fvdl (bus_space_handle_t)(u_long)ih->ih_map, 0, vec);
674 1.1 eeh } else {
675 1.1 eeh int64_t *intrptr = &sc->sc_sysio->scsi_int_map;
676 1.1 eeh int64_t intrmap = 0;
677 1.1 eeh int i;
678 1.1 eeh
679 1.1 eeh /* Insert IGN */
680 1.8 eeh vec |= sc->sc_ign;
681 1.22 mrg for (i = 0; &intrptr[i] <=
682 1.22 mrg (int64_t *)&sc->sc_sysio->reserved_int_map &&
683 1.22 mrg INTVEC(intrmap = intrptr[i]) != INTVEC(vec); i++)
684 1.22 mrg ;
685 1.8 eeh if (INTVEC(intrmap) == INTVEC(vec)) {
686 1.27 mrg DPRINTF(SDB_INTR,
687 1.36 mrg ("OBIO %lx IRQ as %lx in slot %d\n",
688 1.27 mrg vec, (long)intrmap, i));
689 1.1 eeh /* Register the map and clear intr registers */
690 1.1 eeh ih->ih_map = &intrptr[i];
691 1.1 eeh intrptr = (int64_t *)&sc->sc_sysio->scsi_clr_int;
692 1.1 eeh ih->ih_clr = &intrptr[i];
693 1.1 eeh /* Enable the interrupt */
694 1.1 eeh intrmap |= INTMAP_V;
695 1.36 mrg bus_space_write_8(sc->sc_bustag,
696 1.38 fvdl (bus_space_handle_t)(u_long)ih->ih_map, 0,
697 1.36 mrg (u_long)intrmap);
698 1.27 mrg } else
699 1.27 mrg panic("IRQ not found!");
700 1.1 eeh }
701 1.1 eeh }
702 1.1 eeh #ifdef DEBUG
703 1.27 mrg if (sbus_debug & SDB_INTR) { long i; for (i = 0; i < 400000000; i++); }
704 1.1 eeh #endif
705 1.1 eeh
706 1.1 eeh ih->ih_fun = handler;
707 1.1 eeh ih->ih_arg = arg;
708 1.8 eeh ih->ih_number = vec;
709 1.1 eeh ih->ih_pil = (1<<ipl);
710 1.18 eeh intr_establish(ipl, ih);
711 1.1 eeh return (ih);
712 1.1 eeh }
713 1.1 eeh
714 1.1 eeh static bus_space_tag_t
715 1.1 eeh sbus_alloc_bustag(sc)
716 1.1 eeh struct sbus_softc *sc;
717 1.1 eeh {
718 1.1 eeh bus_space_tag_t sbt;
719 1.1 eeh
720 1.1 eeh sbt = (bus_space_tag_t)
721 1.1 eeh malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
722 1.1 eeh if (sbt == NULL)
723 1.1 eeh return (NULL);
724 1.1 eeh
725 1.1 eeh bzero(sbt, sizeof *sbt);
726 1.1 eeh sbt->cookie = sc;
727 1.1 eeh sbt->parent = sc->sc_bustag;
728 1.12 eeh sbt->type = SBUS_BUS_SPACE;
729 1.1 eeh sbt->sparc_bus_map = _sbus_bus_map;
730 1.1 eeh sbt->sparc_bus_mmap = sbus_bus_mmap;
731 1.1 eeh sbt->sparc_intr_establish = sbus_intr_establish;
732 1.1 eeh return (sbt);
733 1.1 eeh }
734 1.1 eeh
735 1.1 eeh
736 1.1 eeh static bus_dma_tag_t
737 1.1 eeh sbus_alloc_dmatag(sc)
738 1.1 eeh struct sbus_softc *sc;
739 1.1 eeh {
740 1.1 eeh bus_dma_tag_t sdt, psdt = sc->sc_dmatag;
741 1.1 eeh
742 1.1 eeh sdt = (bus_dma_tag_t)
743 1.1 eeh malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
744 1.1 eeh if (sdt == NULL)
745 1.1 eeh /* Panic? */
746 1.1 eeh return (psdt);
747 1.1 eeh
748 1.1 eeh sdt->_cookie = sc;
749 1.1 eeh sdt->_parent = psdt;
750 1.1 eeh #define PCOPY(x) sdt->x = psdt->x
751 1.1 eeh PCOPY(_dmamap_create);
752 1.1 eeh PCOPY(_dmamap_destroy);
753 1.1 eeh sdt->_dmamap_load = sbus_dmamap_load;
754 1.1 eeh PCOPY(_dmamap_load_mbuf);
755 1.1 eeh PCOPY(_dmamap_load_uio);
756 1.29 eeh sdt->_dmamap_load_raw = sbus_dmamap_load_raw;
757 1.1 eeh sdt->_dmamap_unload = sbus_dmamap_unload;
758 1.1 eeh sdt->_dmamap_sync = sbus_dmamap_sync;
759 1.1 eeh sdt->_dmamem_alloc = sbus_dmamem_alloc;
760 1.1 eeh sdt->_dmamem_free = sbus_dmamem_free;
761 1.2 eeh sdt->_dmamem_map = sbus_dmamem_map;
762 1.2 eeh sdt->_dmamem_unmap = sbus_dmamem_unmap;
763 1.1 eeh PCOPY(_dmamem_mmap);
764 1.1 eeh #undef PCOPY
765 1.1 eeh sc->sc_dmatag = sdt;
766 1.1 eeh return (sdt);
767 1.1 eeh }
768 1.1 eeh
769 1.1 eeh int
770 1.28 mrg sbus_dmamap_load(tag, map, buf, buflen, p, flags)
771 1.28 mrg bus_dma_tag_t tag;
772 1.1 eeh bus_dmamap_t map;
773 1.1 eeh void *buf;
774 1.1 eeh bus_size_t buflen;
775 1.1 eeh struct proc *p;
776 1.1 eeh int flags;
777 1.1 eeh {
778 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
779 1.1 eeh
780 1.28 mrg return (iommu_dvmamap_load(tag, &sc->sc_is, map, buf, buflen, p, flags));
781 1.29 eeh }
782 1.29 eeh
783 1.29 eeh int
784 1.29 eeh sbus_dmamap_load_raw(tag, map, segs, nsegs, size, flags)
785 1.29 eeh bus_dma_tag_t tag;
786 1.29 eeh bus_dmamap_t map;
787 1.29 eeh bus_dma_segment_t *segs;
788 1.29 eeh int nsegs;
789 1.29 eeh bus_size_t size;
790 1.29 eeh int flags;
791 1.29 eeh {
792 1.29 eeh struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
793 1.29 eeh
794 1.34 mrg return (iommu_dvmamap_load_raw(tag, &sc->sc_is, map, segs, nsegs, flags, size));
795 1.1 eeh }
796 1.1 eeh
797 1.1 eeh void
798 1.28 mrg sbus_dmamap_unload(tag, map)
799 1.28 mrg bus_dma_tag_t tag;
800 1.1 eeh bus_dmamap_t map;
801 1.1 eeh {
802 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
803 1.12 eeh
804 1.28 mrg iommu_dvmamap_unload(tag, &sc->sc_is, map);
805 1.1 eeh }
806 1.1 eeh
807 1.1 eeh void
808 1.28 mrg sbus_dmamap_sync(tag, map, offset, len, ops)
809 1.28 mrg bus_dma_tag_t tag;
810 1.1 eeh bus_dmamap_t map;
811 1.1 eeh bus_addr_t offset;
812 1.1 eeh bus_size_t len;
813 1.1 eeh int ops;
814 1.1 eeh {
815 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
816 1.1 eeh
817 1.30 eeh if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
818 1.30 eeh /* Flush the CPU then the IOMMU */
819 1.30 eeh bus_dmamap_sync(tag->_parent, map, offset, len, ops);
820 1.30 eeh iommu_dvmamap_sync(tag, &sc->sc_is, map, offset, len, ops);
821 1.30 eeh }
822 1.30 eeh if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
823 1.30 eeh /* Flush the IOMMU then the CPU */
824 1.30 eeh iommu_dvmamap_sync(tag, &sc->sc_is, map, offset, len, ops);
825 1.30 eeh bus_dmamap_sync(tag->_parent, map, offset, len, ops);
826 1.30 eeh }
827 1.1 eeh }
828 1.1 eeh
829 1.1 eeh int
830 1.28 mrg sbus_dmamem_alloc(tag, size, alignment, boundary, segs, nsegs, rsegs, flags)
831 1.28 mrg bus_dma_tag_t tag;
832 1.28 mrg bus_size_t size;
833 1.28 mrg bus_size_t alignment;
834 1.28 mrg bus_size_t boundary;
835 1.1 eeh bus_dma_segment_t *segs;
836 1.1 eeh int nsegs;
837 1.1 eeh int *rsegs;
838 1.1 eeh int flags;
839 1.1 eeh {
840 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
841 1.1 eeh
842 1.28 mrg return (iommu_dvmamem_alloc(tag, &sc->sc_is, size, alignment, boundary,
843 1.28 mrg segs, nsegs, rsegs, flags));
844 1.1 eeh }
845 1.1 eeh
846 1.1 eeh void
847 1.28 mrg sbus_dmamem_free(tag, segs, nsegs)
848 1.28 mrg bus_dma_tag_t tag;
849 1.1 eeh bus_dma_segment_t *segs;
850 1.1 eeh int nsegs;
851 1.1 eeh {
852 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
853 1.1 eeh
854 1.28 mrg iommu_dvmamem_free(tag, &sc->sc_is, segs, nsegs);
855 1.1 eeh }
856 1.1 eeh
857 1.2 eeh int
858 1.28 mrg sbus_dmamem_map(tag, segs, nsegs, size, kvap, flags)
859 1.28 mrg bus_dma_tag_t tag;
860 1.2 eeh bus_dma_segment_t *segs;
861 1.2 eeh int nsegs;
862 1.2 eeh size_t size;
863 1.2 eeh caddr_t *kvap;
864 1.2 eeh int flags;
865 1.2 eeh {
866 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
867 1.2 eeh
868 1.28 mrg return (iommu_dvmamem_map(tag, &sc->sc_is, segs, nsegs, size, kvap, flags));
869 1.2 eeh }
870 1.2 eeh
871 1.2 eeh void
872 1.28 mrg sbus_dmamem_unmap(tag, kva, size)
873 1.28 mrg bus_dma_tag_t tag;
874 1.2 eeh caddr_t kva;
875 1.2 eeh size_t size;
876 1.2 eeh {
877 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
878 1.28 mrg
879 1.28 mrg iommu_dvmamem_unmap(tag, &sc->sc_is, kva, size);
880 1.2 eeh }
881