sbus.c revision 1.4 1 1.4 eeh /* $NetBSD: sbus.c,v 1.4 1998/08/30 15:32:16 eeh Exp $ */
2 1.1 eeh
3 1.1 eeh /*-
4 1.1 eeh * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 eeh * All rights reserved.
6 1.1 eeh *
7 1.1 eeh * This code is derived from software contributed to The NetBSD Foundation
8 1.1 eeh * by Paul Kranenburg.
9 1.1 eeh *
10 1.1 eeh * Redistribution and use in source and binary forms, with or without
11 1.1 eeh * modification, are permitted provided that the following conditions
12 1.1 eeh * are met:
13 1.1 eeh * 1. Redistributions of source code must retain the above copyright
14 1.1 eeh * notice, this list of conditions and the following disclaimer.
15 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 eeh * notice, this list of conditions and the following disclaimer in the
17 1.1 eeh * documentation and/or other materials provided with the distribution.
18 1.1 eeh * 3. All advertising materials mentioning features or use of this software
19 1.1 eeh * must display the following acknowledgement:
20 1.1 eeh * This product includes software developed by the NetBSD
21 1.1 eeh * Foundation, Inc. and its contributors.
22 1.1 eeh * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 eeh * contributors may be used to endorse or promote products derived
24 1.1 eeh * from this software without specific prior written permission.
25 1.1 eeh *
26 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 eeh * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 eeh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 eeh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 eeh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 eeh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 eeh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 eeh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 eeh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 eeh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 eeh * POSSIBILITY OF SUCH DAMAGE.
37 1.1 eeh */
38 1.1 eeh
39 1.1 eeh /*
40 1.1 eeh * Copyright (c) 1992, 1993
41 1.1 eeh * The Regents of the University of California. All rights reserved.
42 1.1 eeh *
43 1.1 eeh * This software was developed by the Computer Systems Engineering group
44 1.1 eeh * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
45 1.1 eeh * contributed to Berkeley.
46 1.1 eeh *
47 1.1 eeh * All advertising materials mentioning features or use of this software
48 1.1 eeh * must display the following acknowledgement:
49 1.1 eeh * This product includes software developed by the University of
50 1.1 eeh * California, Lawrence Berkeley Laboratory.
51 1.1 eeh *
52 1.1 eeh * Redistribution and use in source and binary forms, with or without
53 1.1 eeh * modification, are permitted provided that the following conditions
54 1.1 eeh * are met:
55 1.1 eeh * 1. Redistributions of source code must retain the above copyright
56 1.1 eeh * notice, this list of conditions and the following disclaimer.
57 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
58 1.1 eeh * notice, this list of conditions and the following disclaimer in the
59 1.1 eeh * documentation and/or other materials provided with the distribution.
60 1.1 eeh * 3. All advertising materials mentioning features or use of this software
61 1.1 eeh * must display the following acknowledgement:
62 1.1 eeh * This product includes software developed by the University of
63 1.1 eeh * California, Berkeley and its contributors.
64 1.1 eeh * 4. Neither the name of the University nor the names of its contributors
65 1.1 eeh * may be used to endorse or promote products derived from this software
66 1.1 eeh * without specific prior written permission.
67 1.1 eeh *
68 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
69 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
70 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
71 1.1 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
72 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
73 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
74 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
75 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
76 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
77 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
78 1.1 eeh * SUCH DAMAGE.
79 1.1 eeh *
80 1.1 eeh * @(#)sbus.c 8.1 (Berkeley) 6/11/93
81 1.1 eeh */
82 1.1 eeh
83 1.1 eeh /*
84 1.1 eeh * Sbus stuff.
85 1.1 eeh */
86 1.1 eeh
87 1.1 eeh #include <sys/param.h>
88 1.1 eeh #include <sys/malloc.h>
89 1.1 eeh #include <sys/systm.h>
90 1.1 eeh #include <sys/device.h>
91 1.1 eeh #include <vm/vm.h>
92 1.1 eeh
93 1.1 eeh #include <machine/bus.h>
94 1.2 eeh #include <sparc64/sparc64/vaddrs.h>
95 1.1 eeh #include <sparc64/dev/sbusreg.h>
96 1.1 eeh #include <sparc64/dev/sbusvar.h>
97 1.1 eeh #include <sparc64/sparc64/asm.h>
98 1.1 eeh
99 1.1 eeh #include <machine/autoconf.h>
100 1.1 eeh #include <machine/ctlreg.h>
101 1.1 eeh #include <machine/cpu.h>
102 1.1 eeh
103 1.1 eeh /* XXXXX -- Needed to allow dvma_mapin to work -- need to switch to bus_dma_* */
104 1.1 eeh struct sbus_softc *sbus0;
105 1.1 eeh
106 1.1 eeh #ifdef DEBUG
107 1.1 eeh #define SDB_DVMA 0x1
108 1.1 eeh #define SDB_INTR 0x2
109 1.1 eeh int sbusdebug = 0;
110 1.1 eeh #endif
111 1.1 eeh
112 1.1 eeh void sbusreset __P((int));
113 1.1 eeh int sbus_flush __P((struct sbus_softc *));
114 1.1 eeh
115 1.1 eeh static bus_space_tag_t sbus_alloc_bustag __P((struct sbus_softc *));
116 1.1 eeh static bus_dma_tag_t sbus_alloc_dmatag __P((struct sbus_softc *));
117 1.3 eeh static int sbus_get_intr __P((struct sbus_softc *, int,
118 1.3 eeh struct sbus_intr **, int *));
119 1.1 eeh static int sbus_bus_mmap __P((bus_space_tag_t, bus_type_t, bus_addr_t,
120 1.1 eeh int, bus_space_handle_t *));
121 1.1 eeh static int _sbus_bus_map __P((
122 1.1 eeh bus_space_tag_t,
123 1.1 eeh bus_type_t,
124 1.1 eeh bus_addr_t, /*offset*/
125 1.1 eeh bus_size_t, /*size*/
126 1.1 eeh int, /*flags*/
127 1.3 eeh vaddr_t, /*preferred virtual address */
128 1.1 eeh bus_space_handle_t *));
129 1.1 eeh static void *sbus_intr_establish __P((
130 1.1 eeh bus_space_tag_t,
131 1.1 eeh int, /*level*/
132 1.1 eeh int, /*flags*/
133 1.1 eeh int (*) __P((void *)), /*handler*/
134 1.1 eeh void *)); /*handler arg*/
135 1.1 eeh
136 1.1 eeh
137 1.1 eeh /* autoconfiguration driver */
138 1.1 eeh int sbus_match __P((struct device *, struct cfdata *, void *));
139 1.1 eeh void sbus_attach __P((struct device *, struct device *, void *));
140 1.1 eeh
141 1.1 eeh
142 1.1 eeh struct cfattach sbus_ca = {
143 1.1 eeh sizeof(struct sbus_softc), sbus_match, sbus_attach
144 1.1 eeh };
145 1.1 eeh
146 1.1 eeh extern struct cfdriver sbus_cd;
147 1.1 eeh
148 1.1 eeh /*
149 1.1 eeh * DVMA routines
150 1.1 eeh */
151 1.3 eeh void sbus_enter __P((struct sbus_softc *, vaddr_t, int64_t, int));
152 1.3 eeh void sbus_remove __P((struct sbus_softc *, vaddr_t, int));
153 1.1 eeh int sbus_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
154 1.1 eeh bus_size_t, struct proc *, int));
155 1.1 eeh void sbus_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
156 1.1 eeh void sbus_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
157 1.1 eeh bus_size_t, int));
158 1.1 eeh int sbus_dmamem_alloc __P((bus_dma_tag_t tag, bus_size_t size,
159 1.1 eeh bus_size_t alignment, bus_size_t boundary,
160 1.1 eeh bus_dma_segment_t *segs, int nsegs, int *rsegs, int flags));
161 1.1 eeh void sbus_dmamem_free __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
162 1.1 eeh int nsegs));
163 1.2 eeh int sbus_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
164 1.2 eeh int nsegs, size_t size, caddr_t *kvap, int flags));
165 1.2 eeh void sbus_dmamem_unmap __P((bus_dma_tag_t tag, caddr_t kva,
166 1.2 eeh size_t size));
167 1.1 eeh
168 1.1 eeh
169 1.1 eeh /*
170 1.1 eeh * Child devices receive the Sbus interrupt level in their attach
171 1.1 eeh * arguments. We translate these to CPU IPLs using the following
172 1.1 eeh * tables. Note: obio bus interrupt levels are identical to the
173 1.1 eeh * processor IPL.
174 1.1 eeh *
175 1.1 eeh * The second set of tables is used when the Sbus interrupt level
176 1.1 eeh * cannot be had from the PROM as an `interrupt' property. We then
177 1.1 eeh * fall back on the `intr' property which contains the CPU IPL.
178 1.1 eeh */
179 1.1 eeh
180 1.1 eeh /* Translate Sbus interrupt level to processor IPL */
181 1.1 eeh static int intr_sbus2ipl_4c[] = {
182 1.1 eeh 0, 1, 2, 3, 5, 7, 8, 9
183 1.1 eeh };
184 1.1 eeh static int intr_sbus2ipl_4m[] = {
185 1.1 eeh 0, 2, 3, 5, 7, 9, 11, 13
186 1.1 eeh };
187 1.1 eeh
188 1.1 eeh /*
189 1.1 eeh * This value is or'ed into the attach args' interrupt level cookie
190 1.1 eeh * if the interrupt level comes from an `intr' property, i.e. it is
191 1.1 eeh * not an Sbus interrupt level.
192 1.1 eeh */
193 1.1 eeh #define SBUS_INTR_COMPAT 0x80000000
194 1.1 eeh
195 1.1 eeh
196 1.1 eeh /*
197 1.1 eeh * Print the location of some sbus-attached device (called just
198 1.1 eeh * before attaching that device). If `sbus' is not NULL, the
199 1.1 eeh * device was found but not configured; print the sbus as well.
200 1.1 eeh * Return UNCONF (config_find ignores this if the device was configured).
201 1.1 eeh */
202 1.1 eeh int
203 1.1 eeh sbus_print(args, busname)
204 1.1 eeh void *args;
205 1.1 eeh const char *busname;
206 1.1 eeh {
207 1.1 eeh struct sbus_attach_args *sa = args;
208 1.3 eeh int i;
209 1.1 eeh
210 1.1 eeh if (busname)
211 1.1 eeh printf("%s at %s", sa->sa_name, busname);
212 1.1 eeh printf(" slot %d offset 0x%x", sa->sa_slot, sa->sa_offset);
213 1.3 eeh for (i=0; i<sa->sa_nintr; i++) {
214 1.3 eeh struct sbus_intr *sbi = &sa->sa_intr[i];
215 1.1 eeh
216 1.3 eeh printf(" vector %x ipl %d", (int)sbi->sbi_vec, (int)INTLEV(sbi->sbi_pri));
217 1.1 eeh }
218 1.1 eeh return (UNCONF);
219 1.1 eeh }
220 1.1 eeh
221 1.1 eeh int
222 1.1 eeh sbus_match(parent, cf, aux)
223 1.1 eeh struct device *parent;
224 1.1 eeh struct cfdata *cf;
225 1.1 eeh void *aux;
226 1.1 eeh {
227 1.1 eeh struct mainbus_attach_args *ma = aux;
228 1.1 eeh
229 1.1 eeh return (strcmp(cf->cf_driver->cd_name, ma->ma_name) == 0);
230 1.1 eeh }
231 1.1 eeh
232 1.1 eeh /*
233 1.1 eeh * Attach an Sbus.
234 1.1 eeh */
235 1.1 eeh void
236 1.1 eeh sbus_attach(parent, self, aux)
237 1.1 eeh struct device *parent;
238 1.1 eeh struct device *self;
239 1.1 eeh void *aux;
240 1.1 eeh {
241 1.1 eeh struct sbus_softc *sc = sbus0 = (struct sbus_softc *)self;
242 1.1 eeh struct mainbus_attach_args *ma = aux;
243 1.1 eeh int node = ma->ma_node;
244 1.1 eeh
245 1.1 eeh int node0, error;
246 1.1 eeh bus_space_tag_t sbt;
247 1.1 eeh struct sbus_attach_args sa;
248 1.1 eeh char *busname = "sbus";
249 1.1 eeh struct bootpath *bp = ma->ma_bp;
250 1.1 eeh
251 1.1 eeh
252 1.1 eeh sc->sc_bustag = ma->ma_bustag;
253 1.1 eeh sc->sc_dmatag = ma->ma_dmatag;
254 1.1 eeh sc->sc_sysio = (struct sysioreg*) ma->ma_address[0]; /* Use prom mapping for sysio. */
255 1.1 eeh sc->sc_ign = ma->ma_interrupts[0] & INTMAP_IGN; /* Find interrupt group no */
256 1.1 eeh
257 1.1 eeh /* Setup interrupt translation tables */
258 1.1 eeh sc->sc_intr2ipl = CPU_ISSUN4C
259 1.1 eeh ? intr_sbus2ipl_4c
260 1.1 eeh : intr_sbus2ipl_4m;
261 1.1 eeh
262 1.1 eeh /*
263 1.1 eeh * Record clock frequency for synchronous SCSI.
264 1.1 eeh * IS THIS THE CORRECT DEFAULT??
265 1.1 eeh */
266 1.1 eeh sc->sc_clockfreq = getpropint(node, "clock-frequency", 25*1000*1000);
267 1.1 eeh printf(": clock = %s MHz\n", clockfreq(sc->sc_clockfreq));
268 1.1 eeh
269 1.1 eeh sbt = sbus_alloc_bustag(sc);
270 1.1 eeh sc->sc_dmatag = sbus_alloc_dmatag(sc);
271 1.1 eeh
272 1.1 eeh /*
273 1.1 eeh * Get the SBus burst transfer size if burst transfers are supported
274 1.1 eeh */
275 1.1 eeh sc->sc_burst = getpropint(node, "burst-sizes", 0);
276 1.1 eeh
277 1.1 eeh /* Propagate bootpath */
278 1.1 eeh if (bp != NULL && strcmp(bp->name, busname) == 0)
279 1.1 eeh bp++;
280 1.1 eeh else
281 1.1 eeh bp = NULL;
282 1.1 eeh
283 1.1 eeh /*
284 1.1 eeh * Collect address translations from the OBP.
285 1.1 eeh */
286 1.1 eeh error = getpropA(node, "ranges", sizeof(struct sbus_range),
287 1.1 eeh &sc->sc_nrange, (void **)&sc->sc_range);
288 1.1 eeh switch (error) {
289 1.1 eeh case 0:
290 1.1 eeh break;
291 1.1 eeh #if 0
292 1.1 eeh case ENOENT:
293 1.1 eeh /* Fall back to our own `range' construction */
294 1.1 eeh sc->sc_range = sbus_translations;
295 1.1 eeh sc->sc_nrange =
296 1.1 eeh sizeof(sbus_translations)/sizeof(sbus_translations[0]);
297 1.1 eeh break;
298 1.1 eeh #endif
299 1.1 eeh default:
300 1.1 eeh panic("%s: error getting ranges property", sc->sc_dev.dv_xname);
301 1.1 eeh }
302 1.1 eeh
303 1.1 eeh
304 1.1 eeh /*
305 1.1 eeh * Setup the iommu.
306 1.1 eeh *
307 1.1 eeh * The sun4u iommu is part of the SBUS controller so we will
308 1.1 eeh * deal with it here. We could try to fake a device node so
309 1.1 eeh * we can eventually share it with the PCI bus run by psyco,
310 1.1 eeh * but I don't want to get into that sort of cruft.
311 1.1 eeh */
312 1.1 eeh
313 1.1 eeh /*
314 1.1 eeh * All IOMMUs will share the same TSB which is allocated in pmap_bootstrap.
315 1.1 eeh *
316 1.1 eeh * This makes device management easier.
317 1.1 eeh */
318 1.1 eeh {
319 1.1 eeh extern int64_t *iotsb;
320 1.3 eeh extern paddr_t iotsbp;
321 1.1 eeh extern int iotsbsize;
322 1.1 eeh
323 1.1 eeh sc->sc_tsbsize = iotsbsize;
324 1.1 eeh sc->sc_tsb = iotsb;
325 1.1 eeh sc->sc_ptsb = iotsbp;
326 1.1 eeh }
327 1.1 eeh #if 0
328 1.1 eeh /* Need to do 64-bit stores */
329 1.1 eeh sc->sc_sysio->sys_iommu.iommu_cr = (IOMMUCR_TSB1K|IOMMUCR_8KPG|IOMMUCR_EN);
330 1.1 eeh sc->sc_sysio->sys_iommu.iommu_tsb = sc->sc_ptsb;
331 1.1 eeh #else
332 1.1 eeh stxa(&sc->sc_sysio->sys_iommu.iommu_cr,ASI_NUCLEUS,(IOMMUCR_TSB1K|IOMMUCR_8KPG|IOMMUCR_EN));
333 1.1 eeh stxa(&sc->sc_sysio->sys_iommu.iommu_tsb,ASI_NUCLEUS,sc->sc_ptsb);
334 1.1 eeh #endif
335 1.1 eeh #ifdef DEBUG
336 1.1 eeh if (sbusdebug & SDB_DVMA)
337 1.1 eeh {
338 1.1 eeh /* Probe the iommu */
339 1.1 eeh int64_t cr, tsb;
340 1.1 eeh
341 1.1 eeh printf("iommu regs at: cr=%x tsb=%x flush=%x\n", &sc->sc_sysio->sys_iommu.iommu_cr,
342 1.1 eeh &sc->sc_sysio->sys_iommu.iommu_tsb, &sc->sc_sysio->sys_iommu.iommu_flush);
343 1.1 eeh cr = sc->sc_sysio->sys_iommu.iommu_cr;
344 1.1 eeh tsb = sc->sc_sysio->sys_iommu.iommu_tsb;
345 1.1 eeh printf("iommu cr=%x:%x tsb=%x:%x\n", (long)(cr>>32), (long)cr, (long)(tsb>>32), (long)tsb);
346 1.1 eeh printf("sysio base %p phys %p TSB base %p phys %p",
347 1.3 eeh (long)sc->sc_sysio, (long)pmap_extract(pmap_kernel(), (vaddr_t)sc->sc_sysio),
348 1.1 eeh (long)sc->sc_tsb, (long)sc->sc_ptsb);
349 1.1 eeh delay(1000000); /* 1 s */
350 1.1 eeh }
351 1.1 eeh #endif
352 1.1 eeh
353 1.1 eeh /*
354 1.1 eeh * Initialize streaming buffer.
355 1.1 eeh */
356 1.3 eeh sc->sc_flushpa = pmap_extract(pmap_kernel(), (vaddr_t)&sc->sc_flush);
357 1.1 eeh #if 0
358 1.1 eeh sc->sc_sysio->sys_strbuf.strbuf_ctl = STRBUF_EN; /* Enable diagnostics mode? */
359 1.1 eeh #else
360 1.1 eeh stxa(&sc->sc_sysio->sys_strbuf.strbuf_ctl,ASI_NUCLEUS,STRBUF_EN);
361 1.1 eeh #endif
362 1.1 eeh
363 1.1 eeh /*
364 1.1 eeh * Loop through ROM children, fixing any relative addresses
365 1.1 eeh * and then configuring each device.
366 1.1 eeh * `specials' is an array of device names that are treated
367 1.1 eeh * specially:
368 1.1 eeh */
369 1.1 eeh node0 = firstchild(node);
370 1.1 eeh for (node = node0; node; node = nextsibling(node)) {
371 1.1 eeh char *name = getpropstring(node, "name");
372 1.1 eeh
373 1.1 eeh if (sbus_setup_attach_args(sc, sbt, sc->sc_dmatag,
374 1.1 eeh node, bp, &sa) != 0) {
375 1.1 eeh printf("sbus_attach: %s: incomplete\n", name);
376 1.1 eeh continue;
377 1.1 eeh }
378 1.1 eeh (void) config_found(&sc->sc_dev, (void *)&sa, sbus_print);
379 1.3 eeh sbus_destroy_attach_args(&sa);
380 1.1 eeh }
381 1.1 eeh }
382 1.1 eeh
383 1.1 eeh int
384 1.1 eeh sbus_setup_attach_args(sc, bustag, dmatag, node, bp, sa)
385 1.1 eeh struct sbus_softc *sc;
386 1.1 eeh bus_space_tag_t bustag;
387 1.1 eeh bus_dma_tag_t dmatag;
388 1.1 eeh int node;
389 1.1 eeh struct bootpath *bp;
390 1.1 eeh struct sbus_attach_args *sa;
391 1.1 eeh {
392 1.3 eeh /*struct sbus_reg sbusreg;*/
393 1.3 eeh /*int base;*/
394 1.1 eeh int error;
395 1.3 eeh int n;
396 1.1 eeh
397 1.1 eeh bzero(sa, sizeof(struct sbus_attach_args));
398 1.3 eeh error = getpropA(node, "name", 1, &n, (void **)&sa->sa_name);
399 1.3 eeh if (error != 0)
400 1.3 eeh return (error);
401 1.3 eeh sa->sa_name[n] = '\0';
402 1.3 eeh
403 1.1 eeh sa->sa_bustag = bustag;
404 1.1 eeh sa->sa_dmatag = dmatag;
405 1.1 eeh sa->sa_node = node;
406 1.1 eeh sa->sa_bp = bp;
407 1.1 eeh
408 1.3 eeh error = getpropA(node, "reg", sizeof(struct sbus_reg),
409 1.3 eeh &sa->sa_nreg, (void **)&sa->sa_reg);
410 1.3 eeh if (error != 0) {
411 1.3 eeh char buf[32];
412 1.3 eeh if (error != ENOENT ||
413 1.3 eeh !node_has_property(node, "device_type") ||
414 1.3 eeh strcmp(getpropstringA(node, "device_type", buf),
415 1.3 eeh "hierarchical") != 0)
416 1.3 eeh return (error);
417 1.3 eeh }
418 1.3 eeh for (n = 0; n < sa->sa_nreg; n++) {
419 1.3 eeh /* Convert to relative addressing, if necessary */
420 1.3 eeh u_int32_t base = sa->sa_reg[n].sbr_offset;
421 1.3 eeh if (SBUS_ABS(base)) {
422 1.3 eeh sa->sa_reg[n].sbr_slot = SBUS_ABS_TO_SLOT(base);
423 1.3 eeh sa->sa_reg[n].sbr_offset = SBUS_ABS_TO_OFFSET(base);
424 1.3 eeh }
425 1.1 eeh }
426 1.1 eeh
427 1.3 eeh if ((error = sbus_get_intr(sc, node, &sa->sa_intr, &sa->sa_nintr)) != 0)
428 1.1 eeh return (error);
429 1.1 eeh
430 1.3 eeh error = getpropA(node, "address", sizeof(u_int32_t),
431 1.3 eeh &sa->sa_npromvaddrs, (void **)&sa->sa_promvaddrs);
432 1.3 eeh if (error != 0 && error != ENOENT)
433 1.1 eeh return (error);
434 1.1 eeh
435 1.1 eeh return (0);
436 1.1 eeh }
437 1.1 eeh
438 1.3 eeh void
439 1.3 eeh sbus_destroy_attach_args(sa)
440 1.3 eeh struct sbus_attach_args *sa;
441 1.3 eeh {
442 1.3 eeh if (sa->sa_name != NULL)
443 1.3 eeh free(sa->sa_name, M_DEVBUF);
444 1.3 eeh
445 1.3 eeh if (sa->sa_nreg != 0)
446 1.3 eeh free(sa->sa_reg, M_DEVBUF);
447 1.3 eeh
448 1.3 eeh if (sa->sa_intr)
449 1.3 eeh free(sa->sa_intr, M_DEVBUF);
450 1.3 eeh
451 1.3 eeh if (sa->sa_promvaddrs)
452 1.3 eeh free(sa->sa_promvaddrs, M_DEVBUF);
453 1.3 eeh
454 1.3 eeh bzero(sa, sizeof(struct sbus_attach_args));/*DEBUG*/
455 1.3 eeh }
456 1.3 eeh
457 1.3 eeh
458 1.1 eeh int
459 1.1 eeh _sbus_bus_map(t, btype, offset, size, flags, vaddr, hp)
460 1.1 eeh bus_space_tag_t t;
461 1.1 eeh bus_type_t btype;
462 1.1 eeh bus_addr_t offset;
463 1.1 eeh bus_size_t size;
464 1.1 eeh int flags;
465 1.3 eeh vaddr_t vaddr;
466 1.1 eeh bus_space_handle_t *hp;
467 1.1 eeh {
468 1.1 eeh struct sbus_softc *sc = t->cookie;
469 1.1 eeh int64_t slot = btype;
470 1.1 eeh int i;
471 1.1 eeh
472 1.1 eeh for (i = 0; i < sc->sc_nrange; i++) {
473 1.1 eeh bus_addr_t paddr;
474 1.1 eeh
475 1.1 eeh if (sc->sc_range[i].cspace != slot)
476 1.1 eeh continue;
477 1.1 eeh
478 1.1 eeh /* We've found the connection to the parent bus */
479 1.1 eeh paddr = sc->sc_range[i].poffset + offset;
480 1.1 eeh paddr |= ((bus_addr_t)sc->sc_range[i].pspace<<32);
481 1.1 eeh #ifdef DEBUG
482 1.1 eeh if (sbusdebug & SDB_DVMA)
483 1.1 eeh printf("\n_sbus_bus_map: mapping paddr slot %x offset %x:%x poffset %x paddr %x:%x\n",
484 1.1 eeh (int)slot, (int)(offset>>32), (int)offset, (int)sc->sc_range[i].poffset, (int)(paddr>>32), (int)paddr);
485 1.1 eeh #endif
486 1.1 eeh return (bus_space_map2(sc->sc_bustag, 0, paddr,
487 1.1 eeh size, flags, vaddr, hp));
488 1.1 eeh }
489 1.1 eeh
490 1.1 eeh return (EINVAL);
491 1.1 eeh }
492 1.1 eeh
493 1.1 eeh int
494 1.1 eeh sbus_bus_mmap(t, btype, paddr, flags, hp)
495 1.1 eeh bus_space_tag_t t;
496 1.1 eeh bus_type_t btype;
497 1.1 eeh bus_addr_t paddr;
498 1.1 eeh int flags;
499 1.1 eeh bus_space_handle_t *hp;
500 1.1 eeh {
501 1.1 eeh bus_addr_t offset = paddr;
502 1.1 eeh int slot = (paddr>>32);
503 1.1 eeh struct sbus_softc *sc = t->cookie;
504 1.1 eeh int i;
505 1.1 eeh
506 1.1 eeh for (i = 0; i < sc->sc_nrange; i++) {
507 1.1 eeh bus_addr_t paddr;
508 1.1 eeh
509 1.1 eeh if (sc->sc_range[i].cspace != slot)
510 1.1 eeh continue;
511 1.1 eeh
512 1.1 eeh paddr = sc->sc_range[i].poffset + offset;
513 1.1 eeh paddr |= ((bus_addr_t)sc->sc_range[i].pspace<<32);
514 1.1 eeh return (bus_space_mmap(sc->sc_bustag, 0, paddr,
515 1.1 eeh flags, hp));
516 1.1 eeh }
517 1.1 eeh
518 1.1 eeh return (-1);
519 1.1 eeh }
520 1.1 eeh
521 1.1 eeh
522 1.1 eeh /*
523 1.1 eeh * Each attached device calls sbus_establish after it initializes
524 1.1 eeh * its sbusdev portion.
525 1.1 eeh */
526 1.1 eeh void
527 1.1 eeh sbus_establish(sd, dev)
528 1.1 eeh register struct sbusdev *sd;
529 1.1 eeh register struct device *dev;
530 1.1 eeh {
531 1.1 eeh register struct sbus_softc *sc;
532 1.1 eeh register struct device *curdev;
533 1.1 eeh
534 1.1 eeh /*
535 1.1 eeh * We have to look for the sbus by name, since it is not necessarily
536 1.1 eeh * our immediate parent (i.e. sun4m /iommu/sbus/espdma/esp)
537 1.1 eeh * We don't just use the device structure of the above-attached
538 1.1 eeh * sbus, since we might (in the future) support multiple sbus's.
539 1.1 eeh */
540 1.1 eeh for (curdev = dev->dv_parent; ; curdev = curdev->dv_parent) {
541 1.1 eeh if (!curdev || !curdev->dv_xname)
542 1.1 eeh panic("sbus_establish: can't find sbus parent for %s",
543 1.1 eeh sd->sd_dev->dv_xname
544 1.1 eeh ? sd->sd_dev->dv_xname
545 1.1 eeh : "<unknown>" );
546 1.1 eeh
547 1.1 eeh if (strncmp(curdev->dv_xname, "sbus", 4) == 0)
548 1.1 eeh break;
549 1.1 eeh }
550 1.1 eeh sc = (struct sbus_softc *) curdev;
551 1.1 eeh
552 1.1 eeh sd->sd_dev = dev;
553 1.1 eeh sd->sd_bchain = sc->sc_sbdev;
554 1.1 eeh sc->sc_sbdev = sd;
555 1.1 eeh }
556 1.1 eeh
557 1.1 eeh /*
558 1.1 eeh * Reset the given sbus. (???)
559 1.1 eeh */
560 1.1 eeh void
561 1.1 eeh sbusreset(sbus)
562 1.1 eeh int sbus;
563 1.1 eeh {
564 1.1 eeh register struct sbusdev *sd;
565 1.1 eeh struct sbus_softc *sc = sbus_cd.cd_devs[sbus];
566 1.1 eeh struct device *dev;
567 1.1 eeh
568 1.1 eeh printf("reset %s:", sc->sc_dev.dv_xname);
569 1.1 eeh for (sd = sc->sc_sbdev; sd != NULL; sd = sd->sd_bchain) {
570 1.1 eeh if (sd->sd_reset) {
571 1.1 eeh dev = sd->sd_dev;
572 1.1 eeh (*sd->sd_reset)(dev);
573 1.1 eeh printf(" %s", dev->dv_xname);
574 1.1 eeh }
575 1.1 eeh }
576 1.1 eeh #if 0
577 1.1 eeh /* Reload iommu regs */
578 1.1 eeh sc->sc_sysio->sys_iommu.iommu_cr = (IOMMUCR_TSB1K|IOMMUCR_8KPG|IOMMUCR_EN);
579 1.1 eeh sc->sc_sysio->sys_iommu.iommu_tsb = sc->sc_ptsb;
580 1.1 eeh sc->sc_sysio->sys_strbuf.strbuf_ctl = STRBUF_EN; /* Enable diagnostics mode? */
581 1.1 eeh #else
582 1.1 eeh /* Reload iommu regs */
583 1.1 eeh stxa(&sc->sc_sysio->sys_iommu.iommu_cr,ASI_NUCLEUS,(IOMMUCR_TSB1K|IOMMUCR_8KPG|IOMMUCR_EN));
584 1.1 eeh stxa(&sc->sc_sysio->sys_iommu.iommu_tsb,ASI_NUCLEUS,sc->sc_ptsb);
585 1.1 eeh stxa(&sc->sc_sysio->sys_strbuf.strbuf_ctl,ASI_NUCLEUS,STRBUF_EN);
586 1.1 eeh #endif
587 1.1 eeh }
588 1.1 eeh
589 1.1 eeh /*
590 1.1 eeh * Here are the iommu control routines.
591 1.1 eeh */
592 1.1 eeh void
593 1.2 eeh sbus_enter(sc, va, pa, flags)
594 1.1 eeh struct sbus_softc *sc;
595 1.3 eeh vaddr_t va;
596 1.1 eeh int64_t pa;
597 1.2 eeh int flags;
598 1.1 eeh {
599 1.1 eeh int64_t tte;
600 1.1 eeh
601 1.1 eeh #ifdef DIAGNOSTIC
602 1.1 eeh if (va < sc->sc_dvmabase)
603 1.1 eeh panic("sbus_enter: va 0x%x not in DVMA space",va);
604 1.1 eeh #endif
605 1.1 eeh
606 1.3 eeh tte = MAKEIOTTE(pa, !(flags&BUS_DMA_NOWRITE), !(flags&BUS_DMA_NOCACHE),
607 1.2 eeh !(flags&BUS_DMA_COHERENT));
608 1.1 eeh
609 1.1 eeh /* Is the streamcache flush really needed? */
610 1.1 eeh #if 0
611 1.1 eeh sc->sc_sysio->sys_strbuf.strbuf_pgflush = va;
612 1.1 eeh #else
613 1.1 eeh stxa(&(sc->sc_sysio->sys_strbuf.strbuf_pgflush), ASI_NUCLEUS, va);
614 1.1 eeh #endif
615 1.1 eeh sbus_flush(sc);
616 1.1 eeh sc->sc_tsb[IOTSBSLOT(va,sc->sc_tsbsize)] = tte;
617 1.1 eeh #if 0
618 1.1 eeh sc->sc_sysio->sys_iommu.iommu_flush = va;
619 1.1 eeh #else
620 1.1 eeh stxa(&sc->sc_sysio->sys_iommu.iommu_flush,ASI_NUCLEUS,va);
621 1.1 eeh #endif
622 1.1 eeh #ifdef DEBUG
623 1.1 eeh if (sbusdebug & SDB_DVMA)
624 1.1 eeh printf("sbus_enter: va %x pa %x:%x TSB[%x]@%p=%x:%x\n",
625 1.1 eeh va, (int)(pa>>32), (int)pa, IOTSBSLOT(va,sc->sc_tsbsize),
626 1.1 eeh &sc->sc_tsb[IOTSBSLOT(va,sc->sc_tsbsize)],
627 1.1 eeh (int)(tte>>32), (int)tte);
628 1.1 eeh #endif
629 1.1 eeh }
630 1.1 eeh
631 1.1 eeh /*
632 1.1 eeh * sbus_clear: clears mappings created by sbus_enter
633 1.1 eeh *
634 1.1 eeh * Only demap from IOMMU if flag is set.
635 1.1 eeh */
636 1.1 eeh void
637 1.1 eeh sbus_remove(sc, va, len)
638 1.1 eeh struct sbus_softc *sc;
639 1.3 eeh vaddr_t va;
640 1.2 eeh int len;
641 1.1 eeh {
642 1.1 eeh
643 1.1 eeh #ifdef DIAGNOSTIC
644 1.1 eeh if (va < sc->sc_dvmabase)
645 1.2 eeh panic("sbus_remove: va 0x%x not in DVMA space", (int)va);
646 1.2 eeh if ((int)(va + len) < (int)va)
647 1.2 eeh panic("sbus_remove: va 0x%x + len 0x%x wraps",
648 1.2 eeh (int) va, (int) len);
649 1.1 eeh #endif
650 1.1 eeh
651 1.2 eeh va = trunc_page(va);
652 1.1 eeh while (len > 0) {
653 1.1 eeh
654 1.1 eeh /*
655 1.1 eeh * Streaming buffer flushes:
656 1.1 eeh *
657 1.1 eeh * 1 Tell strbuf to flush by storing va to strbuf_pgflush
658 1.1 eeh * If we're not on a cache line boundary (64-bits):
659 1.1 eeh * 2 Store 0 in flag
660 1.1 eeh * 3 Store pointer to flag in flushsync
661 1.1 eeh * 4 wait till flushsync becomes 0x1
662 1.1 eeh *
663 1.1 eeh * If it takes more than .5 sec, something went wrong.
664 1.1 eeh */
665 1.1 eeh #if 0
666 1.1 eeh sc->sc_sysio->sys_strbuf.strbuf_pgflush = va;
667 1.1 eeh #else
668 1.1 eeh stxa(&(sc->sc_sysio->sys_strbuf.strbuf_pgflush), ASI_NUCLEUS, va);
669 1.1 eeh #endif
670 1.1 eeh if (len <= NBPG) {
671 1.1 eeh sbus_flush(sc);
672 1.1 eeh }
673 1.1 eeh #ifdef DEBUG
674 1.1 eeh if (sbusdebug & SDB_DVMA)
675 1.4 eeh printf("sbus_remove: flushed va %p TSB[%x]@%p=%lx:%lx\n",
676 1.4 eeh (long)va, (int)IOTSBSLOT(va,sc->sc_tsbsize),
677 1.4 eeh (long)&sc->sc_tsb[IOTSBSLOT(va,sc->sc_tsbsize)],
678 1.4 eeh (long)((sc->sc_tsb[IOTSBSLOT(va,sc->sc_tsbsize)])>>32),
679 1.4 eeh (long)(sc->sc_tsb[IOTSBSLOT(va,sc->sc_tsbsize)]));
680 1.1 eeh #endif
681 1.1 eeh sc->sc_tsb[IOTSBSLOT(va,sc->sc_tsbsize)] = 0;
682 1.1 eeh #if 0
683 1.1 eeh sc->sc_sysio->sys_iommu.iommu_flush = va;
684 1.1 eeh #else
685 1.1 eeh stxa(&sc->sc_sysio->sys_iommu.iommu_flush, ASI_NUCLEUS, va);
686 1.1 eeh #endif
687 1.1 eeh len -= NBPG;
688 1.1 eeh va += NBPG;
689 1.1 eeh }
690 1.1 eeh }
691 1.1 eeh
692 1.1 eeh int
693 1.1 eeh sbus_flush(sc)
694 1.1 eeh struct sbus_softc *sc;
695 1.1 eeh {
696 1.1 eeh extern u_int64_t cpu_clockrate;
697 1.1 eeh u_int64_t flushtimeout;
698 1.1 eeh
699 1.1 eeh sc->sc_flush = 0;
700 1.1 eeh /*
701 1.1 eeh * KLUGE ALERT KLUGE ALERT
702 1.1 eeh *
703 1.1 eeh * In order not to bother with pmap_extract() to do the vtop
704 1.1 eeh * translation, flushdone is a static variable that resides in
705 1.1 eeh * the kernel's 4MB locked TTE. This means that this routine
706 1.1 eeh * is NOT re-entrant. Since we're single-threaded and poll
707 1.1 eeh * on this value, this is currently not a problem.
708 1.1 eeh */
709 1.1 eeh #ifdef NOTDEF_DEBUG
710 1.1 eeh if (sbusdebug & SDB_DVMA)
711 1.1 eeh printf("sbus_remove: flush = %x at va = %x pa = %x:%x\n",
712 1.1 eeh (int)sc->sc_flush, (int)&sc->sc_flush,
713 1.1 eeh (int)(sc->sc_flushpa>>32), (int)sc->sc_flushpa);
714 1.1 eeh #endif
715 1.1 eeh #if 0
716 1.1 eeh sc->sc_sysio->sys_strbuf.strbuf_flushsync = sc->sc_flushpa;
717 1.1 eeh #else
718 1.1 eeh stxa(&sc->sc_sysio->sys_strbuf.strbuf_flushsync, ASI_NUCLEUS, sc->sc_flushpa);
719 1.1 eeh #endif
720 1.1 eeh membar_sync();
721 1.1 eeh flushtimeout = tick() + cpu_clockrate/2; /* .5 sec after *now* */
722 1.1 eeh while( !sc->sc_flush && flushtimeout > tick()) membar_sync();
723 1.1 eeh #ifdef DIAGNOSTIC
724 1.1 eeh if( !sc->sc_flush )
725 1.4 eeh printf("sbus_remove: flush timeout %p at %x:%x\n", (long)sc->sc_flush,
726 1.1 eeh (int)(sc->sc_flushpa>>32), (int)sc->sc_flushpa); /* panic? */
727 1.1 eeh #endif
728 1.1 eeh return (sc->sc_flush);
729 1.1 eeh }
730 1.1 eeh /*
731 1.1 eeh * Get interrupt attributes for an Sbus device.
732 1.1 eeh */
733 1.1 eeh int
734 1.3 eeh sbus_get_intr(sc, node, ipp, np)
735 1.1 eeh struct sbus_softc *sc;
736 1.1 eeh int node;
737 1.3 eeh struct sbus_intr **ipp;
738 1.3 eeh int *np;
739 1.1 eeh {
740 1.1 eeh int *ipl;
741 1.3 eeh int i, n, error;
742 1.1 eeh char buf[32];
743 1.1 eeh
744 1.1 eeh /*
745 1.1 eeh * The `interrupts' property contains the Sbus interrupt level.
746 1.1 eeh */
747 1.1 eeh ipl = NULL;
748 1.3 eeh if (getpropA(node, "interrupts", sizeof(int), np, (void **)&ipl) == 0) {
749 1.3 eeh /* Change format to an `struct sbus_intr' array */
750 1.3 eeh struct sbus_intr *ip;
751 1.3 eeh int pri = 0;
752 1.3 eeh ip = malloc(*np * sizeof(struct sbus_intr), M_DEVBUF, M_NOWAIT);
753 1.3 eeh if (ip == NULL)
754 1.3 eeh return (ENOMEM);
755 1.1 eeh /* Now things get ugly. We need to take this value which is
756 1.1 eeh * the interrupt vector number and encode the IPL into it
757 1.1 eeh * somehow. Luckily, the interrupt vector has lots of free
758 1.1 eeh * space and we can easily stuff the IPL in there for a while.
759 1.1 eeh */
760 1.1 eeh getpropstringA(node, "device_type", buf);
761 1.3 eeh for (i=0; intrmap[i].in_class; i++) {
762 1.3 eeh if (strcmp(intrmap[i].in_class, buf) == 0) {
763 1.3 eeh pri = INTLEVENCODE(intrmap[i].in_lev);
764 1.1 eeh break;
765 1.1 eeh }
766 1.1 eeh }
767 1.3 eeh for (n = 0; n < *np; n++) {
768 1.3 eeh /*
769 1.3 eeh * We encode vector and priority into sbi_pri so we
770 1.3 eeh * can pass them as a unit. This will go away if
771 1.3 eeh * sbus_establish ever takes an sbus_intr instead
772 1.3 eeh * of an integer level.
773 1.3 eeh * Stuff the real vector in sbi_vec.
774 1.3 eeh */
775 1.3 eeh ip[n].sbi_pri = pri|ipl[n];
776 1.3 eeh ip[n].sbi_vec = ipl[n];
777 1.3 eeh }
778 1.1 eeh free(ipl, M_DEVBUF);
779 1.3 eeh *ipp = ip;
780 1.1 eeh return (0);
781 1.1 eeh }
782 1.1 eeh
783 1.1 eeh /* We really don't support the following */
784 1.1 eeh /* printf("\nWARNING: sbus_get_intr() \"interrupts\" not found -- using \"intr\"\n"); */
785 1.1 eeh /* And some devices don't even have interrupts */
786 1.1 eeh /*
787 1.1 eeh * Fall back on `intr' property.
788 1.1 eeh */
789 1.3 eeh *ipp = NULL;
790 1.3 eeh error = getpropA(node, "intr", sizeof(struct sbus_intr),
791 1.3 eeh np, (void **)ipp);
792 1.3 eeh switch (error) {
793 1.1 eeh case 0:
794 1.3 eeh for (n = *np; n-- > 0;) {
795 1.3 eeh /*
796 1.3 eeh * Move the interrupt vector into place.
797 1.3 eeh * We could remap the level, but the SBUS priorities
798 1.3 eeh * are probably good enough.
799 1.3 eeh */
800 1.3 eeh (*ipp)[n].sbi_vec = (*ipp)[n].sbi_pri;
801 1.3 eeh (*ipp)[n].sbi_pri |= INTLEVENCODE((*ipp)[n].sbi_pri);
802 1.1 eeh }
803 1.3 eeh break;
804 1.1 eeh case ENOENT:
805 1.3 eeh error = 0;
806 1.3 eeh break;
807 1.1 eeh }
808 1.1 eeh
809 1.3 eeh return (error);
810 1.1 eeh }
811 1.1 eeh
812 1.1 eeh
813 1.1 eeh /*
814 1.1 eeh * Install an interrupt handler for an Sbus device.
815 1.1 eeh */
816 1.1 eeh void *
817 1.1 eeh sbus_intr_establish(t, level, flags, handler, arg)
818 1.1 eeh bus_space_tag_t t;
819 1.1 eeh int level;
820 1.1 eeh int flags;
821 1.1 eeh int (*handler) __P((void *));
822 1.1 eeh void *arg;
823 1.1 eeh {
824 1.1 eeh struct sbus_softc *sc = t->cookie;
825 1.1 eeh struct intrhand *ih;
826 1.1 eeh int ipl;
827 1.1 eeh
828 1.1 eeh ih = (struct intrhand *)
829 1.1 eeh malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
830 1.1 eeh if (ih == NULL)
831 1.1 eeh return (NULL);
832 1.1 eeh
833 1.1 eeh if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) != 0)
834 1.1 eeh ipl = level;
835 1.1 eeh else if ((level & SBUS_INTR_COMPAT) != 0)
836 1.1 eeh ipl = level & ~SBUS_INTR_COMPAT;
837 1.1 eeh else {
838 1.1 eeh /* Decode and remove IPL */
839 1.1 eeh ipl = INTLEV(level);
840 1.1 eeh level = INTVEC(level);
841 1.1 eeh #ifdef DEBUG
842 1.1 eeh if (sbusdebug & SDB_INTR) {
843 1.1 eeh printf("\nsbus: intr[%d]%x: %x\n", ipl, level,
844 1.1 eeh intrlev[level]);
845 1.1 eeh printf("Hunting for IRQ...\n");
846 1.1 eeh }
847 1.1 eeh #endif
848 1.1 eeh if ((level & INTMAP_OBIO) == 0) {
849 1.1 eeh /* We're in an SBUS slot */
850 1.1 eeh /* Register the map and clear intr registers */
851 1.1 eeh #ifdef DEBUG
852 1.1 eeh if (sbusdebug & SDB_INTR) {
853 1.1 eeh int64_t *intrptr = &(&sc->sc_sysio->sbus_slot0_int)[INTSLOT(level)];
854 1.1 eeh int64_t intrmap = *intrptr;
855 1.1 eeh
856 1.1 eeh printf("Found SBUS %x IRQ as %x:%x in slot %d\n",
857 1.1 eeh level, (int)(intrmap>>32), (int)intrmap,
858 1.1 eeh INTSLOT(level));
859 1.1 eeh }
860 1.1 eeh #endif
861 1.1 eeh ih->ih_map = &(&sc->sc_sysio->sbus_slot0_int)[INTSLOT(level)];
862 1.1 eeh ih->ih_clr = &sc->sc_sysio->sbus0_clr_int[INTVEC(level)];
863 1.1 eeh /* Enable the interrupt */
864 1.1 eeh level |= INTMAP_V;
865 1.1 eeh stxa(ih->ih_map, ASI_NUCLEUS, level);
866 1.1 eeh } else {
867 1.1 eeh int64_t *intrptr = &sc->sc_sysio->scsi_int_map;
868 1.1 eeh int64_t intrmap = 0;
869 1.1 eeh int i;
870 1.1 eeh
871 1.1 eeh /* Insert IGN */
872 1.1 eeh level |= sc->sc_ign;
873 1.1 eeh for (i=0;
874 1.1 eeh &intrptr[i] <= (int64_t *)&sc->sc_sysio->reserved_int_map &&
875 1.1 eeh INTVEC(intrmap=intrptr[i]) != INTVEC(level);
876 1.1 eeh i++);
877 1.1 eeh if (INTVEC(intrmap) == INTVEC(level)) {
878 1.1 eeh #ifdef DEBUG
879 1.1 eeh if (sbusdebug & SDB_INTR)
880 1.1 eeh printf("Found OBIO %x IRQ as %x:%x in slot %d\n",
881 1.1 eeh level, (int)(intrmap>>32), (int)intrmap,
882 1.1 eeh i);
883 1.1 eeh #endif
884 1.1 eeh /* Register the map and clear intr registers */
885 1.1 eeh ih->ih_map = &intrptr[i];
886 1.1 eeh intrptr = (int64_t *)&sc->sc_sysio->scsi_clr_int;
887 1.1 eeh ih->ih_clr = &intrptr[i];
888 1.1 eeh /* Enable the interrupt */
889 1.1 eeh intrmap |= INTMAP_V;
890 1.1 eeh stxa(ih->ih_map, ASI_NUCLEUS, intrmap);
891 1.1 eeh } else panic("IRQ not found!");
892 1.1 eeh }
893 1.1 eeh }
894 1.1 eeh #ifdef DEBUG
895 1.1 eeh if (sbusdebug & SDB_INTR) { int i; for (i=0; i<140000000; i++); }
896 1.1 eeh #endif
897 1.1 eeh
898 1.1 eeh ih->ih_fun = handler;
899 1.1 eeh ih->ih_arg = arg;
900 1.1 eeh ih->ih_number = level;
901 1.1 eeh ih->ih_pil = (1<<ipl);
902 1.1 eeh if ((flags & BUS_INTR_ESTABLISH_FASTTRAP) != 0)
903 1.1 eeh intr_fasttrap(ipl, (void (*)__P((void)))handler);
904 1.1 eeh else
905 1.1 eeh intr_establish(ipl, ih);
906 1.1 eeh return (ih);
907 1.1 eeh }
908 1.1 eeh
909 1.1 eeh static bus_space_tag_t
910 1.1 eeh sbus_alloc_bustag(sc)
911 1.1 eeh struct sbus_softc *sc;
912 1.1 eeh {
913 1.1 eeh bus_space_tag_t sbt;
914 1.1 eeh
915 1.1 eeh sbt = (bus_space_tag_t)
916 1.1 eeh malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
917 1.1 eeh if (sbt == NULL)
918 1.1 eeh return (NULL);
919 1.1 eeh
920 1.1 eeh bzero(sbt, sizeof *sbt);
921 1.1 eeh sbt->cookie = sc;
922 1.1 eeh sbt->parent = sc->sc_bustag;
923 1.2 eeh sbt->type = SBUS_BUS_SPACE;
924 1.1 eeh sbt->sparc_bus_map = _sbus_bus_map;
925 1.1 eeh sbt->sparc_bus_mmap = sbus_bus_mmap;
926 1.1 eeh sbt->sparc_intr_establish = sbus_intr_establish;
927 1.1 eeh return (sbt);
928 1.1 eeh }
929 1.1 eeh
930 1.1 eeh
931 1.1 eeh static bus_dma_tag_t
932 1.1 eeh sbus_alloc_dmatag(sc)
933 1.1 eeh struct sbus_softc *sc;
934 1.1 eeh {
935 1.1 eeh bus_dma_tag_t sdt, psdt = sc->sc_dmatag;
936 1.1 eeh
937 1.1 eeh sdt = (bus_dma_tag_t)
938 1.1 eeh malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
939 1.1 eeh if (sdt == NULL)
940 1.1 eeh /* Panic? */
941 1.1 eeh return (psdt);
942 1.1 eeh
943 1.1 eeh sdt->_cookie = sc;
944 1.1 eeh sdt->_parent = psdt;
945 1.1 eeh #define PCOPY(x) sdt->x = psdt->x
946 1.1 eeh PCOPY(_dmamap_create);
947 1.1 eeh PCOPY(_dmamap_destroy);
948 1.1 eeh sdt->_dmamap_load = sbus_dmamap_load;
949 1.1 eeh PCOPY(_dmamap_load_mbuf);
950 1.1 eeh PCOPY(_dmamap_load_uio);
951 1.1 eeh PCOPY(_dmamap_load_raw);
952 1.1 eeh sdt->_dmamap_unload = sbus_dmamap_unload;
953 1.1 eeh sdt->_dmamap_sync = sbus_dmamap_sync;
954 1.1 eeh sdt->_dmamem_alloc = sbus_dmamem_alloc;
955 1.1 eeh sdt->_dmamem_free = sbus_dmamem_free;
956 1.2 eeh sdt->_dmamem_map = sbus_dmamem_map;
957 1.2 eeh sdt->_dmamem_unmap = sbus_dmamem_unmap;
958 1.1 eeh PCOPY(_dmamem_mmap);
959 1.1 eeh #undef PCOPY
960 1.1 eeh sc->sc_dmatag = sdt;
961 1.1 eeh return (sdt);
962 1.1 eeh }
963 1.1 eeh
964 1.1 eeh int
965 1.1 eeh sbus_dmamap_load(t, map, buf, buflen, p, flags)
966 1.1 eeh bus_dma_tag_t t;
967 1.1 eeh bus_dmamap_t map;
968 1.1 eeh void *buf;
969 1.1 eeh bus_size_t buflen;
970 1.1 eeh struct proc *p;
971 1.1 eeh int flags;
972 1.1 eeh {
973 1.1 eeh int err;
974 1.1 eeh bus_size_t sgsize;
975 1.3 eeh paddr_t curaddr;
976 1.3 eeh vaddr_t dvmaddr, vaddr = (vaddr_t)buf;
977 1.1 eeh pmap_t pmap;
978 1.1 eeh struct sbus_softc *sc = (struct sbus_softc *)t->_cookie;
979 1.1 eeh
980 1.2 eeh if (map->dm_nsegs) {
981 1.2 eeh /* Already in use?? */
982 1.2 eeh #ifdef DIAGNOSTIC
983 1.2 eeh printf("sbus_dmamap_load: map still in use\n");
984 1.2 eeh #endif
985 1.2 eeh bus_dmamap_unload(t, map);
986 1.2 eeh }
987 1.1 eeh if ((err = bus_dmamap_load(t->_parent, map, buf, buflen, p, flags)))
988 1.1 eeh return (err);
989 1.1 eeh
990 1.1 eeh if (p != NULL)
991 1.1 eeh pmap = p->p_vmspace->vm_map.pmap;
992 1.1 eeh else
993 1.1 eeh pmap = pmap_kernel();
994 1.1 eeh
995 1.2 eeh dvmaddr = trunc_page(map->dm_segs[0].ds_addr);
996 1.1 eeh sgsize = round_page(buflen + ((int)vaddr & PGOFSET));
997 1.1 eeh for (; buflen > 0; ) {
998 1.1 eeh /*
999 1.1 eeh * Get the physical address for this page.
1000 1.1 eeh */
1001 1.3 eeh if ((curaddr = (bus_addr_t)pmap_extract(pmap, (vaddr_t)vaddr)) == NULL) {
1002 1.1 eeh bus_dmamap_unload(t, map);
1003 1.1 eeh return (-1);
1004 1.1 eeh }
1005 1.1 eeh
1006 1.1 eeh /*
1007 1.1 eeh * Compute the segment size, and adjust counts.
1008 1.1 eeh */
1009 1.1 eeh sgsize = NBPG - ((u_long)vaddr & PGOFSET);
1010 1.1 eeh if (buflen < sgsize)
1011 1.1 eeh sgsize = buflen;
1012 1.1 eeh
1013 1.2 eeh #ifdef DEBUG
1014 1.2 eeh if (sbusdebug & SDB_DVMA)
1015 1.2 eeh printf("sbus_dmamap_load: map %p loading va %x at pa %x\n",
1016 1.2 eeh map, (int)dvmaddr, (int)(curaddr & ~(NBPG-1)));
1017 1.2 eeh #endif
1018 1.2 eeh sbus_enter(sc, trunc_page(dvmaddr), trunc_page(curaddr), flags);
1019 1.1 eeh
1020 1.1 eeh dvmaddr += PAGE_SIZE;
1021 1.1 eeh vaddr += sgsize;
1022 1.1 eeh buflen -= sgsize;
1023 1.1 eeh }
1024 1.1 eeh return (0);
1025 1.1 eeh }
1026 1.1 eeh
1027 1.1 eeh void
1028 1.1 eeh sbus_dmamap_unload(t, map)
1029 1.1 eeh bus_dma_tag_t t;
1030 1.1 eeh bus_dmamap_t map;
1031 1.1 eeh {
1032 1.3 eeh vaddr_t addr;
1033 1.2 eeh int len;
1034 1.1 eeh struct sbus_softc *sc = (struct sbus_softc *)t->_cookie;
1035 1.1 eeh
1036 1.1 eeh if (map->dm_nsegs != 1)
1037 1.1 eeh panic("_sbus_dmamap_unload: nsegs = %d", map->dm_nsegs);
1038 1.1 eeh
1039 1.2 eeh addr = trunc_page(map->dm_segs[0].ds_addr);
1040 1.1 eeh len = map->dm_segs[0].ds_len;
1041 1.1 eeh
1042 1.2 eeh #ifdef DEBUG
1043 1.2 eeh if (sbusdebug & SDB_DVMA)
1044 1.2 eeh printf("sbus_dmamap_unload: map %p removing va %x size %x\n",
1045 1.2 eeh map, (int)addr, (int)len);
1046 1.2 eeh #endif
1047 1.1 eeh sbus_remove(sc, addr, len);
1048 1.1 eeh bus_dmamap_unload(t->_parent, map);
1049 1.1 eeh }
1050 1.1 eeh
1051 1.1 eeh
1052 1.1 eeh void
1053 1.1 eeh sbus_dmamap_sync(t, map, offset, len, ops)
1054 1.1 eeh bus_dma_tag_t t;
1055 1.1 eeh bus_dmamap_t map;
1056 1.1 eeh bus_addr_t offset;
1057 1.1 eeh bus_size_t len;
1058 1.1 eeh int ops;
1059 1.1 eeh {
1060 1.1 eeh struct sbus_softc *sc = (struct sbus_softc *)t->_cookie;
1061 1.3 eeh vaddr_t va = map->dm_segs[0].ds_addr + offset;
1062 1.1 eeh
1063 1.1 eeh
1064 1.1 eeh /*
1065 1.1 eeh * We only support one DMA segment; supporting more makes this code
1066 1.1 eeh * too unweildy.
1067 1.1 eeh */
1068 1.1 eeh
1069 1.1 eeh if (ops&BUS_DMASYNC_PREREAD)
1070 1.1 eeh /* Nothing to do */;
1071 1.1 eeh if (ops&BUS_DMASYNC_POSTREAD) {
1072 1.1 eeh /*
1073 1.1 eeh * We should sync the IOMMU streaming caches here first.
1074 1.1 eeh */
1075 1.1 eeh while (len > 0) {
1076 1.1 eeh
1077 1.1 eeh /*
1078 1.1 eeh * Streaming buffer flushes:
1079 1.1 eeh *
1080 1.1 eeh * 1 Tell strbuf to flush by storing va to strbuf_pgflush
1081 1.1 eeh * If we're not on a cache line boundary (64-bits):
1082 1.1 eeh * 2 Store 0 in flag
1083 1.1 eeh * 3 Store pointer to flag in flushsync
1084 1.1 eeh * 4 wait till flushsync becomes 0x1
1085 1.1 eeh *
1086 1.1 eeh * If it takes more than .5 sec, something went wrong.
1087 1.1 eeh */
1088 1.1 eeh #if 0
1089 1.1 eeh sc->sc_sysio->sys_strbuf.strbuf_pgflush = va;
1090 1.1 eeh #else
1091 1.1 eeh stxa(&(sc->sc_sysio->sys_strbuf.strbuf_pgflush), ASI_NUCLEUS, va);
1092 1.1 eeh #endif
1093 1.1 eeh if (len <= NBPG) {
1094 1.1 eeh sbus_flush(sc);
1095 1.1 eeh }
1096 1.1 eeh len -= NBPG;
1097 1.1 eeh va += NBPG;
1098 1.1 eeh }
1099 1.1 eeh }
1100 1.1 eeh if (ops&BUS_DMASYNC_PREWRITE)
1101 1.1 eeh /* Nothing to do */;
1102 1.1 eeh if (ops&BUS_DMASYNC_POSTWRITE)
1103 1.1 eeh /* Nothing to do */;
1104 1.1 eeh bus_dmamap_sync(t->_parent, map, offset, len, ops);
1105 1.1 eeh }
1106 1.1 eeh
1107 1.1 eeh int
1108 1.1 eeh sbus_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
1109 1.1 eeh bus_dma_tag_t t;
1110 1.1 eeh bus_size_t size, alignment, boundary;
1111 1.1 eeh bus_dma_segment_t *segs;
1112 1.1 eeh int nsegs;
1113 1.1 eeh int *rsegs;
1114 1.1 eeh int flags;
1115 1.1 eeh {
1116 1.3 eeh paddr_t curaddr;
1117 1.1 eeh bus_addr_t dvmaddr;
1118 1.1 eeh vm_page_t m;
1119 1.1 eeh struct pglist *mlist;
1120 1.1 eeh int error;
1121 1.1 eeh int n;
1122 1.1 eeh struct sbus_softc *sc = (struct sbus_softc *)t->_cookie;
1123 1.1 eeh
1124 1.1 eeh if ((error = bus_dmamem_alloc(t->_parent, size, alignment,
1125 1.1 eeh boundary, segs, nsegs, rsegs, flags)))
1126 1.1 eeh return (error);
1127 1.1 eeh
1128 1.1 eeh for (n=0; n<*rsegs; n++) {
1129 1.1 eeh dvmaddr = segs[n].ds_addr;
1130 1.1 eeh size = segs[n].ds_len;
1131 1.1 eeh mlist = segs[n]._ds_mlist;
1132 1.1 eeh
1133 1.1 eeh /* Map memory into DVMA space */
1134 1.1 eeh for (m = mlist->tqh_first; m != NULL; m = m->pageq.tqe_next) {
1135 1.1 eeh curaddr = VM_PAGE_TO_PHYS(m);
1136 1.2 eeh sbus_enter(sc, dvmaddr, curaddr, flags);
1137 1.1 eeh dvmaddr += PAGE_SIZE;
1138 1.1 eeh }
1139 1.1 eeh }
1140 1.1 eeh return (0);
1141 1.1 eeh }
1142 1.1 eeh
1143 1.1 eeh void
1144 1.1 eeh sbus_dmamem_free(t, segs, nsegs)
1145 1.1 eeh bus_dma_tag_t t;
1146 1.1 eeh bus_dma_segment_t *segs;
1147 1.1 eeh int nsegs;
1148 1.1 eeh {
1149 1.3 eeh vaddr_t addr;
1150 1.2 eeh int len;
1151 1.1 eeh int n;
1152 1.1 eeh struct sbus_softc *sc = (struct sbus_softc *)t->_cookie;
1153 1.1 eeh
1154 1.1 eeh
1155 1.1 eeh for (n=0; n<nsegs; n++) {
1156 1.1 eeh addr = segs[n].ds_addr;
1157 1.1 eeh len = segs[n].ds_len;
1158 1.1 eeh sbus_remove(sc, addr, len);
1159 1.1 eeh }
1160 1.1 eeh bus_dmamem_free(t->_parent, segs, nsegs);
1161 1.1 eeh }
1162 1.1 eeh
1163 1.2 eeh /*
1164 1.2 eeh * Call bus_dmamem_map() to map it into the kernel, then map it into the IOTSB.
1165 1.2 eeh * Check the flags to see whether we're streaming or coherent.
1166 1.2 eeh */
1167 1.2 eeh int
1168 1.2 eeh sbus_dmamem_map(t, segs, nsegs, size, kvap, flags)
1169 1.2 eeh bus_dma_tag_t t;
1170 1.2 eeh bus_dma_segment_t *segs;
1171 1.2 eeh int nsegs;
1172 1.2 eeh size_t size;
1173 1.2 eeh caddr_t *kvap;
1174 1.2 eeh int flags;
1175 1.2 eeh {
1176 1.2 eeh vm_page_t m;
1177 1.3 eeh vaddr_t va;
1178 1.2 eeh bus_addr_t addr;
1179 1.2 eeh struct pglist *mlist;
1180 1.2 eeh struct sbus_softc *sc = (struct sbus_softc *)t->_cookie;
1181 1.3 eeh int cbit;
1182 1.2 eeh int rval;
1183 1.2 eeh
1184 1.2 eeh /*
1185 1.2 eeh * First have the parent driver allocate some address space in DVMA space.
1186 1.2 eeh */
1187 1.3 eeh if ((rval = bus_dmamem_map(t->_parent, segs, nsegs, size, kvap, flags)))
1188 1.2 eeh return (rval);
1189 1.2 eeh
1190 1.2 eeh /*
1191 1.2 eeh * digest flags:
1192 1.2 eeh */
1193 1.2 eeh cbit = 0;
1194 1.2 eeh if (flags & BUS_DMA_COHERENT) /* Disable vcache */
1195 1.2 eeh cbit |= PMAP_NVC;
1196 1.3 eeh if (flags & BUS_DMA_NOCACHE) /* sideffects */
1197 1.2 eeh cbit |= PMAP_NC;
1198 1.2 eeh /*
1199 1.2 eeh * Now take this and map it both into the CPU and into the IOMMU.
1200 1.2 eeh */
1201 1.3 eeh va = (vaddr_t)*kvap;
1202 1.2 eeh mlist = segs[0]._ds_mlist;
1203 1.2 eeh for (m = mlist->tqh_first; m != NULL; m = m->pageq.tqe_next) {
1204 1.2 eeh
1205 1.2 eeh if (size == 0)
1206 1.2 eeh panic("_bus_dmamem_map: size botch");
1207 1.2 eeh
1208 1.2 eeh addr = VM_PAGE_TO_PHYS(m);
1209 1.2 eeh pmap_enter(pmap_kernel(), va, addr | cbit,
1210 1.2 eeh VM_PROT_READ | VM_PROT_WRITE, TRUE);
1211 1.2 eeh sbus_enter(sc, va, addr, flags);
1212 1.2 eeh va += PAGE_SIZE;
1213 1.2 eeh size -= PAGE_SIZE;
1214 1.2 eeh }
1215 1.2 eeh
1216 1.2 eeh return (0);
1217 1.2 eeh }
1218 1.2 eeh
1219 1.2 eeh /*
1220 1.2 eeh * Common function for unmapping DMA-safe memory. May be called by
1221 1.2 eeh * bus-specific DMA memory unmapping functions.
1222 1.2 eeh */
1223 1.2 eeh void
1224 1.2 eeh sbus_dmamem_unmap(t, kva, size)
1225 1.2 eeh bus_dma_tag_t t;
1226 1.2 eeh caddr_t kva;
1227 1.2 eeh size_t size;
1228 1.2 eeh {
1229 1.2 eeh struct sbus_softc *sc = (struct sbus_softc *)t->_cookie;
1230 1.2 eeh
1231 1.2 eeh #ifdef DIAGNOSTIC
1232 1.2 eeh if ((u_long)kva & PGOFSET)
1233 1.2 eeh panic("_bus_dmamem_unmap");
1234 1.2 eeh #endif
1235 1.2 eeh
1236 1.2 eeh size = round_page(size);
1237 1.3 eeh sbus_remove(sc, (vaddr_t)kva, size);
1238 1.2 eeh bus_dmamem_unmap(t->_parent, kva, size);
1239 1.2 eeh }
1240