Home | History | Annotate | Line # | Download | only in dev
sbus.c revision 1.48
      1  1.48      eeh /*	$NetBSD: sbus.c,v 1.48 2002/03/20 18:54:48 eeh Exp $ */
      2   1.1      eeh 
      3   1.1      eeh /*-
      4   1.1      eeh  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5   1.1      eeh  * All rights reserved.
      6   1.1      eeh  *
      7   1.1      eeh  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1      eeh  * by Paul Kranenburg.
      9   1.1      eeh  *
     10   1.1      eeh  * Redistribution and use in source and binary forms, with or without
     11   1.1      eeh  * modification, are permitted provided that the following conditions
     12   1.1      eeh  * are met:
     13   1.1      eeh  * 1. Redistributions of source code must retain the above copyright
     14   1.1      eeh  *    notice, this list of conditions and the following disclaimer.
     15   1.1      eeh  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1      eeh  *    notice, this list of conditions and the following disclaimer in the
     17   1.1      eeh  *    documentation and/or other materials provided with the distribution.
     18   1.1      eeh  * 3. All advertising materials mentioning features or use of this software
     19   1.1      eeh  *    must display the following acknowledgement:
     20   1.1      eeh  *        This product includes software developed by the NetBSD
     21   1.1      eeh  *        Foundation, Inc. and its contributors.
     22   1.1      eeh  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1      eeh  *    contributors may be used to endorse or promote products derived
     24   1.1      eeh  *    from this software without specific prior written permission.
     25   1.1      eeh  *
     26   1.1      eeh  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1      eeh  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1      eeh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1      eeh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1      eeh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1      eeh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1      eeh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1      eeh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1      eeh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1      eeh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1      eeh  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1      eeh  */
     38   1.1      eeh 
     39   1.1      eeh /*
     40   1.1      eeh  * Copyright (c) 1992, 1993
     41   1.1      eeh  *	The Regents of the University of California.  All rights reserved.
     42   1.1      eeh  *
     43   1.1      eeh  * This software was developed by the Computer Systems Engineering group
     44   1.1      eeh  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
     45   1.1      eeh  * contributed to Berkeley.
     46   1.1      eeh  *
     47   1.1      eeh  * All advertising materials mentioning features or use of this software
     48   1.1      eeh  * must display the following acknowledgement:
     49   1.1      eeh  *	This product includes software developed by the University of
     50   1.1      eeh  *	California, Lawrence Berkeley Laboratory.
     51   1.1      eeh  *
     52   1.1      eeh  * Redistribution and use in source and binary forms, with or without
     53   1.1      eeh  * modification, are permitted provided that the following conditions
     54   1.1      eeh  * are met:
     55   1.1      eeh  * 1. Redistributions of source code must retain the above copyright
     56   1.1      eeh  *    notice, this list of conditions and the following disclaimer.
     57   1.1      eeh  * 2. Redistributions in binary form must reproduce the above copyright
     58   1.1      eeh  *    notice, this list of conditions and the following disclaimer in the
     59   1.1      eeh  *    documentation and/or other materials provided with the distribution.
     60   1.1      eeh  * 3. All advertising materials mentioning features or use of this software
     61   1.1      eeh  *    must display the following acknowledgement:
     62   1.1      eeh  *	This product includes software developed by the University of
     63   1.1      eeh  *	California, Berkeley and its contributors.
     64   1.1      eeh  * 4. Neither the name of the University nor the names of its contributors
     65   1.1      eeh  *    may be used to endorse or promote products derived from this software
     66   1.1      eeh  *    without specific prior written permission.
     67   1.1      eeh  *
     68   1.1      eeh  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     69   1.1      eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     70   1.1      eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     71   1.1      eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     72   1.1      eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     73   1.1      eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     74   1.1      eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     75   1.1      eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     76   1.1      eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     77   1.1      eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     78   1.1      eeh  * SUCH DAMAGE.
     79   1.1      eeh  *
     80   1.1      eeh  *	@(#)sbus.c	8.1 (Berkeley) 6/11/93
     81   1.1      eeh  */
     82   1.1      eeh 
     83   1.1      eeh /*
     84  1.18      eeh  * Copyright (c) 1999 Eduardo Horvath
     85  1.18      eeh  *
     86  1.18      eeh  * Redistribution and use in source and binary forms, with or without
     87  1.18      eeh  * modification, are permitted provided that the following conditions
     88  1.18      eeh  * are met:
     89  1.18      eeh  * 1. Redistributions of source code must retain the above copyright
     90  1.18      eeh  *    notice, this list of conditions and the following disclaimer.
     91  1.18      eeh  *
     92  1.18      eeh  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
     93  1.18      eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     94  1.18      eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     95  1.18      eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
     96  1.18      eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     97  1.18      eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     98  1.18      eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     99  1.18      eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
    100  1.18      eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
    101  1.18      eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
    102  1.18      eeh  * SUCH DAMAGE.
    103  1.18      eeh  *
    104  1.18      eeh  */
    105  1.18      eeh 
    106  1.18      eeh 
    107  1.18      eeh /*
    108   1.1      eeh  * Sbus stuff.
    109   1.1      eeh  */
    110   1.8      eeh #include "opt_ddb.h"
    111   1.1      eeh 
    112   1.1      eeh #include <sys/param.h>
    113  1.12      eeh #include <sys/extent.h>
    114   1.1      eeh #include <sys/malloc.h>
    115   1.1      eeh #include <sys/systm.h>
    116   1.1      eeh #include <sys/device.h>
    117  1.40      eeh #include <sys/reboot.h>
    118   1.1      eeh 
    119   1.1      eeh #include <machine/bus.h>
    120  1.25      mrg #include <sparc64/sparc64/cache.h>
    121  1.13      mrg #include <sparc64/dev/iommureg.h>
    122  1.17      mrg #include <sparc64/dev/iommuvar.h>
    123   1.1      eeh #include <sparc64/dev/sbusreg.h>
    124   1.7       pk #include <dev/sbus/sbusvar.h>
    125   1.1      eeh 
    126  1.44      eeh #include <uvm/uvm_prot.h>
    127  1.44      eeh 
    128   1.1      eeh #include <machine/autoconf.h>
    129   1.1      eeh #include <machine/cpu.h>
    130   1.8      eeh #include <machine/sparc64.h>
    131   1.1      eeh 
    132   1.1      eeh #ifdef DEBUG
    133   1.1      eeh #define SDB_DVMA	0x1
    134   1.1      eeh #define SDB_INTR	0x2
    135  1.27      mrg int sbus_debug = 0;
    136  1.27      mrg #define DPRINTF(l, s)   do { if (sbus_debug & l) printf s; } while (0)
    137  1.27      mrg #else
    138  1.27      mrg #define DPRINTF(l, s)
    139   1.1      eeh #endif
    140   1.1      eeh 
    141   1.1      eeh void sbusreset __P((int));
    142   1.1      eeh 
    143   1.1      eeh static bus_space_tag_t sbus_alloc_bustag __P((struct sbus_softc *));
    144   1.1      eeh static bus_dma_tag_t sbus_alloc_dmatag __P((struct sbus_softc *));
    145   1.3      eeh static int sbus_get_intr __P((struct sbus_softc *, int,
    146  1.22      mrg 			      struct sbus_intr **, int *, int));
    147  1.40      eeh static int sbus_overtemp __P((void *));
    148   1.1      eeh static int _sbus_bus_map __P((
    149   1.1      eeh 		bus_space_tag_t,
    150   1.1      eeh 		bus_addr_t,		/*offset*/
    151   1.1      eeh 		bus_size_t,		/*size*/
    152   1.1      eeh 		int,			/*flags*/
    153  1.47      eeh 		vaddr_t,			/* XXX unused -- compat w/sparc */
    154   1.1      eeh 		bus_space_handle_t *));
    155   1.1      eeh static void *sbus_intr_establish __P((
    156   1.1      eeh 		bus_space_tag_t,
    157  1.35       pk 		int,			/*Sbus interrupt level*/
    158  1.35       pk 		int,			/*`device class' priority*/
    159   1.1      eeh 		int,			/*flags*/
    160   1.1      eeh 		int (*) __P((void *)),	/*handler*/
    161   1.1      eeh 		void *));		/*handler arg*/
    162   1.1      eeh 
    163   1.1      eeh 
    164   1.1      eeh /* autoconfiguration driver */
    165   1.1      eeh int	sbus_match __P((struct device *, struct cfdata *, void *));
    166   1.1      eeh void	sbus_attach __P((struct device *, struct device *, void *));
    167   1.1      eeh 
    168   1.1      eeh 
    169   1.1      eeh struct cfattach sbus_ca = {
    170   1.1      eeh 	sizeof(struct sbus_softc), sbus_match, sbus_attach
    171   1.1      eeh };
    172   1.1      eeh 
    173   1.1      eeh extern struct cfdriver sbus_cd;
    174   1.1      eeh 
    175   1.1      eeh /*
    176   1.1      eeh  * DVMA routines
    177   1.1      eeh  */
    178   1.1      eeh int sbus_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
    179   1.1      eeh 			  bus_size_t, struct proc *, int));
    180   1.1      eeh void sbus_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
    181  1.29      eeh int sbus_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
    182  1.29      eeh 		    bus_dma_segment_t *, int, bus_size_t, int));
    183   1.1      eeh void sbus_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
    184   1.1      eeh 			   bus_size_t, int));
    185   1.1      eeh int sbus_dmamem_alloc __P((bus_dma_tag_t tag, bus_size_t size,
    186   1.1      eeh 			   bus_size_t alignment, bus_size_t boundary,
    187  1.28      mrg 			   bus_dma_segment_t *segs, int nsegs, int *rsegs,
    188  1.28      mrg 			   int flags));
    189   1.1      eeh void sbus_dmamem_free __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
    190   1.1      eeh 			   int nsegs));
    191   1.2      eeh int sbus_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
    192   1.2      eeh 			 int nsegs, size_t size, caddr_t *kvap, int flags));
    193   1.2      eeh void sbus_dmamem_unmap __P((bus_dma_tag_t tag, caddr_t kva,
    194   1.2      eeh 			    size_t size));
    195   1.1      eeh 
    196   1.1      eeh /*
    197   1.1      eeh  * Child devices receive the Sbus interrupt level in their attach
    198   1.1      eeh  * arguments. We translate these to CPU IPLs using the following
    199   1.1      eeh  * tables. Note: obio bus interrupt levels are identical to the
    200   1.1      eeh  * processor IPL.
    201   1.1      eeh  *
    202   1.1      eeh  * The second set of tables is used when the Sbus interrupt level
    203   1.1      eeh  * cannot be had from the PROM as an `interrupt' property. We then
    204   1.1      eeh  * fall back on the `intr' property which contains the CPU IPL.
    205   1.1      eeh  */
    206   1.1      eeh 
    207   1.1      eeh /*
    208   1.1      eeh  * This value is or'ed into the attach args' interrupt level cookie
    209   1.1      eeh  * if the interrupt level comes from an `intr' property, i.e. it is
    210   1.1      eeh  * not an Sbus interrupt level.
    211   1.1      eeh  */
    212   1.1      eeh #define SBUS_INTR_COMPAT	0x80000000
    213   1.1      eeh 
    214   1.1      eeh 
    215   1.1      eeh /*
    216   1.1      eeh  * Print the location of some sbus-attached device (called just
    217   1.1      eeh  * before attaching that device).  If `sbus' is not NULL, the
    218   1.1      eeh  * device was found but not configured; print the sbus as well.
    219   1.1      eeh  * Return UNCONF (config_find ignores this if the device was configured).
    220   1.1      eeh  */
    221   1.1      eeh int
    222   1.1      eeh sbus_print(args, busname)
    223   1.1      eeh 	void *args;
    224   1.1      eeh 	const char *busname;
    225   1.1      eeh {
    226   1.1      eeh 	struct sbus_attach_args *sa = args;
    227   1.3      eeh 	int i;
    228   1.1      eeh 
    229   1.1      eeh 	if (busname)
    230   1.1      eeh 		printf("%s at %s", sa->sa_name, busname);
    231   1.8      eeh 	printf(" slot %ld offset 0x%lx", (long)sa->sa_slot,
    232   1.8      eeh 	       (u_long)sa->sa_offset);
    233  1.22      mrg 	for (i = 0; i < sa->sa_nintr; i++) {
    234   1.3      eeh 		struct sbus_intr *sbi = &sa->sa_intr[i];
    235   1.1      eeh 
    236   1.8      eeh 		printf(" vector %lx ipl %ld",
    237   1.8      eeh 		       (u_long)sbi->sbi_vec,
    238   1.8      eeh 		       (long)INTLEV(sbi->sbi_pri));
    239   1.1      eeh 	}
    240   1.1      eeh 	return (UNCONF);
    241   1.1      eeh }
    242   1.1      eeh 
    243   1.1      eeh int
    244   1.1      eeh sbus_match(parent, cf, aux)
    245   1.1      eeh 	struct device *parent;
    246   1.1      eeh 	struct cfdata *cf;
    247   1.1      eeh 	void *aux;
    248   1.1      eeh {
    249   1.1      eeh 	struct mainbus_attach_args *ma = aux;
    250   1.1      eeh 
    251   1.1      eeh 	return (strcmp(cf->cf_driver->cd_name, ma->ma_name) == 0);
    252   1.1      eeh }
    253   1.1      eeh 
    254   1.1      eeh /*
    255   1.1      eeh  * Attach an Sbus.
    256   1.1      eeh  */
    257   1.1      eeh void
    258   1.1      eeh sbus_attach(parent, self, aux)
    259   1.1      eeh 	struct device *parent;
    260   1.1      eeh 	struct device *self;
    261   1.1      eeh 	void *aux;
    262   1.1      eeh {
    263   1.9      eeh 	struct sbus_softc *sc = (struct sbus_softc *)self;
    264   1.1      eeh 	struct mainbus_attach_args *ma = aux;
    265  1.40      eeh 	struct intrhand *ih;
    266  1.40      eeh 	int ipl;
    267  1.27      mrg 	char *name;
    268   1.1      eeh 	int node = ma->ma_node;
    269   1.1      eeh 
    270   1.1      eeh 	int node0, error;
    271   1.1      eeh 	bus_space_tag_t sbt;
    272   1.1      eeh 	struct sbus_attach_args sa;
    273   1.1      eeh 
    274   1.1      eeh 	sc->sc_bustag = ma->ma_bustag;
    275   1.1      eeh 	sc->sc_dmatag = ma->ma_dmatag;
    276  1.48      eeh 	sc->sc_ign = ma->ma_interrupts[0] & INTMAP_IGN;
    277   1.1      eeh 
    278  1.48      eeh 	/* XXXX Use sysio PROM mappings for interrupt vector regs. */
    279  1.48      eeh 	sparc_promaddr_to_handle(sc->sc_bustag,	ma->ma_address[0], &sc->sc_bh);
    280  1.48      eeh 	sc->sc_sysio = (struct sysioreg *)bus_space_vaddr(sc->sc_bustag,
    281  1.48      eeh 		&sc->sc_bh);
    282  1.48      eeh 
    283  1.48      eeh #ifdef _LP64
    284  1.48      eeh 	/*
    285  1.48      eeh 	 * 32-bit kernels use virtual addresses for bus space operations
    286  1.48      eeh 	 * so we may as well use the prom VA.
    287  1.48      eeh 	 *
    288  1.48      eeh 	 * 64-bit kernels use physical addresses for bus space operations
    289  1.48      eeh 	 * so mapping this in again will reduce TLB thrashing.
    290  1.48      eeh 	 */
    291  1.48      eeh 	if (bus_space_map(sc->sc_bustag, ma->ma_reg[0].ur_paddr,
    292  1.48      eeh 		ma->ma_reg[0].ur_len, 0, &sc->sc_bh) != 0) {
    293  1.48      eeh 		printf("%s: cannot map registers\n", self->dv_xname);
    294  1.48      eeh 		return;
    295  1.48      eeh 	}
    296  1.48      eeh #endif
    297   1.1      eeh 
    298   1.1      eeh 	/*
    299   1.1      eeh 	 * Record clock frequency for synchronous SCSI.
    300   1.1      eeh 	 * IS THIS THE CORRECT DEFAULT??
    301   1.1      eeh 	 */
    302  1.48      eeh 	sc->sc_clockfreq = PROM_getpropint(node, "clock-frequency",
    303  1.48      eeh 		25*1000*1000);
    304   1.1      eeh 	printf(": clock = %s MHz\n", clockfreq(sc->sc_clockfreq));
    305   1.1      eeh 
    306   1.1      eeh 	sbt = sbus_alloc_bustag(sc);
    307   1.1      eeh 	sc->sc_dmatag = sbus_alloc_dmatag(sc);
    308   1.1      eeh 
    309   1.1      eeh 	/*
    310   1.1      eeh 	 * Get the SBus burst transfer size if burst transfers are supported
    311   1.1      eeh 	 */
    312  1.45      eeh 	sc->sc_burst = PROM_getpropint(node, "burst-sizes", 0);
    313   1.1      eeh 
    314   1.1      eeh 	/*
    315   1.1      eeh 	 * Collect address translations from the OBP.
    316   1.1      eeh 	 */
    317  1.45      eeh 	error = PROM_getprop(node, "ranges", sizeof(struct sbus_range),
    318   1.1      eeh 			 &sc->sc_nrange, (void **)&sc->sc_range);
    319  1.16      eeh 	if (error)
    320   1.1      eeh 		panic("%s: error getting ranges property", sc->sc_dev.dv_xname);
    321   1.1      eeh 
    322  1.48      eeh 	/* initialize the IOMMU */
    323  1.17      mrg 
    324  1.17      mrg 	/* punch in our copies */
    325  1.17      mrg 	sc->sc_is.is_bustag = sc->sc_bustag;
    326  1.48      eeh 	bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    327  1.48      eeh 		(vaddr_t)&((struct sysioreg *)NULL)->sys_iommu,
    328  1.48      eeh 		sizeof (struct iommureg), &sc->sc_is.is_iommu);
    329  1.48      eeh 	bus_space_subregion(sc->sc_bustag, sc->sc_bh,
    330  1.48      eeh 		(vaddr_t)&((struct sysioreg *)NULL)->sys_strbuf,
    331  1.48      eeh 		sizeof (struct iommu_strbuf), &sc->sc_is.is_sb[0]);
    332  1.48      eeh 	sc->sc_is.is_sbvalid[0] = 1;
    333  1.48      eeh 	sc->sc_is.is_sbvalid[1] = 0;
    334  1.16      eeh 
    335  1.27      mrg 	/* give us a nice name.. */
    336  1.27      mrg 	name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
    337  1.27      mrg 	if (name == 0)
    338  1.27      mrg 		panic("couldn't malloc iommu name");
    339  1.27      mrg 	snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
    340  1.27      mrg 
    341  1.43      eeh 	iommu_init(name, &sc->sc_is, 0, -1);
    342  1.12      eeh 
    343  1.40      eeh 	/* Enable the over temp intr */
    344  1.40      eeh 	ih = (struct intrhand *)
    345  1.40      eeh 		malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
    346  1.40      eeh 	ih->ih_map = &sc->sc_sysio->therm_int_map;
    347  1.40      eeh 	ih->ih_clr = NULL; /* &sc->sc_sysio->therm_clr_int; */
    348  1.40      eeh 	ih->ih_fun = sbus_overtemp;
    349  1.40      eeh 	ipl = 1;
    350  1.40      eeh 	ih->ih_pil = (1<<ipl);
    351  1.40      eeh 	ih->ih_number = INTVEC(*(ih->ih_map));
    352  1.40      eeh 	intr_establish(ipl, ih);
    353  1.40      eeh 	*(ih->ih_map) |= INTMAP_V;
    354  1.40      eeh 
    355  1.42      mrg 	/*
    356  1.42      mrg 	 * Note: the stupid SBUS IOMMU ignores the high bits of an address, so a
    357  1.42      mrg 	 * NULL DMA pointer will be translated by the first page of the IOTSB.
    358  1.42      mrg 	 * To avoid bugs we'll alloc and ignore the first entry in the IOTSB.
    359  1.42      mrg 	 */
    360  1.42      mrg 	{
    361  1.42      mrg 		u_long dummy;
    362  1.42      mrg 
    363  1.42      mrg 		if (extent_alloc_subregion(sc->sc_is.is_dvmamap,
    364  1.42      mrg 		    sc->sc_is.is_dvmabase, sc->sc_is.is_dvmabase + NBPG, NBPG,
    365  1.42      mrg 		    NBPG, 0, EX_NOWAIT|EX_BOUNDZERO, (u_long *)&dummy) != 0)
    366  1.42      mrg 			panic("sbus iommu: can't toss first dvma page");
    367  1.42      mrg 	}
    368  1.42      mrg 
    369  1.12      eeh 	/*
    370   1.1      eeh 	 * Loop through ROM children, fixing any relative addresses
    371   1.1      eeh 	 * and then configuring each device.
    372   1.1      eeh 	 * `specials' is an array of device names that are treated
    373   1.1      eeh 	 * specially:
    374   1.1      eeh 	 */
    375   1.1      eeh 	node0 = firstchild(node);
    376   1.1      eeh 	for (node = node0; node; node = nextsibling(node)) {
    377  1.45      eeh 		char *name = PROM_getpropstring(node, "name");
    378   1.1      eeh 
    379   1.1      eeh 		if (sbus_setup_attach_args(sc, sbt, sc->sc_dmatag,
    380  1.23       pk 					   node, &sa) != 0) {
    381   1.1      eeh 			printf("sbus_attach: %s: incomplete\n", name);
    382   1.1      eeh 			continue;
    383   1.1      eeh 		}
    384   1.1      eeh 		(void) config_found(&sc->sc_dev, (void *)&sa, sbus_print);
    385   1.3      eeh 		sbus_destroy_attach_args(&sa);
    386   1.1      eeh 	}
    387   1.1      eeh }
    388   1.1      eeh 
    389   1.1      eeh int
    390  1.23       pk sbus_setup_attach_args(sc, bustag, dmatag, node, sa)
    391   1.1      eeh 	struct sbus_softc	*sc;
    392   1.1      eeh 	bus_space_tag_t		bustag;
    393   1.1      eeh 	bus_dma_tag_t		dmatag;
    394   1.1      eeh 	int			node;
    395   1.1      eeh 	struct sbus_attach_args	*sa;
    396   1.1      eeh {
    397   1.3      eeh 	/*struct	sbus_reg sbusreg;*/
    398   1.3      eeh 	/*int	base;*/
    399   1.1      eeh 	int	error;
    400   1.3      eeh 	int n;
    401   1.1      eeh 
    402   1.1      eeh 	bzero(sa, sizeof(struct sbus_attach_args));
    403  1.45      eeh 	error = PROM_getprop(node, "name", 1, &n, (void **)&sa->sa_name);
    404   1.3      eeh 	if (error != 0)
    405   1.3      eeh 		return (error);
    406   1.3      eeh 	sa->sa_name[n] = '\0';
    407   1.3      eeh 
    408   1.1      eeh 	sa->sa_bustag = bustag;
    409   1.1      eeh 	sa->sa_dmatag = dmatag;
    410   1.1      eeh 	sa->sa_node = node;
    411  1.37      eeh 	sa->sa_frequency = sc->sc_clockfreq;
    412   1.1      eeh 
    413  1.45      eeh 	error = PROM_getprop(node, "reg", sizeof(struct sbus_reg),
    414   1.3      eeh 			 &sa->sa_nreg, (void **)&sa->sa_reg);
    415   1.3      eeh 	if (error != 0) {
    416   1.3      eeh 		char buf[32];
    417   1.3      eeh 		if (error != ENOENT ||
    418   1.3      eeh 		    !node_has_property(node, "device_type") ||
    419  1.45      eeh 		    strcmp(PROM_getpropstringA(node, "device_type", buf),
    420   1.3      eeh 			   "hierarchical") != 0)
    421   1.3      eeh 			return (error);
    422   1.3      eeh 	}
    423   1.3      eeh 	for (n = 0; n < sa->sa_nreg; n++) {
    424   1.3      eeh 		/* Convert to relative addressing, if necessary */
    425   1.3      eeh 		u_int32_t base = sa->sa_reg[n].sbr_offset;
    426   1.3      eeh 		if (SBUS_ABS(base)) {
    427   1.3      eeh 			sa->sa_reg[n].sbr_slot = SBUS_ABS_TO_SLOT(base);
    428   1.3      eeh 			sa->sa_reg[n].sbr_offset = SBUS_ABS_TO_OFFSET(base);
    429   1.3      eeh 		}
    430   1.1      eeh 	}
    431   1.1      eeh 
    432  1.22      mrg 	if ((error = sbus_get_intr(sc, node, &sa->sa_intr, &sa->sa_nintr,
    433  1.22      mrg 	    sa->sa_slot)) != 0)
    434   1.1      eeh 		return (error);
    435   1.1      eeh 
    436  1.45      eeh 	error = PROM_getprop(node, "address", sizeof(u_int32_t),
    437   1.3      eeh 			 &sa->sa_npromvaddrs, (void **)&sa->sa_promvaddrs);
    438   1.3      eeh 	if (error != 0 && error != ENOENT)
    439   1.1      eeh 		return (error);
    440   1.1      eeh 
    441   1.1      eeh 	return (0);
    442   1.1      eeh }
    443   1.1      eeh 
    444   1.3      eeh void
    445   1.3      eeh sbus_destroy_attach_args(sa)
    446   1.3      eeh 	struct sbus_attach_args	*sa;
    447   1.3      eeh {
    448   1.3      eeh 	if (sa->sa_name != NULL)
    449   1.3      eeh 		free(sa->sa_name, M_DEVBUF);
    450   1.3      eeh 
    451   1.3      eeh 	if (sa->sa_nreg != 0)
    452   1.3      eeh 		free(sa->sa_reg, M_DEVBUF);
    453   1.3      eeh 
    454   1.3      eeh 	if (sa->sa_intr)
    455   1.3      eeh 		free(sa->sa_intr, M_DEVBUF);
    456   1.3      eeh 
    457   1.3      eeh 	if (sa->sa_promvaddrs)
    458   1.8      eeh 		free((void *)sa->sa_promvaddrs, M_DEVBUF);
    459   1.3      eeh 
    460  1.27      mrg 	bzero(sa, sizeof(struct sbus_attach_args)); /*DEBUG*/
    461   1.3      eeh }
    462   1.3      eeh 
    463   1.3      eeh 
    464   1.1      eeh int
    465  1.47      eeh _sbus_bus_map(t, addr, size, flags, v, hp)
    466   1.1      eeh 	bus_space_tag_t t;
    467  1.47      eeh 	bus_addr_t addr;
    468   1.1      eeh 	bus_size_t size;
    469   1.1      eeh 	int	flags;
    470  1.47      eeh 	vaddr_t v;
    471   1.1      eeh 	bus_space_handle_t *hp;
    472   1.1      eeh {
    473   1.1      eeh 	struct sbus_softc *sc = t->cookie;
    474  1.47      eeh 	int64_t slot = BUS_ADDR_IOSPACE(addr);
    475  1.47      eeh 	int64_t offset = BUS_ADDR_PADDR(addr);
    476   1.1      eeh 	int i;
    477   1.1      eeh 
    478   1.1      eeh 	for (i = 0; i < sc->sc_nrange; i++) {
    479   1.1      eeh 		bus_addr_t paddr;
    480   1.1      eeh 
    481   1.1      eeh 		if (sc->sc_range[i].cspace != slot)
    482   1.1      eeh 			continue;
    483   1.1      eeh 
    484   1.1      eeh 		/* We've found the connection to the parent bus */
    485   1.1      eeh 		paddr = sc->sc_range[i].poffset + offset;
    486   1.1      eeh 		paddr |= ((bus_addr_t)sc->sc_range[i].pspace<<32);
    487  1.27      mrg 		DPRINTF(SDB_DVMA,
    488  1.27      mrg ("\n_sbus_bus_map: mapping paddr slot %lx offset %lx poffset %lx paddr %lx\n",
    489  1.27      mrg 		    (long)slot, (long)offset, (long)sc->sc_range[i].poffset,
    490  1.27      mrg 		    (long)paddr));
    491  1.47      eeh 		return (bus_space_map(sc->sc_bustag, paddr, size, flags, hp));
    492   1.1      eeh 	}
    493   1.1      eeh 
    494   1.1      eeh 	return (EINVAL);
    495   1.1      eeh }
    496   1.1      eeh 
    497  1.44      eeh 
    498  1.44      eeh bus_addr_t
    499  1.44      eeh sbus_bus_addr(t, btype, offset)
    500  1.44      eeh 	bus_space_tag_t t;
    501  1.44      eeh 	u_int btype;
    502  1.44      eeh 	u_int offset;
    503  1.44      eeh {
    504  1.44      eeh 	bus_addr_t baddr;
    505  1.44      eeh 	int slot = btype;
    506  1.44      eeh 	struct sbus_softc *sc = t->cookie;
    507  1.44      eeh 	int i;
    508  1.44      eeh 
    509  1.44      eeh 	for (i = 0; i < sc->sc_nrange; i++) {
    510  1.44      eeh 		if (sc->sc_range[i].cspace != slot)
    511  1.44      eeh 			continue;
    512  1.44      eeh 
    513  1.44      eeh 		baddr = sc->sc_range[i].poffset + offset;
    514  1.44      eeh 		baddr |= ((bus_addr_t)sc->sc_range[i].pspace<<32);
    515   1.1      eeh 	}
    516   1.1      eeh 
    517  1.44      eeh 	return (baddr);
    518   1.1      eeh }
    519   1.1      eeh 
    520   1.1      eeh 
    521   1.1      eeh /*
    522   1.1      eeh  * Each attached device calls sbus_establish after it initializes
    523   1.1      eeh  * its sbusdev portion.
    524   1.1      eeh  */
    525   1.1      eeh void
    526   1.1      eeh sbus_establish(sd, dev)
    527   1.1      eeh 	register struct sbusdev *sd;
    528   1.1      eeh 	register struct device *dev;
    529   1.1      eeh {
    530   1.1      eeh 	register struct sbus_softc *sc;
    531   1.1      eeh 	register struct device *curdev;
    532   1.1      eeh 
    533   1.1      eeh 	/*
    534   1.1      eeh 	 * We have to look for the sbus by name, since it is not necessarily
    535   1.1      eeh 	 * our immediate parent (i.e. sun4m /iommu/sbus/espdma/esp)
    536   1.1      eeh 	 * We don't just use the device structure of the above-attached
    537   1.1      eeh 	 * sbus, since we might (in the future) support multiple sbus's.
    538   1.1      eeh 	 */
    539   1.1      eeh 	for (curdev = dev->dv_parent; ; curdev = curdev->dv_parent) {
    540   1.1      eeh 		if (!curdev || !curdev->dv_xname)
    541   1.1      eeh 			panic("sbus_establish: can't find sbus parent for %s",
    542   1.1      eeh 			      sd->sd_dev->dv_xname
    543   1.1      eeh 					? sd->sd_dev->dv_xname
    544   1.1      eeh 					: "<unknown>" );
    545   1.1      eeh 
    546   1.1      eeh 		if (strncmp(curdev->dv_xname, "sbus", 4) == 0)
    547   1.1      eeh 			break;
    548   1.1      eeh 	}
    549   1.1      eeh 	sc = (struct sbus_softc *) curdev;
    550   1.1      eeh 
    551   1.1      eeh 	sd->sd_dev = dev;
    552   1.1      eeh 	sd->sd_bchain = sc->sc_sbdev;
    553   1.1      eeh 	sc->sc_sbdev = sd;
    554   1.1      eeh }
    555   1.1      eeh 
    556   1.1      eeh /*
    557  1.33      mrg  * Reset the given sbus.
    558   1.1      eeh  */
    559   1.1      eeh void
    560   1.1      eeh sbusreset(sbus)
    561   1.1      eeh 	int sbus;
    562   1.1      eeh {
    563   1.1      eeh 	register struct sbusdev *sd;
    564   1.1      eeh 	struct sbus_softc *sc = sbus_cd.cd_devs[sbus];
    565   1.1      eeh 	struct device *dev;
    566   1.1      eeh 
    567   1.1      eeh 	printf("reset %s:", sc->sc_dev.dv_xname);
    568   1.1      eeh 	for (sd = sc->sc_sbdev; sd != NULL; sd = sd->sd_bchain) {
    569   1.1      eeh 		if (sd->sd_reset) {
    570   1.1      eeh 			dev = sd->sd_dev;
    571   1.1      eeh 			(*sd->sd_reset)(dev);
    572   1.1      eeh 			printf(" %s", dev->dv_xname);
    573   1.1      eeh 		}
    574   1.1      eeh 	}
    575   1.1      eeh 	/* Reload iommu regs */
    576  1.17      mrg 	iommu_reset(&sc->sc_is);
    577  1.40      eeh }
    578  1.40      eeh 
    579  1.40      eeh /*
    580  1.40      eeh  * Handle an overtemp situation.
    581  1.41  hubertf  *
    582  1.41  hubertf  * SPARCs have temperature sensors which generate interrupts
    583  1.41  hubertf  * if the machine's temperature exceeds a certain threshold.
    584  1.41  hubertf  * This handles the interrupt and powers off the machine.
    585  1.41  hubertf  * The same needs to be done to PCI controller drivers.
    586  1.40      eeh  */
    587  1.40      eeh int
    588  1.40      eeh sbus_overtemp(arg)
    589  1.40      eeh 	void *arg;
    590  1.40      eeh {
    591  1.40      eeh 	/* Should try a clean shutdown first */
    592  1.41  hubertf 	printf("DANGER: OVER TEMPERATURE detected\nShutting down...\n");
    593  1.40      eeh 	delay(20);
    594  1.40      eeh 	cpu_reboot(RB_POWERDOWN|RB_HALT, NULL);
    595   1.1      eeh }
    596   1.1      eeh 
    597   1.1      eeh /*
    598   1.1      eeh  * Get interrupt attributes for an Sbus device.
    599   1.1      eeh  */
    600   1.1      eeh int
    601  1.22      mrg sbus_get_intr(sc, node, ipp, np, slot)
    602   1.1      eeh 	struct sbus_softc *sc;
    603   1.1      eeh 	int node;
    604   1.3      eeh 	struct sbus_intr **ipp;
    605   1.3      eeh 	int *np;
    606  1.22      mrg 	int slot;
    607   1.1      eeh {
    608   1.1      eeh 	int *ipl;
    609  1.22      mrg 	int n, i;
    610   1.1      eeh 	char buf[32];
    611   1.1      eeh 
    612   1.1      eeh 	/*
    613   1.1      eeh 	 * The `interrupts' property contains the Sbus interrupt level.
    614   1.1      eeh 	 */
    615   1.1      eeh 	ipl = NULL;
    616  1.45      eeh 	if (PROM_getprop(node, "interrupts", sizeof(int), np, (void **)&ipl) == 0) {
    617   1.3      eeh 		struct sbus_intr *ip;
    618  1.22      mrg 		int pri;
    619  1.22      mrg 
    620  1.10      eeh 		/* Default to interrupt level 2 -- otherwise unused */
    621  1.22      mrg 		pri = INTLEVENCODE(2);
    622  1.22      mrg 
    623  1.22      mrg 		/* Change format to an `struct sbus_intr' array */
    624   1.3      eeh 		ip = malloc(*np * sizeof(struct sbus_intr), M_DEVBUF, M_NOWAIT);
    625   1.3      eeh 		if (ip == NULL)
    626   1.3      eeh 			return (ENOMEM);
    627  1.22      mrg 
    628  1.22      mrg 		/*
    629  1.22      mrg 		 * Now things get ugly.  We need to take this value which is
    630   1.1      eeh 		 * the interrupt vector number and encode the IPL into it
    631   1.1      eeh 		 * somehow. Luckily, the interrupt vector has lots of free
    632  1.22      mrg 		 * space and we can easily stuff the IPL in there for a while.
    633   1.1      eeh 		 */
    634  1.45      eeh 		PROM_getpropstringA(node, "device_type", buf);
    635  1.22      mrg 		if (!buf[0])
    636  1.45      eeh 			PROM_getpropstringA(node, "name", buf);
    637  1.22      mrg 
    638  1.22      mrg 		for (i = 0; intrmap[i].in_class; i++)
    639   1.3      eeh 			if (strcmp(intrmap[i].in_class, buf) == 0) {
    640   1.3      eeh 				pri = INTLEVENCODE(intrmap[i].in_lev);
    641   1.1      eeh 				break;
    642   1.1      eeh 			}
    643  1.22      mrg 
    644  1.22      mrg 		/*
    645  1.22      mrg 		 * Sbus card devices need the slot number encoded into
    646  1.22      mrg 		 * the vector as this is generally not done.
    647  1.22      mrg 		 */
    648  1.22      mrg 		if ((ipl[0] & INTMAP_OBIO) == 0)
    649  1.22      mrg 			pri |= slot << 3;
    650  1.22      mrg 
    651   1.3      eeh 		for (n = 0; n < *np; n++) {
    652   1.3      eeh 			/*
    653   1.3      eeh 			 * We encode vector and priority into sbi_pri so we
    654   1.3      eeh 			 * can pass them as a unit.  This will go away if
    655   1.3      eeh 			 * sbus_establish ever takes an sbus_intr instead
    656   1.3      eeh 			 * of an integer level.
    657   1.3      eeh 			 * Stuff the real vector in sbi_vec.
    658   1.3      eeh 			 */
    659  1.22      mrg 
    660   1.3      eeh 			ip[n].sbi_pri = pri|ipl[n];
    661   1.3      eeh 			ip[n].sbi_vec = ipl[n];
    662   1.3      eeh 		}
    663   1.1      eeh 		free(ipl, M_DEVBUF);
    664   1.3      eeh 		*ipp = ip;
    665   1.1      eeh 	}
    666   1.1      eeh 
    667  1.22      mrg 	return (0);
    668   1.1      eeh }
    669   1.1      eeh 
    670   1.1      eeh 
    671   1.1      eeh /*
    672   1.1      eeh  * Install an interrupt handler for an Sbus device.
    673   1.1      eeh  */
    674   1.1      eeh void *
    675  1.35       pk sbus_intr_establish(t, pri, level, flags, handler, arg)
    676   1.1      eeh 	bus_space_tag_t t;
    677  1.35       pk 	int pri;
    678   1.1      eeh 	int level;
    679   1.1      eeh 	int flags;
    680   1.1      eeh 	int (*handler) __P((void *));
    681   1.1      eeh 	void *arg;
    682   1.1      eeh {
    683   1.1      eeh 	struct sbus_softc *sc = t->cookie;
    684   1.1      eeh 	struct intrhand *ih;
    685   1.1      eeh 	int ipl;
    686  1.35       pk 	long vec = pri;
    687   1.1      eeh 
    688   1.1      eeh 	ih = (struct intrhand *)
    689   1.1      eeh 		malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
    690   1.1      eeh 	if (ih == NULL)
    691   1.1      eeh 		return (NULL);
    692   1.1      eeh 
    693   1.1      eeh 	if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) != 0)
    694   1.8      eeh 		ipl = vec;
    695   1.8      eeh 	else if ((vec & SBUS_INTR_COMPAT) != 0)
    696   1.8      eeh 		ipl = vec & ~SBUS_INTR_COMPAT;
    697   1.1      eeh 	else {
    698   1.1      eeh 		/* Decode and remove IPL */
    699   1.8      eeh 		ipl = INTLEV(vec);
    700   1.8      eeh 		vec = INTVEC(vec);
    701  1.27      mrg 		DPRINTF(SDB_INTR,
    702  1.27      mrg 		    ("\nsbus: intr[%ld]%lx: %lx\nHunting for IRQ...\n",
    703  1.39      mrg 		    (long)ipl, (long)vec, (u_long)intrlev[vec]));
    704   1.8      eeh 		if ((vec & INTMAP_OBIO) == 0) {
    705   1.1      eeh 			/* We're in an SBUS slot */
    706   1.1      eeh 			/* Register the map and clear intr registers */
    707  1.22      mrg 
    708  1.35       pk 			int slot = INTSLOT(pri);
    709  1.22      mrg 
    710  1.22      mrg 			ih->ih_map = &(&sc->sc_sysio->sbus_slot0_int)[slot];
    711  1.22      mrg 			ih->ih_clr = &sc->sc_sysio->sbus0_clr_int[vec];
    712   1.1      eeh #ifdef DEBUG
    713  1.27      mrg 			if (sbus_debug & SDB_INTR) {
    714  1.22      mrg 				int64_t intrmap = *ih->ih_map;
    715   1.1      eeh 
    716  1.36      mrg 				printf("SBUS %lx IRQ as %llx in slot %d\n",
    717  1.22      mrg 				       (long)vec, (long long)intrmap, slot);
    718  1.36      mrg 				printf("\tmap addr %p clr addr %p\n",
    719  1.36      mrg 				    ih->ih_map, ih->ih_clr);
    720   1.1      eeh 			}
    721   1.1      eeh #endif
    722   1.1      eeh 			/* Enable the interrupt */
    723   1.8      eeh 			vec |= INTMAP_V;
    724   1.9      eeh 			/* Insert IGN */
    725   1.9      eeh 			vec |= sc->sc_ign;
    726  1.48      eeh 			/* XXXX */
    727  1.48      eeh 			*(ih->ih_map) = vec;
    728   1.1      eeh 		} else {
    729   1.1      eeh 			int64_t *intrptr = &sc->sc_sysio->scsi_int_map;
    730   1.1      eeh 			int64_t intrmap = 0;
    731   1.1      eeh 			int i;
    732   1.1      eeh 
    733   1.1      eeh 			/* Insert IGN */
    734   1.8      eeh 			vec |= sc->sc_ign;
    735  1.22      mrg 			for (i = 0; &intrptr[i] <=
    736  1.22      mrg 			    (int64_t *)&sc->sc_sysio->reserved_int_map &&
    737  1.22      mrg 			    INTVEC(intrmap = intrptr[i]) != INTVEC(vec); i++)
    738  1.22      mrg 				;
    739   1.8      eeh 			if (INTVEC(intrmap) == INTVEC(vec)) {
    740  1.27      mrg 				DPRINTF(SDB_INTR,
    741  1.36      mrg 				    ("OBIO %lx IRQ as %lx in slot %d\n",
    742  1.27      mrg 				    vec, (long)intrmap, i));
    743   1.1      eeh 				/* Register the map and clear intr registers */
    744   1.1      eeh 				ih->ih_map = &intrptr[i];
    745   1.1      eeh 				intrptr = (int64_t *)&sc->sc_sysio->scsi_clr_int;
    746   1.1      eeh 				ih->ih_clr = &intrptr[i];
    747   1.1      eeh 				/* Enable the interrupt */
    748   1.1      eeh 				intrmap |= INTMAP_V;
    749  1.48      eeh 				/* XXXX */
    750  1.48      eeh 				*(ih->ih_map) = intrmap;
    751  1.27      mrg 			} else
    752  1.27      mrg 				panic("IRQ not found!");
    753   1.1      eeh 		}
    754   1.1      eeh 	}
    755   1.1      eeh #ifdef DEBUG
    756  1.27      mrg 	if (sbus_debug & SDB_INTR) { long i; for (i = 0; i < 400000000; i++); }
    757   1.1      eeh #endif
    758   1.1      eeh 
    759   1.1      eeh 	ih->ih_fun = handler;
    760   1.1      eeh 	ih->ih_arg = arg;
    761   1.8      eeh 	ih->ih_number = vec;
    762   1.1      eeh 	ih->ih_pil = (1<<ipl);
    763  1.18      eeh 	intr_establish(ipl, ih);
    764   1.1      eeh 	return (ih);
    765   1.1      eeh }
    766   1.1      eeh 
    767   1.1      eeh static bus_space_tag_t
    768   1.1      eeh sbus_alloc_bustag(sc)
    769   1.1      eeh 	struct sbus_softc *sc;
    770   1.1      eeh {
    771   1.1      eeh 	bus_space_tag_t sbt;
    772   1.1      eeh 
    773   1.1      eeh 	sbt = (bus_space_tag_t)
    774   1.1      eeh 		malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
    775   1.1      eeh 	if (sbt == NULL)
    776   1.1      eeh 		return (NULL);
    777   1.1      eeh 
    778   1.1      eeh 	bzero(sbt, sizeof *sbt);
    779   1.1      eeh 	sbt->cookie = sc;
    780   1.1      eeh 	sbt->parent = sc->sc_bustag;
    781  1.12      eeh 	sbt->type = SBUS_BUS_SPACE;
    782   1.1      eeh 	sbt->sparc_bus_map = _sbus_bus_map;
    783  1.44      eeh 	sbt->sparc_bus_mmap = sc->sc_bustag->sparc_bus_mmap;
    784   1.1      eeh 	sbt->sparc_intr_establish = sbus_intr_establish;
    785   1.1      eeh 	return (sbt);
    786   1.1      eeh }
    787   1.1      eeh 
    788   1.1      eeh 
    789   1.1      eeh static bus_dma_tag_t
    790   1.1      eeh sbus_alloc_dmatag(sc)
    791   1.1      eeh 	struct sbus_softc *sc;
    792   1.1      eeh {
    793   1.1      eeh 	bus_dma_tag_t sdt, psdt = sc->sc_dmatag;
    794   1.1      eeh 
    795   1.1      eeh 	sdt = (bus_dma_tag_t)
    796   1.1      eeh 		malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
    797   1.1      eeh 	if (sdt == NULL)
    798   1.1      eeh 		/* Panic? */
    799   1.1      eeh 		return (psdt);
    800   1.1      eeh 
    801   1.1      eeh 	sdt->_cookie = sc;
    802   1.1      eeh 	sdt->_parent = psdt;
    803   1.1      eeh #define PCOPY(x)	sdt->x = psdt->x
    804   1.1      eeh 	PCOPY(_dmamap_create);
    805   1.1      eeh 	PCOPY(_dmamap_destroy);
    806   1.1      eeh 	sdt->_dmamap_load = sbus_dmamap_load;
    807   1.1      eeh 	PCOPY(_dmamap_load_mbuf);
    808   1.1      eeh 	PCOPY(_dmamap_load_uio);
    809  1.29      eeh 	sdt->_dmamap_load_raw = sbus_dmamap_load_raw;
    810   1.1      eeh 	sdt->_dmamap_unload = sbus_dmamap_unload;
    811   1.1      eeh 	sdt->_dmamap_sync = sbus_dmamap_sync;
    812   1.1      eeh 	sdt->_dmamem_alloc = sbus_dmamem_alloc;
    813   1.1      eeh 	sdt->_dmamem_free = sbus_dmamem_free;
    814   1.2      eeh 	sdt->_dmamem_map = sbus_dmamem_map;
    815   1.2      eeh 	sdt->_dmamem_unmap = sbus_dmamem_unmap;
    816   1.1      eeh 	PCOPY(_dmamem_mmap);
    817   1.1      eeh #undef	PCOPY
    818   1.1      eeh 	sc->sc_dmatag = sdt;
    819   1.1      eeh 	return (sdt);
    820   1.1      eeh }
    821   1.1      eeh 
    822   1.1      eeh int
    823  1.28      mrg sbus_dmamap_load(tag, map, buf, buflen, p, flags)
    824  1.28      mrg 	bus_dma_tag_t tag;
    825   1.1      eeh 	bus_dmamap_t map;
    826   1.1      eeh 	void *buf;
    827   1.1      eeh 	bus_size_t buflen;
    828   1.1      eeh 	struct proc *p;
    829   1.1      eeh 	int flags;
    830   1.1      eeh {
    831  1.28      mrg 	struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
    832   1.1      eeh 
    833  1.28      mrg 	return (iommu_dvmamap_load(tag, &sc->sc_is, map, buf, buflen, p, flags));
    834  1.29      eeh }
    835  1.29      eeh 
    836  1.29      eeh int
    837  1.29      eeh sbus_dmamap_load_raw(tag, map, segs, nsegs, size, flags)
    838  1.29      eeh 	bus_dma_tag_t tag;
    839  1.29      eeh 	bus_dmamap_t map;
    840  1.29      eeh 	bus_dma_segment_t *segs;
    841  1.29      eeh 	int nsegs;
    842  1.29      eeh 	bus_size_t size;
    843  1.29      eeh 	int flags;
    844  1.29      eeh {
    845  1.29      eeh 	struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
    846  1.29      eeh 
    847  1.34      mrg 	return (iommu_dvmamap_load_raw(tag, &sc->sc_is, map, segs, nsegs, flags, size));
    848   1.1      eeh }
    849   1.1      eeh 
    850   1.1      eeh void
    851  1.28      mrg sbus_dmamap_unload(tag, map)
    852  1.28      mrg 	bus_dma_tag_t tag;
    853   1.1      eeh 	bus_dmamap_t map;
    854   1.1      eeh {
    855  1.28      mrg 	struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
    856  1.12      eeh 
    857  1.28      mrg 	iommu_dvmamap_unload(tag, &sc->sc_is, map);
    858   1.1      eeh }
    859   1.1      eeh 
    860   1.1      eeh void
    861  1.28      mrg sbus_dmamap_sync(tag, map, offset, len, ops)
    862  1.28      mrg 	bus_dma_tag_t tag;
    863   1.1      eeh 	bus_dmamap_t map;
    864   1.1      eeh 	bus_addr_t offset;
    865   1.1      eeh 	bus_size_t len;
    866   1.1      eeh 	int ops;
    867   1.1      eeh {
    868  1.28      mrg 	struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
    869   1.1      eeh 
    870  1.30      eeh 	if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
    871  1.30      eeh 		/* Flush the CPU then the IOMMU */
    872  1.30      eeh 		bus_dmamap_sync(tag->_parent, map, offset, len, ops);
    873  1.30      eeh 		iommu_dvmamap_sync(tag, &sc->sc_is, map, offset, len, ops);
    874  1.30      eeh 	}
    875  1.30      eeh 	if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
    876  1.30      eeh 		/* Flush the IOMMU then the CPU */
    877  1.30      eeh 		iommu_dvmamap_sync(tag, &sc->sc_is, map, offset, len, ops);
    878  1.30      eeh 		bus_dmamap_sync(tag->_parent, map, offset, len, ops);
    879  1.30      eeh 	}
    880   1.1      eeh }
    881   1.1      eeh 
    882   1.1      eeh int
    883  1.28      mrg sbus_dmamem_alloc(tag, size, alignment, boundary, segs, nsegs, rsegs, flags)
    884  1.28      mrg 	bus_dma_tag_t tag;
    885  1.28      mrg 	bus_size_t size;
    886  1.28      mrg 	bus_size_t alignment;
    887  1.28      mrg 	bus_size_t boundary;
    888   1.1      eeh 	bus_dma_segment_t *segs;
    889   1.1      eeh 	int nsegs;
    890   1.1      eeh 	int *rsegs;
    891   1.1      eeh 	int flags;
    892   1.1      eeh {
    893  1.28      mrg 	struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
    894   1.1      eeh 
    895  1.28      mrg 	return (iommu_dvmamem_alloc(tag, &sc->sc_is, size, alignment, boundary,
    896  1.28      mrg 	    segs, nsegs, rsegs, flags));
    897   1.1      eeh }
    898   1.1      eeh 
    899   1.1      eeh void
    900  1.28      mrg sbus_dmamem_free(tag, segs, nsegs)
    901  1.28      mrg 	bus_dma_tag_t tag;
    902   1.1      eeh 	bus_dma_segment_t *segs;
    903   1.1      eeh 	int nsegs;
    904   1.1      eeh {
    905  1.28      mrg 	struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
    906   1.1      eeh 
    907  1.28      mrg 	iommu_dvmamem_free(tag, &sc->sc_is, segs, nsegs);
    908   1.1      eeh }
    909   1.1      eeh 
    910   1.2      eeh int
    911  1.28      mrg sbus_dmamem_map(tag, segs, nsegs, size, kvap, flags)
    912  1.28      mrg 	bus_dma_tag_t tag;
    913   1.2      eeh 	bus_dma_segment_t *segs;
    914   1.2      eeh 	int nsegs;
    915   1.2      eeh 	size_t size;
    916   1.2      eeh 	caddr_t *kvap;
    917   1.2      eeh 	int flags;
    918   1.2      eeh {
    919  1.28      mrg 	struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
    920   1.2      eeh 
    921  1.28      mrg 	return (iommu_dvmamem_map(tag, &sc->sc_is, segs, nsegs, size, kvap, flags));
    922   1.2      eeh }
    923   1.2      eeh 
    924   1.2      eeh void
    925  1.28      mrg sbus_dmamem_unmap(tag, kva, size)
    926  1.28      mrg 	bus_dma_tag_t tag;
    927   1.2      eeh 	caddr_t kva;
    928   1.2      eeh 	size_t size;
    929   1.2      eeh {
    930  1.28      mrg 	struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
    931  1.28      mrg 
    932  1.28      mrg 	iommu_dvmamem_unmap(tag, &sc->sc_is, kva, size);
    933   1.2      eeh }
    934