sbus.c revision 1.54 1 1.54 thorpej /* $NetBSD: sbus.c,v 1.54 2002/10/01 18:40:08 thorpej Exp $ */
2 1.1 eeh
3 1.50 eeh /*
4 1.50 eeh * Copyright (c) 1999-2002 Eduardo Horvath
5 1.1 eeh * All rights reserved.
6 1.1 eeh *
7 1.1 eeh * Redistribution and use in source and binary forms, with or without
8 1.1 eeh * modification, are permitted provided that the following conditions
9 1.1 eeh * are met:
10 1.1 eeh * 1. Redistributions of source code must retain the above copyright
11 1.1 eeh * notice, this list of conditions and the following disclaimer.
12 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 eeh * notice, this list of conditions and the following disclaimer in the
14 1.1 eeh * documentation and/or other materials provided with the distribution.
15 1.50 eeh * 3. The name of the author may not be used to endorse or promote products
16 1.50 eeh * derived from this software without specific prior written permission.
17 1.18 eeh *
18 1.50 eeh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.50 eeh * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.50 eeh * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.50 eeh * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.50 eeh * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.50 eeh * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.50 eeh * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.50 eeh * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.50 eeh * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.18 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.18 eeh * SUCH DAMAGE.
29 1.18 eeh */
30 1.18 eeh
31 1.18 eeh
32 1.18 eeh /*
33 1.1 eeh * Sbus stuff.
34 1.1 eeh */
35 1.8 eeh #include "opt_ddb.h"
36 1.1 eeh
37 1.1 eeh #include <sys/param.h>
38 1.12 eeh #include <sys/extent.h>
39 1.1 eeh #include <sys/malloc.h>
40 1.1 eeh #include <sys/systm.h>
41 1.1 eeh #include <sys/device.h>
42 1.40 eeh #include <sys/reboot.h>
43 1.1 eeh
44 1.1 eeh #include <machine/bus.h>
45 1.50 eeh #include <machine/openfirm.h>
46 1.50 eeh
47 1.25 mrg #include <sparc64/sparc64/cache.h>
48 1.13 mrg #include <sparc64/dev/iommureg.h>
49 1.17 mrg #include <sparc64/dev/iommuvar.h>
50 1.1 eeh #include <sparc64/dev/sbusreg.h>
51 1.7 pk #include <dev/sbus/sbusvar.h>
52 1.1 eeh
53 1.44 eeh #include <uvm/uvm_prot.h>
54 1.44 eeh
55 1.1 eeh #include <machine/autoconf.h>
56 1.1 eeh #include <machine/cpu.h>
57 1.8 eeh #include <machine/sparc64.h>
58 1.1 eeh
59 1.1 eeh #ifdef DEBUG
60 1.1 eeh #define SDB_DVMA 0x1
61 1.1 eeh #define SDB_INTR 0x2
62 1.27 mrg int sbus_debug = 0;
63 1.27 mrg #define DPRINTF(l, s) do { if (sbus_debug & l) printf s; } while (0)
64 1.27 mrg #else
65 1.27 mrg #define DPRINTF(l, s)
66 1.1 eeh #endif
67 1.1 eeh
68 1.1 eeh void sbusreset __P((int));
69 1.1 eeh
70 1.1 eeh static bus_space_tag_t sbus_alloc_bustag __P((struct sbus_softc *));
71 1.1 eeh static bus_dma_tag_t sbus_alloc_dmatag __P((struct sbus_softc *));
72 1.3 eeh static int sbus_get_intr __P((struct sbus_softc *, int,
73 1.51 thorpej struct openprom_intr **, int *, int));
74 1.40 eeh static int sbus_overtemp __P((void *));
75 1.1 eeh static int _sbus_bus_map __P((
76 1.1 eeh bus_space_tag_t,
77 1.1 eeh bus_addr_t, /*offset*/
78 1.1 eeh bus_size_t, /*size*/
79 1.1 eeh int, /*flags*/
80 1.47 eeh vaddr_t, /* XXX unused -- compat w/sparc */
81 1.1 eeh bus_space_handle_t *));
82 1.1 eeh static void *sbus_intr_establish __P((
83 1.1 eeh bus_space_tag_t,
84 1.35 pk int, /*Sbus interrupt level*/
85 1.35 pk int, /*`device class' priority*/
86 1.1 eeh int, /*flags*/
87 1.1 eeh int (*) __P((void *)), /*handler*/
88 1.1 eeh void *)); /*handler arg*/
89 1.1 eeh
90 1.1 eeh
91 1.1 eeh /* autoconfiguration driver */
92 1.1 eeh int sbus_match __P((struct device *, struct cfdata *, void *));
93 1.1 eeh void sbus_attach __P((struct device *, struct device *, void *));
94 1.1 eeh
95 1.1 eeh
96 1.54 thorpej CFATTACH_DECL(sbus, sizeof(struct sbus_softc),
97 1.54 thorpej sbus_match, sbus_attach, NULL, NULL)
98 1.1 eeh
99 1.1 eeh extern struct cfdriver sbus_cd;
100 1.1 eeh
101 1.1 eeh /*
102 1.1 eeh * DVMA routines
103 1.1 eeh */
104 1.1 eeh int sbus_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
105 1.1 eeh bus_size_t, struct proc *, int));
106 1.1 eeh void sbus_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
107 1.29 eeh int sbus_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
108 1.29 eeh bus_dma_segment_t *, int, bus_size_t, int));
109 1.1 eeh void sbus_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
110 1.1 eeh bus_size_t, int));
111 1.1 eeh int sbus_dmamem_alloc __P((bus_dma_tag_t tag, bus_size_t size,
112 1.1 eeh bus_size_t alignment, bus_size_t boundary,
113 1.28 mrg bus_dma_segment_t *segs, int nsegs, int *rsegs,
114 1.28 mrg int flags));
115 1.1 eeh void sbus_dmamem_free __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
116 1.1 eeh int nsegs));
117 1.2 eeh int sbus_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
118 1.2 eeh int nsegs, size_t size, caddr_t *kvap, int flags));
119 1.2 eeh void sbus_dmamem_unmap __P((bus_dma_tag_t tag, caddr_t kva,
120 1.2 eeh size_t size));
121 1.1 eeh
122 1.1 eeh /*
123 1.1 eeh * Child devices receive the Sbus interrupt level in their attach
124 1.1 eeh * arguments. We translate these to CPU IPLs using the following
125 1.1 eeh * tables. Note: obio bus interrupt levels are identical to the
126 1.1 eeh * processor IPL.
127 1.1 eeh *
128 1.1 eeh * The second set of tables is used when the Sbus interrupt level
129 1.1 eeh * cannot be had from the PROM as an `interrupt' property. We then
130 1.1 eeh * fall back on the `intr' property which contains the CPU IPL.
131 1.1 eeh */
132 1.1 eeh
133 1.1 eeh /*
134 1.1 eeh * This value is or'ed into the attach args' interrupt level cookie
135 1.1 eeh * if the interrupt level comes from an `intr' property, i.e. it is
136 1.1 eeh * not an Sbus interrupt level.
137 1.1 eeh */
138 1.1 eeh #define SBUS_INTR_COMPAT 0x80000000
139 1.1 eeh
140 1.1 eeh
141 1.1 eeh /*
142 1.1 eeh * Print the location of some sbus-attached device (called just
143 1.1 eeh * before attaching that device). If `sbus' is not NULL, the
144 1.1 eeh * device was found but not configured; print the sbus as well.
145 1.1 eeh * Return UNCONF (config_find ignores this if the device was configured).
146 1.1 eeh */
147 1.1 eeh int
148 1.1 eeh sbus_print(args, busname)
149 1.1 eeh void *args;
150 1.1 eeh const char *busname;
151 1.1 eeh {
152 1.1 eeh struct sbus_attach_args *sa = args;
153 1.3 eeh int i;
154 1.1 eeh
155 1.1 eeh if (busname)
156 1.1 eeh printf("%s at %s", sa->sa_name, busname);
157 1.8 eeh printf(" slot %ld offset 0x%lx", (long)sa->sa_slot,
158 1.8 eeh (u_long)sa->sa_offset);
159 1.22 mrg for (i = 0; i < sa->sa_nintr; i++) {
160 1.51 thorpej struct openprom_intr *sbi = &sa->sa_intr[i];
161 1.1 eeh
162 1.8 eeh printf(" vector %lx ipl %ld",
163 1.51 thorpej (u_long)sbi->oi_vec,
164 1.51 thorpej (long)INTLEV(sbi->oi_pri));
165 1.1 eeh }
166 1.1 eeh return (UNCONF);
167 1.1 eeh }
168 1.1 eeh
169 1.1 eeh int
170 1.1 eeh sbus_match(parent, cf, aux)
171 1.1 eeh struct device *parent;
172 1.1 eeh struct cfdata *cf;
173 1.1 eeh void *aux;
174 1.1 eeh {
175 1.1 eeh struct mainbus_attach_args *ma = aux;
176 1.1 eeh
177 1.52 thorpej return (strcmp(cf->cf_name, ma->ma_name) == 0);
178 1.1 eeh }
179 1.1 eeh
180 1.1 eeh /*
181 1.1 eeh * Attach an Sbus.
182 1.1 eeh */
183 1.1 eeh void
184 1.1 eeh sbus_attach(parent, self, aux)
185 1.1 eeh struct device *parent;
186 1.1 eeh struct device *self;
187 1.1 eeh void *aux;
188 1.1 eeh {
189 1.9 eeh struct sbus_softc *sc = (struct sbus_softc *)self;
190 1.1 eeh struct mainbus_attach_args *ma = aux;
191 1.40 eeh struct intrhand *ih;
192 1.40 eeh int ipl;
193 1.27 mrg char *name;
194 1.1 eeh int node = ma->ma_node;
195 1.1 eeh int node0, error;
196 1.1 eeh bus_space_tag_t sbt;
197 1.1 eeh struct sbus_attach_args sa;
198 1.1 eeh
199 1.1 eeh sc->sc_bustag = ma->ma_bustag;
200 1.1 eeh sc->sc_dmatag = ma->ma_dmatag;
201 1.48 eeh sc->sc_ign = ma->ma_interrupts[0] & INTMAP_IGN;
202 1.1 eeh
203 1.48 eeh /* XXXX Use sysio PROM mappings for interrupt vector regs. */
204 1.48 eeh sparc_promaddr_to_handle(sc->sc_bustag, ma->ma_address[0], &sc->sc_bh);
205 1.48 eeh sc->sc_sysio = (struct sysioreg *)bus_space_vaddr(sc->sc_bustag,
206 1.49 eeh sc->sc_bh);
207 1.48 eeh
208 1.48 eeh #ifdef _LP64
209 1.48 eeh /*
210 1.48 eeh * 32-bit kernels use virtual addresses for bus space operations
211 1.48 eeh * so we may as well use the prom VA.
212 1.48 eeh *
213 1.48 eeh * 64-bit kernels use physical addresses for bus space operations
214 1.48 eeh * so mapping this in again will reduce TLB thrashing.
215 1.48 eeh */
216 1.48 eeh if (bus_space_map(sc->sc_bustag, ma->ma_reg[0].ur_paddr,
217 1.48 eeh ma->ma_reg[0].ur_len, 0, &sc->sc_bh) != 0) {
218 1.48 eeh printf("%s: cannot map registers\n", self->dv_xname);
219 1.48 eeh return;
220 1.48 eeh }
221 1.48 eeh #endif
222 1.1 eeh
223 1.1 eeh /*
224 1.1 eeh * Record clock frequency for synchronous SCSI.
225 1.1 eeh * IS THIS THE CORRECT DEFAULT??
226 1.1 eeh */
227 1.48 eeh sc->sc_clockfreq = PROM_getpropint(node, "clock-frequency",
228 1.48 eeh 25*1000*1000);
229 1.1 eeh printf(": clock = %s MHz\n", clockfreq(sc->sc_clockfreq));
230 1.1 eeh
231 1.1 eeh sbt = sbus_alloc_bustag(sc);
232 1.1 eeh sc->sc_dmatag = sbus_alloc_dmatag(sc);
233 1.1 eeh
234 1.1 eeh /*
235 1.1 eeh * Get the SBus burst transfer size if burst transfers are supported
236 1.1 eeh */
237 1.45 eeh sc->sc_burst = PROM_getpropint(node, "burst-sizes", 0);
238 1.1 eeh
239 1.1 eeh /*
240 1.1 eeh * Collect address translations from the OBP.
241 1.1 eeh */
242 1.51 thorpej error = PROM_getprop(node, "ranges", sizeof(struct openprom_range),
243 1.1 eeh &sc->sc_nrange, (void **)&sc->sc_range);
244 1.16 eeh if (error)
245 1.1 eeh panic("%s: error getting ranges property", sc->sc_dev.dv_xname);
246 1.1 eeh
247 1.48 eeh /* initialize the IOMMU */
248 1.17 mrg
249 1.17 mrg /* punch in our copies */
250 1.17 mrg sc->sc_is.is_bustag = sc->sc_bustag;
251 1.48 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
252 1.48 eeh (vaddr_t)&((struct sysioreg *)NULL)->sys_iommu,
253 1.48 eeh sizeof (struct iommureg), &sc->sc_is.is_iommu);
254 1.50 eeh
255 1.50 eeh /* initialize our strbuf_ctl */
256 1.50 eeh sc->sc_is.is_sb[0] = &sc->sc_sb;
257 1.50 eeh sc->sc_sb.sb_is = &sc->sc_is;
258 1.48 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
259 1.48 eeh (vaddr_t)&((struct sysioreg *)NULL)->sys_strbuf,
260 1.50 eeh sizeof (struct iommu_strbuf), &sc->sc_sb.sb_sb);
261 1.50 eeh /* Point sb_flush to our flush buffer. */
262 1.50 eeh sc->sc_sb.sb_flush = &sc->sc_flush;
263 1.16 eeh
264 1.27 mrg /* give us a nice name.. */
265 1.27 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
266 1.27 mrg if (name == 0)
267 1.27 mrg panic("couldn't malloc iommu name");
268 1.27 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
269 1.27 mrg
270 1.43 eeh iommu_init(name, &sc->sc_is, 0, -1);
271 1.12 eeh
272 1.40 eeh /* Enable the over temp intr */
273 1.40 eeh ih = (struct intrhand *)
274 1.40 eeh malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
275 1.40 eeh ih->ih_map = &sc->sc_sysio->therm_int_map;
276 1.40 eeh ih->ih_clr = NULL; /* &sc->sc_sysio->therm_clr_int; */
277 1.40 eeh ih->ih_fun = sbus_overtemp;
278 1.40 eeh ipl = 1;
279 1.40 eeh ih->ih_pil = (1<<ipl);
280 1.40 eeh ih->ih_number = INTVEC(*(ih->ih_map));
281 1.40 eeh intr_establish(ipl, ih);
282 1.40 eeh *(ih->ih_map) |= INTMAP_V;
283 1.40 eeh
284 1.42 mrg /*
285 1.42 mrg * Note: the stupid SBUS IOMMU ignores the high bits of an address, so a
286 1.42 mrg * NULL DMA pointer will be translated by the first page of the IOTSB.
287 1.42 mrg * To avoid bugs we'll alloc and ignore the first entry in the IOTSB.
288 1.42 mrg */
289 1.42 mrg {
290 1.42 mrg u_long dummy;
291 1.42 mrg
292 1.42 mrg if (extent_alloc_subregion(sc->sc_is.is_dvmamap,
293 1.42 mrg sc->sc_is.is_dvmabase, sc->sc_is.is_dvmabase + NBPG, NBPG,
294 1.42 mrg NBPG, 0, EX_NOWAIT|EX_BOUNDZERO, (u_long *)&dummy) != 0)
295 1.42 mrg panic("sbus iommu: can't toss first dvma page");
296 1.42 mrg }
297 1.42 mrg
298 1.12 eeh /*
299 1.1 eeh * Loop through ROM children, fixing any relative addresses
300 1.1 eeh * and then configuring each device.
301 1.1 eeh * `specials' is an array of device names that are treated
302 1.1 eeh * specially:
303 1.1 eeh */
304 1.50 eeh node0 = OF_child(node);
305 1.50 eeh for (node = node0; node; node = OF_peer(node)) {
306 1.45 eeh char *name = PROM_getpropstring(node, "name");
307 1.1 eeh
308 1.1 eeh if (sbus_setup_attach_args(sc, sbt, sc->sc_dmatag,
309 1.23 pk node, &sa) != 0) {
310 1.1 eeh printf("sbus_attach: %s: incomplete\n", name);
311 1.1 eeh continue;
312 1.1 eeh }
313 1.1 eeh (void) config_found(&sc->sc_dev, (void *)&sa, sbus_print);
314 1.3 eeh sbus_destroy_attach_args(&sa);
315 1.1 eeh }
316 1.1 eeh }
317 1.1 eeh
318 1.1 eeh int
319 1.23 pk sbus_setup_attach_args(sc, bustag, dmatag, node, sa)
320 1.1 eeh struct sbus_softc *sc;
321 1.1 eeh bus_space_tag_t bustag;
322 1.1 eeh bus_dma_tag_t dmatag;
323 1.1 eeh int node;
324 1.1 eeh struct sbus_attach_args *sa;
325 1.1 eeh {
326 1.51 thorpej /*struct openprom_addr sbusreg;*/
327 1.3 eeh /*int base;*/
328 1.1 eeh int error;
329 1.3 eeh int n;
330 1.1 eeh
331 1.1 eeh bzero(sa, sizeof(struct sbus_attach_args));
332 1.45 eeh error = PROM_getprop(node, "name", 1, &n, (void **)&sa->sa_name);
333 1.3 eeh if (error != 0)
334 1.3 eeh return (error);
335 1.3 eeh sa->sa_name[n] = '\0';
336 1.3 eeh
337 1.1 eeh sa->sa_bustag = bustag;
338 1.1 eeh sa->sa_dmatag = dmatag;
339 1.1 eeh sa->sa_node = node;
340 1.37 eeh sa->sa_frequency = sc->sc_clockfreq;
341 1.1 eeh
342 1.51 thorpej error = PROM_getprop(node, "reg", sizeof(struct openprom_addr),
343 1.3 eeh &sa->sa_nreg, (void **)&sa->sa_reg);
344 1.3 eeh if (error != 0) {
345 1.3 eeh char buf[32];
346 1.3 eeh if (error != ENOENT ||
347 1.3 eeh !node_has_property(node, "device_type") ||
348 1.45 eeh strcmp(PROM_getpropstringA(node, "device_type", buf),
349 1.3 eeh "hierarchical") != 0)
350 1.3 eeh return (error);
351 1.3 eeh }
352 1.3 eeh for (n = 0; n < sa->sa_nreg; n++) {
353 1.3 eeh /* Convert to relative addressing, if necessary */
354 1.51 thorpej u_int32_t base = sa->sa_reg[n].oa_base;
355 1.3 eeh if (SBUS_ABS(base)) {
356 1.51 thorpej sa->sa_reg[n].oa_space = SBUS_ABS_TO_SLOT(base);
357 1.51 thorpej sa->sa_reg[n].oa_base = SBUS_ABS_TO_OFFSET(base);
358 1.3 eeh }
359 1.1 eeh }
360 1.1 eeh
361 1.22 mrg if ((error = sbus_get_intr(sc, node, &sa->sa_intr, &sa->sa_nintr,
362 1.22 mrg sa->sa_slot)) != 0)
363 1.1 eeh return (error);
364 1.1 eeh
365 1.45 eeh error = PROM_getprop(node, "address", sizeof(u_int32_t),
366 1.3 eeh &sa->sa_npromvaddrs, (void **)&sa->sa_promvaddrs);
367 1.3 eeh if (error != 0 && error != ENOENT)
368 1.1 eeh return (error);
369 1.1 eeh
370 1.1 eeh return (0);
371 1.1 eeh }
372 1.1 eeh
373 1.3 eeh void
374 1.3 eeh sbus_destroy_attach_args(sa)
375 1.3 eeh struct sbus_attach_args *sa;
376 1.3 eeh {
377 1.3 eeh if (sa->sa_name != NULL)
378 1.3 eeh free(sa->sa_name, M_DEVBUF);
379 1.3 eeh
380 1.3 eeh if (sa->sa_nreg != 0)
381 1.3 eeh free(sa->sa_reg, M_DEVBUF);
382 1.3 eeh
383 1.3 eeh if (sa->sa_intr)
384 1.3 eeh free(sa->sa_intr, M_DEVBUF);
385 1.3 eeh
386 1.3 eeh if (sa->sa_promvaddrs)
387 1.8 eeh free((void *)sa->sa_promvaddrs, M_DEVBUF);
388 1.3 eeh
389 1.27 mrg bzero(sa, sizeof(struct sbus_attach_args)); /*DEBUG*/
390 1.3 eeh }
391 1.3 eeh
392 1.3 eeh
393 1.1 eeh int
394 1.47 eeh _sbus_bus_map(t, addr, size, flags, v, hp)
395 1.1 eeh bus_space_tag_t t;
396 1.47 eeh bus_addr_t addr;
397 1.1 eeh bus_size_t size;
398 1.1 eeh int flags;
399 1.47 eeh vaddr_t v;
400 1.1 eeh bus_space_handle_t *hp;
401 1.1 eeh {
402 1.1 eeh struct sbus_softc *sc = t->cookie;
403 1.47 eeh int64_t slot = BUS_ADDR_IOSPACE(addr);
404 1.47 eeh int64_t offset = BUS_ADDR_PADDR(addr);
405 1.1 eeh int i;
406 1.1 eeh
407 1.1 eeh for (i = 0; i < sc->sc_nrange; i++) {
408 1.1 eeh bus_addr_t paddr;
409 1.1 eeh
410 1.51 thorpej if (sc->sc_range[i].or_child_space != slot)
411 1.1 eeh continue;
412 1.1 eeh
413 1.1 eeh /* We've found the connection to the parent bus */
414 1.51 thorpej paddr = sc->sc_range[i].or_parent_base + offset;
415 1.51 thorpej paddr |= ((bus_addr_t)sc->sc_range[i].or_parent_space<<32);
416 1.27 mrg DPRINTF(SDB_DVMA,
417 1.27 mrg ("\n_sbus_bus_map: mapping paddr slot %lx offset %lx poffset %lx paddr %lx\n",
418 1.51 thorpej (long)slot, (long)offset,
419 1.51 thorpej (long)sc->sc_range[i].or_parent_base,
420 1.27 mrg (long)paddr));
421 1.47 eeh return (bus_space_map(sc->sc_bustag, paddr, size, flags, hp));
422 1.1 eeh }
423 1.1 eeh
424 1.1 eeh return (EINVAL);
425 1.1 eeh }
426 1.1 eeh
427 1.44 eeh
428 1.44 eeh bus_addr_t
429 1.44 eeh sbus_bus_addr(t, btype, offset)
430 1.44 eeh bus_space_tag_t t;
431 1.44 eeh u_int btype;
432 1.44 eeh u_int offset;
433 1.44 eeh {
434 1.44 eeh bus_addr_t baddr;
435 1.44 eeh int slot = btype;
436 1.44 eeh struct sbus_softc *sc = t->cookie;
437 1.44 eeh int i;
438 1.44 eeh
439 1.44 eeh for (i = 0; i < sc->sc_nrange; i++) {
440 1.51 thorpej if (sc->sc_range[i].or_child_space != slot)
441 1.44 eeh continue;
442 1.44 eeh
443 1.51 thorpej baddr = sc->sc_range[i].or_parent_base + offset;
444 1.51 thorpej baddr |= ((bus_addr_t)sc->sc_range[i].or_parent_space<<32);
445 1.1 eeh }
446 1.1 eeh
447 1.44 eeh return (baddr);
448 1.1 eeh }
449 1.1 eeh
450 1.1 eeh
451 1.1 eeh /*
452 1.1 eeh * Each attached device calls sbus_establish after it initializes
453 1.1 eeh * its sbusdev portion.
454 1.1 eeh */
455 1.1 eeh void
456 1.1 eeh sbus_establish(sd, dev)
457 1.1 eeh register struct sbusdev *sd;
458 1.1 eeh register struct device *dev;
459 1.1 eeh {
460 1.1 eeh register struct sbus_softc *sc;
461 1.1 eeh register struct device *curdev;
462 1.1 eeh
463 1.1 eeh /*
464 1.1 eeh * We have to look for the sbus by name, since it is not necessarily
465 1.1 eeh * our immediate parent (i.e. sun4m /iommu/sbus/espdma/esp)
466 1.1 eeh * We don't just use the device structure of the above-attached
467 1.1 eeh * sbus, since we might (in the future) support multiple sbus's.
468 1.1 eeh */
469 1.1 eeh for (curdev = dev->dv_parent; ; curdev = curdev->dv_parent) {
470 1.1 eeh if (!curdev || !curdev->dv_xname)
471 1.1 eeh panic("sbus_establish: can't find sbus parent for %s",
472 1.1 eeh sd->sd_dev->dv_xname
473 1.1 eeh ? sd->sd_dev->dv_xname
474 1.1 eeh : "<unknown>" );
475 1.1 eeh
476 1.1 eeh if (strncmp(curdev->dv_xname, "sbus", 4) == 0)
477 1.1 eeh break;
478 1.1 eeh }
479 1.1 eeh sc = (struct sbus_softc *) curdev;
480 1.1 eeh
481 1.1 eeh sd->sd_dev = dev;
482 1.1 eeh sd->sd_bchain = sc->sc_sbdev;
483 1.1 eeh sc->sc_sbdev = sd;
484 1.1 eeh }
485 1.1 eeh
486 1.1 eeh /*
487 1.33 mrg * Reset the given sbus.
488 1.1 eeh */
489 1.1 eeh void
490 1.1 eeh sbusreset(sbus)
491 1.1 eeh int sbus;
492 1.1 eeh {
493 1.1 eeh register struct sbusdev *sd;
494 1.1 eeh struct sbus_softc *sc = sbus_cd.cd_devs[sbus];
495 1.1 eeh struct device *dev;
496 1.1 eeh
497 1.1 eeh printf("reset %s:", sc->sc_dev.dv_xname);
498 1.1 eeh for (sd = sc->sc_sbdev; sd != NULL; sd = sd->sd_bchain) {
499 1.1 eeh if (sd->sd_reset) {
500 1.1 eeh dev = sd->sd_dev;
501 1.1 eeh (*sd->sd_reset)(dev);
502 1.1 eeh printf(" %s", dev->dv_xname);
503 1.1 eeh }
504 1.1 eeh }
505 1.1 eeh /* Reload iommu regs */
506 1.17 mrg iommu_reset(&sc->sc_is);
507 1.40 eeh }
508 1.40 eeh
509 1.40 eeh /*
510 1.40 eeh * Handle an overtemp situation.
511 1.41 hubertf *
512 1.41 hubertf * SPARCs have temperature sensors which generate interrupts
513 1.41 hubertf * if the machine's temperature exceeds a certain threshold.
514 1.41 hubertf * This handles the interrupt and powers off the machine.
515 1.41 hubertf * The same needs to be done to PCI controller drivers.
516 1.40 eeh */
517 1.40 eeh int
518 1.40 eeh sbus_overtemp(arg)
519 1.40 eeh void *arg;
520 1.40 eeh {
521 1.40 eeh /* Should try a clean shutdown first */
522 1.41 hubertf printf("DANGER: OVER TEMPERATURE detected\nShutting down...\n");
523 1.40 eeh delay(20);
524 1.40 eeh cpu_reboot(RB_POWERDOWN|RB_HALT, NULL);
525 1.1 eeh }
526 1.1 eeh
527 1.1 eeh /*
528 1.1 eeh * Get interrupt attributes for an Sbus device.
529 1.1 eeh */
530 1.1 eeh int
531 1.22 mrg sbus_get_intr(sc, node, ipp, np, slot)
532 1.1 eeh struct sbus_softc *sc;
533 1.1 eeh int node;
534 1.51 thorpej struct openprom_intr **ipp;
535 1.3 eeh int *np;
536 1.22 mrg int slot;
537 1.1 eeh {
538 1.1 eeh int *ipl;
539 1.22 mrg int n, i;
540 1.1 eeh char buf[32];
541 1.1 eeh
542 1.1 eeh /*
543 1.1 eeh * The `interrupts' property contains the Sbus interrupt level.
544 1.1 eeh */
545 1.1 eeh ipl = NULL;
546 1.45 eeh if (PROM_getprop(node, "interrupts", sizeof(int), np, (void **)&ipl) == 0) {
547 1.51 thorpej struct openprom_intr *ip;
548 1.22 mrg int pri;
549 1.22 mrg
550 1.10 eeh /* Default to interrupt level 2 -- otherwise unused */
551 1.22 mrg pri = INTLEVENCODE(2);
552 1.22 mrg
553 1.22 mrg /* Change format to an `struct sbus_intr' array */
554 1.51 thorpej ip = malloc(*np * sizeof(struct openprom_intr), M_DEVBUF,
555 1.51 thorpej M_NOWAIT);
556 1.3 eeh if (ip == NULL)
557 1.3 eeh return (ENOMEM);
558 1.22 mrg
559 1.22 mrg /*
560 1.22 mrg * Now things get ugly. We need to take this value which is
561 1.1 eeh * the interrupt vector number and encode the IPL into it
562 1.1 eeh * somehow. Luckily, the interrupt vector has lots of free
563 1.22 mrg * space and we can easily stuff the IPL in there for a while.
564 1.1 eeh */
565 1.45 eeh PROM_getpropstringA(node, "device_type", buf);
566 1.22 mrg if (!buf[0])
567 1.45 eeh PROM_getpropstringA(node, "name", buf);
568 1.22 mrg
569 1.22 mrg for (i = 0; intrmap[i].in_class; i++)
570 1.3 eeh if (strcmp(intrmap[i].in_class, buf) == 0) {
571 1.3 eeh pri = INTLEVENCODE(intrmap[i].in_lev);
572 1.1 eeh break;
573 1.1 eeh }
574 1.22 mrg
575 1.22 mrg /*
576 1.22 mrg * Sbus card devices need the slot number encoded into
577 1.22 mrg * the vector as this is generally not done.
578 1.22 mrg */
579 1.22 mrg if ((ipl[0] & INTMAP_OBIO) == 0)
580 1.22 mrg pri |= slot << 3;
581 1.22 mrg
582 1.3 eeh for (n = 0; n < *np; n++) {
583 1.3 eeh /*
584 1.3 eeh * We encode vector and priority into sbi_pri so we
585 1.3 eeh * can pass them as a unit. This will go away if
586 1.3 eeh * sbus_establish ever takes an sbus_intr instead
587 1.3 eeh * of an integer level.
588 1.3 eeh * Stuff the real vector in sbi_vec.
589 1.3 eeh */
590 1.22 mrg
591 1.51 thorpej ip[n].oi_pri = pri|ipl[n];
592 1.51 thorpej ip[n].oi_vec = ipl[n];
593 1.3 eeh }
594 1.1 eeh free(ipl, M_DEVBUF);
595 1.3 eeh *ipp = ip;
596 1.1 eeh }
597 1.1 eeh
598 1.22 mrg return (0);
599 1.1 eeh }
600 1.1 eeh
601 1.1 eeh
602 1.1 eeh /*
603 1.1 eeh * Install an interrupt handler for an Sbus device.
604 1.1 eeh */
605 1.1 eeh void *
606 1.35 pk sbus_intr_establish(t, pri, level, flags, handler, arg)
607 1.1 eeh bus_space_tag_t t;
608 1.35 pk int pri;
609 1.1 eeh int level;
610 1.1 eeh int flags;
611 1.1 eeh int (*handler) __P((void *));
612 1.1 eeh void *arg;
613 1.1 eeh {
614 1.1 eeh struct sbus_softc *sc = t->cookie;
615 1.1 eeh struct intrhand *ih;
616 1.1 eeh int ipl;
617 1.35 pk long vec = pri;
618 1.1 eeh
619 1.1 eeh ih = (struct intrhand *)
620 1.1 eeh malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
621 1.1 eeh if (ih == NULL)
622 1.1 eeh return (NULL);
623 1.1 eeh
624 1.1 eeh if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) != 0)
625 1.8 eeh ipl = vec;
626 1.8 eeh else if ((vec & SBUS_INTR_COMPAT) != 0)
627 1.8 eeh ipl = vec & ~SBUS_INTR_COMPAT;
628 1.1 eeh else {
629 1.1 eeh /* Decode and remove IPL */
630 1.8 eeh ipl = INTLEV(vec);
631 1.8 eeh vec = INTVEC(vec);
632 1.27 mrg DPRINTF(SDB_INTR,
633 1.27 mrg ("\nsbus: intr[%ld]%lx: %lx\nHunting for IRQ...\n",
634 1.39 mrg (long)ipl, (long)vec, (u_long)intrlev[vec]));
635 1.8 eeh if ((vec & INTMAP_OBIO) == 0) {
636 1.1 eeh /* We're in an SBUS slot */
637 1.1 eeh /* Register the map and clear intr registers */
638 1.22 mrg
639 1.35 pk int slot = INTSLOT(pri);
640 1.22 mrg
641 1.22 mrg ih->ih_map = &(&sc->sc_sysio->sbus_slot0_int)[slot];
642 1.22 mrg ih->ih_clr = &sc->sc_sysio->sbus0_clr_int[vec];
643 1.1 eeh #ifdef DEBUG
644 1.27 mrg if (sbus_debug & SDB_INTR) {
645 1.22 mrg int64_t intrmap = *ih->ih_map;
646 1.1 eeh
647 1.36 mrg printf("SBUS %lx IRQ as %llx in slot %d\n",
648 1.22 mrg (long)vec, (long long)intrmap, slot);
649 1.36 mrg printf("\tmap addr %p clr addr %p\n",
650 1.36 mrg ih->ih_map, ih->ih_clr);
651 1.1 eeh }
652 1.1 eeh #endif
653 1.1 eeh /* Enable the interrupt */
654 1.8 eeh vec |= INTMAP_V;
655 1.9 eeh /* Insert IGN */
656 1.9 eeh vec |= sc->sc_ign;
657 1.48 eeh /* XXXX */
658 1.48 eeh *(ih->ih_map) = vec;
659 1.1 eeh } else {
660 1.1 eeh int64_t *intrptr = &sc->sc_sysio->scsi_int_map;
661 1.1 eeh int64_t intrmap = 0;
662 1.1 eeh int i;
663 1.1 eeh
664 1.1 eeh /* Insert IGN */
665 1.8 eeh vec |= sc->sc_ign;
666 1.22 mrg for (i = 0; &intrptr[i] <=
667 1.22 mrg (int64_t *)&sc->sc_sysio->reserved_int_map &&
668 1.22 mrg INTVEC(intrmap = intrptr[i]) != INTVEC(vec); i++)
669 1.22 mrg ;
670 1.8 eeh if (INTVEC(intrmap) == INTVEC(vec)) {
671 1.27 mrg DPRINTF(SDB_INTR,
672 1.36 mrg ("OBIO %lx IRQ as %lx in slot %d\n",
673 1.27 mrg vec, (long)intrmap, i));
674 1.1 eeh /* Register the map and clear intr registers */
675 1.1 eeh ih->ih_map = &intrptr[i];
676 1.1 eeh intrptr = (int64_t *)&sc->sc_sysio->scsi_clr_int;
677 1.1 eeh ih->ih_clr = &intrptr[i];
678 1.1 eeh /* Enable the interrupt */
679 1.1 eeh intrmap |= INTMAP_V;
680 1.48 eeh /* XXXX */
681 1.48 eeh *(ih->ih_map) = intrmap;
682 1.27 mrg } else
683 1.27 mrg panic("IRQ not found!");
684 1.1 eeh }
685 1.1 eeh }
686 1.1 eeh #ifdef DEBUG
687 1.27 mrg if (sbus_debug & SDB_INTR) { long i; for (i = 0; i < 400000000; i++); }
688 1.1 eeh #endif
689 1.1 eeh
690 1.1 eeh ih->ih_fun = handler;
691 1.1 eeh ih->ih_arg = arg;
692 1.8 eeh ih->ih_number = vec;
693 1.1 eeh ih->ih_pil = (1<<ipl);
694 1.18 eeh intr_establish(ipl, ih);
695 1.1 eeh return (ih);
696 1.1 eeh }
697 1.1 eeh
698 1.1 eeh static bus_space_tag_t
699 1.1 eeh sbus_alloc_bustag(sc)
700 1.1 eeh struct sbus_softc *sc;
701 1.1 eeh {
702 1.1 eeh bus_space_tag_t sbt;
703 1.1 eeh
704 1.1 eeh sbt = (bus_space_tag_t)
705 1.1 eeh malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
706 1.1 eeh if (sbt == NULL)
707 1.1 eeh return (NULL);
708 1.1 eeh
709 1.1 eeh bzero(sbt, sizeof *sbt);
710 1.1 eeh sbt->cookie = sc;
711 1.1 eeh sbt->parent = sc->sc_bustag;
712 1.12 eeh sbt->type = SBUS_BUS_SPACE;
713 1.1 eeh sbt->sparc_bus_map = _sbus_bus_map;
714 1.44 eeh sbt->sparc_bus_mmap = sc->sc_bustag->sparc_bus_mmap;
715 1.1 eeh sbt->sparc_intr_establish = sbus_intr_establish;
716 1.1 eeh return (sbt);
717 1.1 eeh }
718 1.1 eeh
719 1.1 eeh
720 1.1 eeh static bus_dma_tag_t
721 1.1 eeh sbus_alloc_dmatag(sc)
722 1.1 eeh struct sbus_softc *sc;
723 1.1 eeh {
724 1.1 eeh bus_dma_tag_t sdt, psdt = sc->sc_dmatag;
725 1.1 eeh
726 1.1 eeh sdt = (bus_dma_tag_t)
727 1.1 eeh malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
728 1.1 eeh if (sdt == NULL)
729 1.1 eeh /* Panic? */
730 1.1 eeh return (psdt);
731 1.1 eeh
732 1.1 eeh sdt->_cookie = sc;
733 1.1 eeh sdt->_parent = psdt;
734 1.1 eeh #define PCOPY(x) sdt->x = psdt->x
735 1.1 eeh PCOPY(_dmamap_create);
736 1.1 eeh PCOPY(_dmamap_destroy);
737 1.1 eeh sdt->_dmamap_load = sbus_dmamap_load;
738 1.1 eeh PCOPY(_dmamap_load_mbuf);
739 1.1 eeh PCOPY(_dmamap_load_uio);
740 1.29 eeh sdt->_dmamap_load_raw = sbus_dmamap_load_raw;
741 1.1 eeh sdt->_dmamap_unload = sbus_dmamap_unload;
742 1.1 eeh sdt->_dmamap_sync = sbus_dmamap_sync;
743 1.1 eeh sdt->_dmamem_alloc = sbus_dmamem_alloc;
744 1.1 eeh sdt->_dmamem_free = sbus_dmamem_free;
745 1.2 eeh sdt->_dmamem_map = sbus_dmamem_map;
746 1.2 eeh sdt->_dmamem_unmap = sbus_dmamem_unmap;
747 1.1 eeh PCOPY(_dmamem_mmap);
748 1.1 eeh #undef PCOPY
749 1.1 eeh sc->sc_dmatag = sdt;
750 1.1 eeh return (sdt);
751 1.1 eeh }
752 1.1 eeh
753 1.1 eeh int
754 1.28 mrg sbus_dmamap_load(tag, map, buf, buflen, p, flags)
755 1.28 mrg bus_dma_tag_t tag;
756 1.1 eeh bus_dmamap_t map;
757 1.1 eeh void *buf;
758 1.1 eeh bus_size_t buflen;
759 1.1 eeh struct proc *p;
760 1.1 eeh int flags;
761 1.1 eeh {
762 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
763 1.1 eeh
764 1.50 eeh return (iommu_dvmamap_load(tag, &sc->sc_sb, map, buf, buflen, p, flags));
765 1.29 eeh }
766 1.29 eeh
767 1.29 eeh int
768 1.29 eeh sbus_dmamap_load_raw(tag, map, segs, nsegs, size, flags)
769 1.29 eeh bus_dma_tag_t tag;
770 1.29 eeh bus_dmamap_t map;
771 1.29 eeh bus_dma_segment_t *segs;
772 1.29 eeh int nsegs;
773 1.29 eeh bus_size_t size;
774 1.29 eeh int flags;
775 1.29 eeh {
776 1.29 eeh struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
777 1.29 eeh
778 1.50 eeh return (iommu_dvmamap_load_raw(tag, &sc->sc_sb, map, segs, nsegs, flags, size));
779 1.1 eeh }
780 1.1 eeh
781 1.1 eeh void
782 1.28 mrg sbus_dmamap_unload(tag, map)
783 1.28 mrg bus_dma_tag_t tag;
784 1.1 eeh bus_dmamap_t map;
785 1.1 eeh {
786 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
787 1.12 eeh
788 1.50 eeh iommu_dvmamap_unload(tag, &sc->sc_sb, map);
789 1.1 eeh }
790 1.1 eeh
791 1.1 eeh void
792 1.28 mrg sbus_dmamap_sync(tag, map, offset, len, ops)
793 1.28 mrg bus_dma_tag_t tag;
794 1.1 eeh bus_dmamap_t map;
795 1.1 eeh bus_addr_t offset;
796 1.1 eeh bus_size_t len;
797 1.1 eeh int ops;
798 1.1 eeh {
799 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
800 1.1 eeh
801 1.30 eeh if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
802 1.30 eeh /* Flush the CPU then the IOMMU */
803 1.30 eeh bus_dmamap_sync(tag->_parent, map, offset, len, ops);
804 1.50 eeh iommu_dvmamap_sync(tag, &sc->sc_sb, map, offset, len, ops);
805 1.30 eeh }
806 1.30 eeh if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
807 1.30 eeh /* Flush the IOMMU then the CPU */
808 1.50 eeh iommu_dvmamap_sync(tag, &sc->sc_sb, map, offset, len, ops);
809 1.30 eeh bus_dmamap_sync(tag->_parent, map, offset, len, ops);
810 1.30 eeh }
811 1.1 eeh }
812 1.1 eeh
813 1.1 eeh int
814 1.28 mrg sbus_dmamem_alloc(tag, size, alignment, boundary, segs, nsegs, rsegs, flags)
815 1.28 mrg bus_dma_tag_t tag;
816 1.28 mrg bus_size_t size;
817 1.28 mrg bus_size_t alignment;
818 1.28 mrg bus_size_t boundary;
819 1.1 eeh bus_dma_segment_t *segs;
820 1.1 eeh int nsegs;
821 1.1 eeh int *rsegs;
822 1.1 eeh int flags;
823 1.1 eeh {
824 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
825 1.1 eeh
826 1.50 eeh return (iommu_dvmamem_alloc(tag, &sc->sc_sb, size, alignment, boundary,
827 1.28 mrg segs, nsegs, rsegs, flags));
828 1.1 eeh }
829 1.1 eeh
830 1.1 eeh void
831 1.28 mrg sbus_dmamem_free(tag, segs, nsegs)
832 1.28 mrg bus_dma_tag_t tag;
833 1.1 eeh bus_dma_segment_t *segs;
834 1.1 eeh int nsegs;
835 1.1 eeh {
836 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
837 1.1 eeh
838 1.50 eeh iommu_dvmamem_free(tag, &sc->sc_sb, segs, nsegs);
839 1.1 eeh }
840 1.1 eeh
841 1.2 eeh int
842 1.28 mrg sbus_dmamem_map(tag, segs, nsegs, size, kvap, flags)
843 1.28 mrg bus_dma_tag_t tag;
844 1.2 eeh bus_dma_segment_t *segs;
845 1.2 eeh int nsegs;
846 1.2 eeh size_t size;
847 1.2 eeh caddr_t *kvap;
848 1.2 eeh int flags;
849 1.2 eeh {
850 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
851 1.2 eeh
852 1.50 eeh return (iommu_dvmamem_map(tag, &sc->sc_sb, segs, nsegs, size, kvap, flags));
853 1.2 eeh }
854 1.2 eeh
855 1.2 eeh void
856 1.28 mrg sbus_dmamem_unmap(tag, kva, size)
857 1.28 mrg bus_dma_tag_t tag;
858 1.2 eeh caddr_t kva;
859 1.2 eeh size_t size;
860 1.2 eeh {
861 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
862 1.28 mrg
863 1.50 eeh iommu_dvmamem_unmap(tag, &sc->sc_sb, kva, size);
864 1.2 eeh }
865