sbus.c revision 1.74 1 1.74 martin /* $NetBSD: sbus.c,v 1.74 2006/02/01 20:21:38 martin Exp $ */
2 1.1 eeh
3 1.50 eeh /*
4 1.50 eeh * Copyright (c) 1999-2002 Eduardo Horvath
5 1.1 eeh * All rights reserved.
6 1.1 eeh *
7 1.1 eeh * Redistribution and use in source and binary forms, with or without
8 1.1 eeh * modification, are permitted provided that the following conditions
9 1.1 eeh * are met:
10 1.1 eeh * 1. Redistributions of source code must retain the above copyright
11 1.1 eeh * notice, this list of conditions and the following disclaimer.
12 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 eeh * notice, this list of conditions and the following disclaimer in the
14 1.1 eeh * documentation and/or other materials provided with the distribution.
15 1.50 eeh * 3. The name of the author may not be used to endorse or promote products
16 1.50 eeh * derived from this software without specific prior written permission.
17 1.18 eeh *
18 1.50 eeh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.50 eeh * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.50 eeh * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.50 eeh * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.50 eeh * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.50 eeh * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.50 eeh * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.50 eeh * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.50 eeh * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.18 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.18 eeh * SUCH DAMAGE.
29 1.18 eeh */
30 1.18 eeh
31 1.18 eeh
32 1.18 eeh /*
33 1.1 eeh * Sbus stuff.
34 1.1 eeh */
35 1.61 lukem
36 1.61 lukem #include <sys/cdefs.h>
37 1.74 martin __KERNEL_RCSID(0, "$NetBSD: sbus.c,v 1.74 2006/02/01 20:21:38 martin Exp $");
38 1.61 lukem
39 1.8 eeh #include "opt_ddb.h"
40 1.1 eeh
41 1.1 eeh #include <sys/param.h>
42 1.12 eeh #include <sys/extent.h>
43 1.1 eeh #include <sys/malloc.h>
44 1.1 eeh #include <sys/systm.h>
45 1.1 eeh #include <sys/device.h>
46 1.40 eeh #include <sys/reboot.h>
47 1.1 eeh
48 1.1 eeh #include <machine/bus.h>
49 1.50 eeh #include <machine/openfirm.h>
50 1.50 eeh
51 1.25 mrg #include <sparc64/sparc64/cache.h>
52 1.13 mrg #include <sparc64/dev/iommureg.h>
53 1.17 mrg #include <sparc64/dev/iommuvar.h>
54 1.1 eeh #include <sparc64/dev/sbusreg.h>
55 1.7 pk #include <dev/sbus/sbusvar.h>
56 1.1 eeh
57 1.59 thorpej #include <uvm/uvm_extern.h>
58 1.44 eeh
59 1.1 eeh #include <machine/autoconf.h>
60 1.1 eeh #include <machine/cpu.h>
61 1.8 eeh #include <machine/sparc64.h>
62 1.1 eeh
63 1.1 eeh #ifdef DEBUG
64 1.1 eeh #define SDB_DVMA 0x1
65 1.1 eeh #define SDB_INTR 0x2
66 1.27 mrg int sbus_debug = 0;
67 1.27 mrg #define DPRINTF(l, s) do { if (sbus_debug & l) printf s; } while (0)
68 1.27 mrg #else
69 1.27 mrg #define DPRINTF(l, s)
70 1.1 eeh #endif
71 1.1 eeh
72 1.1 eeh void sbusreset __P((int));
73 1.1 eeh
74 1.1 eeh static bus_dma_tag_t sbus_alloc_dmatag __P((struct sbus_softc *));
75 1.3 eeh static int sbus_get_intr __P((struct sbus_softc *, int,
76 1.51 thorpej struct openprom_intr **, int *, int));
77 1.40 eeh static int sbus_overtemp __P((void *));
78 1.1 eeh static int _sbus_bus_map __P((
79 1.1 eeh bus_space_tag_t,
80 1.1 eeh bus_addr_t, /*offset*/
81 1.1 eeh bus_size_t, /*size*/
82 1.1 eeh int, /*flags*/
83 1.47 eeh vaddr_t, /* XXX unused -- compat w/sparc */
84 1.1 eeh bus_space_handle_t *));
85 1.1 eeh static void *sbus_intr_establish __P((
86 1.1 eeh bus_space_tag_t,
87 1.35 pk int, /*Sbus interrupt level*/
88 1.35 pk int, /*`device class' priority*/
89 1.1 eeh int (*) __P((void *)), /*handler*/
90 1.56 pk void *, /*handler arg*/
91 1.56 pk void (*) __P((void)))); /*optional fast trap*/
92 1.1 eeh
93 1.1 eeh
94 1.1 eeh /* autoconfiguration driver */
95 1.1 eeh int sbus_match __P((struct device *, struct cfdata *, void *));
96 1.1 eeh void sbus_attach __P((struct device *, struct device *, void *));
97 1.1 eeh
98 1.1 eeh
99 1.54 thorpej CFATTACH_DECL(sbus, sizeof(struct sbus_softc),
100 1.55 thorpej sbus_match, sbus_attach, NULL, NULL);
101 1.1 eeh
102 1.1 eeh extern struct cfdriver sbus_cd;
103 1.1 eeh
104 1.1 eeh /*
105 1.1 eeh * DVMA routines
106 1.1 eeh */
107 1.1 eeh int sbus_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
108 1.1 eeh bus_size_t, struct proc *, int));
109 1.1 eeh void sbus_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
110 1.29 eeh int sbus_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
111 1.29 eeh bus_dma_segment_t *, int, bus_size_t, int));
112 1.1 eeh void sbus_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
113 1.1 eeh bus_size_t, int));
114 1.1 eeh int sbus_dmamem_alloc __P((bus_dma_tag_t tag, bus_size_t size,
115 1.1 eeh bus_size_t alignment, bus_size_t boundary,
116 1.28 mrg bus_dma_segment_t *segs, int nsegs, int *rsegs,
117 1.28 mrg int flags));
118 1.1 eeh void sbus_dmamem_free __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
119 1.1 eeh int nsegs));
120 1.2 eeh int sbus_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
121 1.2 eeh int nsegs, size_t size, caddr_t *kvap, int flags));
122 1.2 eeh void sbus_dmamem_unmap __P((bus_dma_tag_t tag, caddr_t kva,
123 1.2 eeh size_t size));
124 1.1 eeh
125 1.1 eeh /*
126 1.1 eeh * Child devices receive the Sbus interrupt level in their attach
127 1.1 eeh * arguments. We translate these to CPU IPLs using the following
128 1.1 eeh * tables. Note: obio bus interrupt levels are identical to the
129 1.1 eeh * processor IPL.
130 1.1 eeh *
131 1.1 eeh * The second set of tables is used when the Sbus interrupt level
132 1.1 eeh * cannot be had from the PROM as an `interrupt' property. We then
133 1.1 eeh * fall back on the `intr' property which contains the CPU IPL.
134 1.1 eeh */
135 1.1 eeh
136 1.1 eeh /*
137 1.1 eeh * This value is or'ed into the attach args' interrupt level cookie
138 1.1 eeh * if the interrupt level comes from an `intr' property, i.e. it is
139 1.1 eeh * not an Sbus interrupt level.
140 1.1 eeh */
141 1.1 eeh #define SBUS_INTR_COMPAT 0x80000000
142 1.1 eeh
143 1.1 eeh
144 1.1 eeh /*
145 1.1 eeh * Print the location of some sbus-attached device (called just
146 1.1 eeh * before attaching that device). If `sbus' is not NULL, the
147 1.1 eeh * device was found but not configured; print the sbus as well.
148 1.1 eeh * Return UNCONF (config_find ignores this if the device was configured).
149 1.1 eeh */
150 1.1 eeh int
151 1.1 eeh sbus_print(args, busname)
152 1.1 eeh void *args;
153 1.1 eeh const char *busname;
154 1.1 eeh {
155 1.1 eeh struct sbus_attach_args *sa = args;
156 1.3 eeh int i;
157 1.1 eeh
158 1.1 eeh if (busname)
159 1.58 thorpej aprint_normal("%s at %s", sa->sa_name, busname);
160 1.58 thorpej aprint_normal(" slot %ld offset 0x%lx", (long)sa->sa_slot,
161 1.8 eeh (u_long)sa->sa_offset);
162 1.22 mrg for (i = 0; i < sa->sa_nintr; i++) {
163 1.51 thorpej struct openprom_intr *sbi = &sa->sa_intr[i];
164 1.1 eeh
165 1.58 thorpej aprint_normal(" vector %lx ipl %ld",
166 1.51 thorpej (u_long)sbi->oi_vec,
167 1.51 thorpej (long)INTLEV(sbi->oi_pri));
168 1.1 eeh }
169 1.1 eeh return (UNCONF);
170 1.1 eeh }
171 1.1 eeh
172 1.1 eeh int
173 1.1 eeh sbus_match(parent, cf, aux)
174 1.1 eeh struct device *parent;
175 1.1 eeh struct cfdata *cf;
176 1.1 eeh void *aux;
177 1.1 eeh {
178 1.1 eeh struct mainbus_attach_args *ma = aux;
179 1.1 eeh
180 1.52 thorpej return (strcmp(cf->cf_name, ma->ma_name) == 0);
181 1.1 eeh }
182 1.1 eeh
183 1.1 eeh /*
184 1.1 eeh * Attach an Sbus.
185 1.1 eeh */
186 1.1 eeh void
187 1.1 eeh sbus_attach(parent, self, aux)
188 1.1 eeh struct device *parent;
189 1.1 eeh struct device *self;
190 1.1 eeh void *aux;
191 1.1 eeh {
192 1.9 eeh struct sbus_softc *sc = (struct sbus_softc *)self;
193 1.1 eeh struct mainbus_attach_args *ma = aux;
194 1.40 eeh struct intrhand *ih;
195 1.40 eeh int ipl;
196 1.27 mrg char *name;
197 1.1 eeh int node = ma->ma_node;
198 1.1 eeh int node0, error;
199 1.1 eeh bus_space_tag_t sbt;
200 1.1 eeh struct sbus_attach_args sa;
201 1.1 eeh
202 1.1 eeh sc->sc_bustag = ma->ma_bustag;
203 1.1 eeh sc->sc_dmatag = ma->ma_dmatag;
204 1.48 eeh sc->sc_ign = ma->ma_interrupts[0] & INTMAP_IGN;
205 1.1 eeh
206 1.48 eeh /* XXXX Use sysio PROM mappings for interrupt vector regs. */
207 1.48 eeh sparc_promaddr_to_handle(sc->sc_bustag, ma->ma_address[0], &sc->sc_bh);
208 1.48 eeh sc->sc_sysio = (struct sysioreg *)bus_space_vaddr(sc->sc_bustag,
209 1.49 eeh sc->sc_bh);
210 1.48 eeh
211 1.48 eeh #ifdef _LP64
212 1.48 eeh /*
213 1.48 eeh * 32-bit kernels use virtual addresses for bus space operations
214 1.48 eeh * so we may as well use the prom VA.
215 1.48 eeh *
216 1.48 eeh * 64-bit kernels use physical addresses for bus space operations
217 1.48 eeh * so mapping this in again will reduce TLB thrashing.
218 1.48 eeh */
219 1.48 eeh if (bus_space_map(sc->sc_bustag, ma->ma_reg[0].ur_paddr,
220 1.48 eeh ma->ma_reg[0].ur_len, 0, &sc->sc_bh) != 0) {
221 1.48 eeh printf("%s: cannot map registers\n", self->dv_xname);
222 1.48 eeh return;
223 1.48 eeh }
224 1.48 eeh #endif
225 1.1 eeh
226 1.1 eeh /*
227 1.1 eeh * Record clock frequency for synchronous SCSI.
228 1.1 eeh * IS THIS THE CORRECT DEFAULT??
229 1.1 eeh */
230 1.67 pk sc->sc_clockfreq = prom_getpropint(node, "clock-frequency",
231 1.48 eeh 25*1000*1000);
232 1.1 eeh printf(": clock = %s MHz\n", clockfreq(sc->sc_clockfreq));
233 1.1 eeh
234 1.69 pk sbt = bus_space_tag_alloc(sc->sc_bustag, sc);
235 1.69 pk sbt->type = SBUS_BUS_SPACE;
236 1.69 pk sbt->sparc_bus_map = _sbus_bus_map;
237 1.69 pk sbt->sparc_intr_establish = sbus_intr_establish;
238 1.69 pk
239 1.1 eeh sc->sc_dmatag = sbus_alloc_dmatag(sc);
240 1.1 eeh
241 1.1 eeh /*
242 1.1 eeh * Get the SBus burst transfer size if burst transfers are supported
243 1.1 eeh */
244 1.67 pk sc->sc_burst = prom_getpropint(node, "burst-sizes", 0);
245 1.1 eeh
246 1.1 eeh /*
247 1.1 eeh * Collect address translations from the OBP.
248 1.1 eeh */
249 1.67 pk error = prom_getprop(node, "ranges", sizeof(struct openprom_range),
250 1.69 pk &sbt->nranges, &sbt->ranges);
251 1.16 eeh if (error)
252 1.1 eeh panic("%s: error getting ranges property", sc->sc_dev.dv_xname);
253 1.1 eeh
254 1.48 eeh /* initialize the IOMMU */
255 1.17 mrg
256 1.17 mrg /* punch in our copies */
257 1.17 mrg sc->sc_is.is_bustag = sc->sc_bustag;
258 1.48 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
259 1.48 eeh (vaddr_t)&((struct sysioreg *)NULL)->sys_iommu,
260 1.48 eeh sizeof (struct iommureg), &sc->sc_is.is_iommu);
261 1.50 eeh
262 1.50 eeh /* initialize our strbuf_ctl */
263 1.50 eeh sc->sc_is.is_sb[0] = &sc->sc_sb;
264 1.50 eeh sc->sc_sb.sb_is = &sc->sc_is;
265 1.48 eeh bus_space_subregion(sc->sc_bustag, sc->sc_bh,
266 1.48 eeh (vaddr_t)&((struct sysioreg *)NULL)->sys_strbuf,
267 1.50 eeh sizeof (struct iommu_strbuf), &sc->sc_sb.sb_sb);
268 1.50 eeh /* Point sb_flush to our flush buffer. */
269 1.50 eeh sc->sc_sb.sb_flush = &sc->sc_flush;
270 1.16 eeh
271 1.27 mrg /* give us a nice name.. */
272 1.27 mrg name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
273 1.27 mrg if (name == 0)
274 1.27 mrg panic("couldn't malloc iommu name");
275 1.27 mrg snprintf(name, 32, "%s dvma", sc->sc_dev.dv_xname);
276 1.27 mrg
277 1.43 eeh iommu_init(name, &sc->sc_is, 0, -1);
278 1.12 eeh
279 1.40 eeh /* Enable the over temp intr */
280 1.40 eeh ih = (struct intrhand *)
281 1.40 eeh malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
282 1.40 eeh ih->ih_map = &sc->sc_sysio->therm_int_map;
283 1.40 eeh ih->ih_clr = NULL; /* &sc->sc_sysio->therm_clr_int; */
284 1.40 eeh ih->ih_fun = sbus_overtemp;
285 1.40 eeh ipl = 1;
286 1.40 eeh ih->ih_pil = (1<<ipl);
287 1.40 eeh ih->ih_number = INTVEC(*(ih->ih_map));
288 1.40 eeh intr_establish(ipl, ih);
289 1.74 martin *(ih->ih_map) |= INTMAP_V|(CPU_UPAID << INTMAP_TID_SHIFT);
290 1.40 eeh
291 1.42 mrg /*
292 1.42 mrg * Note: the stupid SBUS IOMMU ignores the high bits of an address, so a
293 1.42 mrg * NULL DMA pointer will be translated by the first page of the IOTSB.
294 1.42 mrg * To avoid bugs we'll alloc and ignore the first entry in the IOTSB.
295 1.42 mrg */
296 1.42 mrg {
297 1.42 mrg u_long dummy;
298 1.42 mrg
299 1.42 mrg if (extent_alloc_subregion(sc->sc_is.is_dvmamap,
300 1.59 thorpej sc->sc_is.is_dvmabase, sc->sc_is.is_dvmabase + PAGE_SIZE,
301 1.59 thorpej PAGE_SIZE, PAGE_SIZE, 0, EX_NOWAIT|EX_BOUNDZERO,
302 1.59 thorpej (u_long *)&dummy) != 0)
303 1.42 mrg panic("sbus iommu: can't toss first dvma page");
304 1.42 mrg }
305 1.42 mrg
306 1.12 eeh /*
307 1.1 eeh * Loop through ROM children, fixing any relative addresses
308 1.1 eeh * and then configuring each device.
309 1.1 eeh * `specials' is an array of device names that are treated
310 1.1 eeh * specially:
311 1.1 eeh */
312 1.50 eeh node0 = OF_child(node);
313 1.50 eeh for (node = node0; node; node = OF_peer(node)) {
314 1.72 christos char *name1 = prom_getpropstring(node, "name");
315 1.1 eeh
316 1.1 eeh if (sbus_setup_attach_args(sc, sbt, sc->sc_dmatag,
317 1.23 pk node, &sa) != 0) {
318 1.72 christos printf("sbus_attach: %s: incomplete\n", name1);
319 1.1 eeh continue;
320 1.1 eeh }
321 1.1 eeh (void) config_found(&sc->sc_dev, (void *)&sa, sbus_print);
322 1.3 eeh sbus_destroy_attach_args(&sa);
323 1.1 eeh }
324 1.1 eeh }
325 1.1 eeh
326 1.1 eeh int
327 1.23 pk sbus_setup_attach_args(sc, bustag, dmatag, node, sa)
328 1.1 eeh struct sbus_softc *sc;
329 1.1 eeh bus_space_tag_t bustag;
330 1.1 eeh bus_dma_tag_t dmatag;
331 1.1 eeh int node;
332 1.1 eeh struct sbus_attach_args *sa;
333 1.1 eeh {
334 1.51 thorpej /*struct openprom_addr sbusreg;*/
335 1.3 eeh /*int base;*/
336 1.1 eeh int error;
337 1.3 eeh int n;
338 1.1 eeh
339 1.65 martin memset(sa, 0, sizeof(struct sbus_attach_args));
340 1.68 martin n = 0;
341 1.67 pk error = prom_getprop(node, "name", 1, &n, &sa->sa_name);
342 1.3 eeh if (error != 0)
343 1.3 eeh return (error);
344 1.3 eeh sa->sa_name[n] = '\0';
345 1.3 eeh
346 1.1 eeh sa->sa_bustag = bustag;
347 1.1 eeh sa->sa_dmatag = dmatag;
348 1.1 eeh sa->sa_node = node;
349 1.37 eeh sa->sa_frequency = sc->sc_clockfreq;
350 1.1 eeh
351 1.67 pk error = prom_getprop(node, "reg", sizeof(struct openprom_addr),
352 1.62 mrg &sa->sa_nreg, &sa->sa_reg);
353 1.3 eeh if (error != 0) {
354 1.3 eeh char buf[32];
355 1.3 eeh if (error != ENOENT ||
356 1.3 eeh !node_has_property(node, "device_type") ||
357 1.67 pk strcmp(prom_getpropstringA(node, "device_type", buf, sizeof buf),
358 1.3 eeh "hierarchical") != 0)
359 1.3 eeh return (error);
360 1.3 eeh }
361 1.3 eeh for (n = 0; n < sa->sa_nreg; n++) {
362 1.3 eeh /* Convert to relative addressing, if necessary */
363 1.51 thorpej u_int32_t base = sa->sa_reg[n].oa_base;
364 1.3 eeh if (SBUS_ABS(base)) {
365 1.51 thorpej sa->sa_reg[n].oa_space = SBUS_ABS_TO_SLOT(base);
366 1.51 thorpej sa->sa_reg[n].oa_base = SBUS_ABS_TO_OFFSET(base);
367 1.3 eeh }
368 1.1 eeh }
369 1.1 eeh
370 1.22 mrg if ((error = sbus_get_intr(sc, node, &sa->sa_intr, &sa->sa_nintr,
371 1.22 mrg sa->sa_slot)) != 0)
372 1.1 eeh return (error);
373 1.1 eeh
374 1.67 pk error = prom_getprop(node, "address", sizeof(u_int32_t),
375 1.62 mrg &sa->sa_npromvaddrs, &sa->sa_promvaddrs);
376 1.3 eeh if (error != 0 && error != ENOENT)
377 1.1 eeh return (error);
378 1.1 eeh
379 1.1 eeh return (0);
380 1.1 eeh }
381 1.1 eeh
382 1.3 eeh void
383 1.3 eeh sbus_destroy_attach_args(sa)
384 1.3 eeh struct sbus_attach_args *sa;
385 1.3 eeh {
386 1.3 eeh if (sa->sa_name != NULL)
387 1.3 eeh free(sa->sa_name, M_DEVBUF);
388 1.3 eeh
389 1.3 eeh if (sa->sa_nreg != 0)
390 1.3 eeh free(sa->sa_reg, M_DEVBUF);
391 1.3 eeh
392 1.3 eeh if (sa->sa_intr)
393 1.3 eeh free(sa->sa_intr, M_DEVBUF);
394 1.3 eeh
395 1.3 eeh if (sa->sa_promvaddrs)
396 1.8 eeh free((void *)sa->sa_promvaddrs, M_DEVBUF);
397 1.3 eeh
398 1.65 martin memset(sa, 0, sizeof(struct sbus_attach_args)); /*DEBUG*/
399 1.3 eeh }
400 1.3 eeh
401 1.3 eeh
402 1.1 eeh int
403 1.47 eeh _sbus_bus_map(t, addr, size, flags, v, hp)
404 1.1 eeh bus_space_tag_t t;
405 1.47 eeh bus_addr_t addr;
406 1.1 eeh bus_size_t size;
407 1.1 eeh int flags;
408 1.47 eeh vaddr_t v;
409 1.1 eeh bus_space_handle_t *hp;
410 1.1 eeh {
411 1.69 pk int error;
412 1.1 eeh
413 1.70 pk if (t->ranges != NULL) {
414 1.70 pk if ((error = bus_space_translate_address_generic(
415 1.70 pk t->ranges, t->nranges, &addr)) != 0)
416 1.70 pk return (error);
417 1.70 pk }
418 1.1 eeh
419 1.69 pk return (bus_space_map(t->parent, addr, size, flags, hp));
420 1.1 eeh }
421 1.1 eeh
422 1.44 eeh
423 1.44 eeh bus_addr_t
424 1.44 eeh sbus_bus_addr(t, btype, offset)
425 1.44 eeh bus_space_tag_t t;
426 1.44 eeh u_int btype;
427 1.44 eeh u_int offset;
428 1.44 eeh {
429 1.44 eeh int slot = btype;
430 1.69 pk struct openprom_range *rp;
431 1.44 eeh int i;
432 1.44 eeh
433 1.69 pk for (i = 0; i < t->nranges; i++) {
434 1.69 pk rp = &t->ranges[i];
435 1.69 pk if (rp->or_child_space != slot)
436 1.44 eeh continue;
437 1.44 eeh
438 1.71 chs return BUS_ADDR(rp->or_parent_space,
439 1.71 chs rp->or_parent_base + offset);
440 1.1 eeh }
441 1.1 eeh
442 1.69 pk return (0);
443 1.1 eeh }
444 1.1 eeh
445 1.1 eeh
446 1.1 eeh /*
447 1.1 eeh * Each attached device calls sbus_establish after it initializes
448 1.1 eeh * its sbusdev portion.
449 1.1 eeh */
450 1.1 eeh void
451 1.1 eeh sbus_establish(sd, dev)
452 1.1 eeh register struct sbusdev *sd;
453 1.1 eeh register struct device *dev;
454 1.1 eeh {
455 1.1 eeh register struct sbus_softc *sc;
456 1.1 eeh register struct device *curdev;
457 1.1 eeh
458 1.1 eeh /*
459 1.1 eeh * We have to look for the sbus by name, since it is not necessarily
460 1.1 eeh * our immediate parent (i.e. sun4m /iommu/sbus/espdma/esp)
461 1.1 eeh * We don't just use the device structure of the above-attached
462 1.1 eeh * sbus, since we might (in the future) support multiple sbus's.
463 1.1 eeh */
464 1.1 eeh for (curdev = dev->dv_parent; ; curdev = curdev->dv_parent) {
465 1.1 eeh if (!curdev || !curdev->dv_xname)
466 1.1 eeh panic("sbus_establish: can't find sbus parent for %s",
467 1.1 eeh sd->sd_dev->dv_xname
468 1.1 eeh ? sd->sd_dev->dv_xname
469 1.1 eeh : "<unknown>" );
470 1.1 eeh
471 1.1 eeh if (strncmp(curdev->dv_xname, "sbus", 4) == 0)
472 1.1 eeh break;
473 1.1 eeh }
474 1.1 eeh sc = (struct sbus_softc *) curdev;
475 1.1 eeh
476 1.1 eeh sd->sd_dev = dev;
477 1.1 eeh sd->sd_bchain = sc->sc_sbdev;
478 1.1 eeh sc->sc_sbdev = sd;
479 1.1 eeh }
480 1.1 eeh
481 1.1 eeh /*
482 1.33 mrg * Reset the given sbus.
483 1.1 eeh */
484 1.1 eeh void
485 1.1 eeh sbusreset(sbus)
486 1.1 eeh int sbus;
487 1.1 eeh {
488 1.1 eeh register struct sbusdev *sd;
489 1.1 eeh struct sbus_softc *sc = sbus_cd.cd_devs[sbus];
490 1.1 eeh struct device *dev;
491 1.1 eeh
492 1.1 eeh printf("reset %s:", sc->sc_dev.dv_xname);
493 1.1 eeh for (sd = sc->sc_sbdev; sd != NULL; sd = sd->sd_bchain) {
494 1.1 eeh if (sd->sd_reset) {
495 1.1 eeh dev = sd->sd_dev;
496 1.1 eeh (*sd->sd_reset)(dev);
497 1.1 eeh printf(" %s", dev->dv_xname);
498 1.1 eeh }
499 1.1 eeh }
500 1.1 eeh /* Reload iommu regs */
501 1.17 mrg iommu_reset(&sc->sc_is);
502 1.40 eeh }
503 1.40 eeh
504 1.40 eeh /*
505 1.40 eeh * Handle an overtemp situation.
506 1.41 hubertf *
507 1.41 hubertf * SPARCs have temperature sensors which generate interrupts
508 1.41 hubertf * if the machine's temperature exceeds a certain threshold.
509 1.41 hubertf * This handles the interrupt and powers off the machine.
510 1.41 hubertf * The same needs to be done to PCI controller drivers.
511 1.40 eeh */
512 1.40 eeh int
513 1.40 eeh sbus_overtemp(arg)
514 1.40 eeh void *arg;
515 1.40 eeh {
516 1.40 eeh /* Should try a clean shutdown first */
517 1.41 hubertf printf("DANGER: OVER TEMPERATURE detected\nShutting down...\n");
518 1.40 eeh delay(20);
519 1.40 eeh cpu_reboot(RB_POWERDOWN|RB_HALT, NULL);
520 1.1 eeh }
521 1.1 eeh
522 1.1 eeh /*
523 1.1 eeh * Get interrupt attributes for an Sbus device.
524 1.1 eeh */
525 1.1 eeh int
526 1.22 mrg sbus_get_intr(sc, node, ipp, np, slot)
527 1.1 eeh struct sbus_softc *sc;
528 1.1 eeh int node;
529 1.51 thorpej struct openprom_intr **ipp;
530 1.3 eeh int *np;
531 1.22 mrg int slot;
532 1.1 eeh {
533 1.1 eeh int *ipl;
534 1.22 mrg int n, i;
535 1.1 eeh char buf[32];
536 1.1 eeh
537 1.1 eeh /*
538 1.1 eeh * The `interrupts' property contains the Sbus interrupt level.
539 1.1 eeh */
540 1.1 eeh ipl = NULL;
541 1.67 pk if (prom_getprop(node, "interrupts", sizeof(int), np, &ipl) == 0) {
542 1.51 thorpej struct openprom_intr *ip;
543 1.22 mrg int pri;
544 1.22 mrg
545 1.10 eeh /* Default to interrupt level 2 -- otherwise unused */
546 1.22 mrg pri = INTLEVENCODE(2);
547 1.22 mrg
548 1.22 mrg /* Change format to an `struct sbus_intr' array */
549 1.51 thorpej ip = malloc(*np * sizeof(struct openprom_intr), M_DEVBUF,
550 1.51 thorpej M_NOWAIT);
551 1.3 eeh if (ip == NULL)
552 1.3 eeh return (ENOMEM);
553 1.22 mrg
554 1.22 mrg /*
555 1.22 mrg * Now things get ugly. We need to take this value which is
556 1.1 eeh * the interrupt vector number and encode the IPL into it
557 1.1 eeh * somehow. Luckily, the interrupt vector has lots of free
558 1.22 mrg * space and we can easily stuff the IPL in there for a while.
559 1.1 eeh */
560 1.67 pk prom_getpropstringA(node, "device_type", buf, sizeof buf);
561 1.66 pk if (buf[0] == '\0')
562 1.67 pk prom_getpropstringA(node, "name", buf, sizeof buf);
563 1.22 mrg
564 1.22 mrg for (i = 0; intrmap[i].in_class; i++)
565 1.3 eeh if (strcmp(intrmap[i].in_class, buf) == 0) {
566 1.3 eeh pri = INTLEVENCODE(intrmap[i].in_lev);
567 1.1 eeh break;
568 1.1 eeh }
569 1.22 mrg
570 1.22 mrg /*
571 1.22 mrg * Sbus card devices need the slot number encoded into
572 1.22 mrg * the vector as this is generally not done.
573 1.22 mrg */
574 1.22 mrg if ((ipl[0] & INTMAP_OBIO) == 0)
575 1.22 mrg pri |= slot << 3;
576 1.22 mrg
577 1.3 eeh for (n = 0; n < *np; n++) {
578 1.3 eeh /*
579 1.3 eeh * We encode vector and priority into sbi_pri so we
580 1.3 eeh * can pass them as a unit. This will go away if
581 1.3 eeh * sbus_establish ever takes an sbus_intr instead
582 1.3 eeh * of an integer level.
583 1.3 eeh * Stuff the real vector in sbi_vec.
584 1.3 eeh */
585 1.22 mrg
586 1.51 thorpej ip[n].oi_pri = pri|ipl[n];
587 1.51 thorpej ip[n].oi_vec = ipl[n];
588 1.3 eeh }
589 1.1 eeh free(ipl, M_DEVBUF);
590 1.3 eeh *ipp = ip;
591 1.1 eeh }
592 1.1 eeh
593 1.22 mrg return (0);
594 1.1 eeh }
595 1.1 eeh
596 1.1 eeh
597 1.1 eeh /*
598 1.1 eeh * Install an interrupt handler for an Sbus device.
599 1.1 eeh */
600 1.1 eeh void *
601 1.57 pk sbus_intr_establish(t, pri, level, handler, arg, fastvec)
602 1.1 eeh bus_space_tag_t t;
603 1.35 pk int pri;
604 1.1 eeh int level;
605 1.1 eeh int (*handler) __P((void *));
606 1.1 eeh void *arg;
607 1.56 pk void (*fastvec) __P((void)); /* ignored */
608 1.1 eeh {
609 1.1 eeh struct sbus_softc *sc = t->cookie;
610 1.1 eeh struct intrhand *ih;
611 1.1 eeh int ipl;
612 1.35 pk long vec = pri;
613 1.1 eeh
614 1.1 eeh ih = (struct intrhand *)
615 1.1 eeh malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
616 1.1 eeh if (ih == NULL)
617 1.1 eeh return (NULL);
618 1.1 eeh
619 1.56 pk if ((vec & SBUS_INTR_COMPAT) != 0)
620 1.8 eeh ipl = vec & ~SBUS_INTR_COMPAT;
621 1.1 eeh else {
622 1.1 eeh /* Decode and remove IPL */
623 1.8 eeh ipl = INTLEV(vec);
624 1.8 eeh vec = INTVEC(vec);
625 1.27 mrg DPRINTF(SDB_INTR,
626 1.27 mrg ("\nsbus: intr[%ld]%lx: %lx\nHunting for IRQ...\n",
627 1.39 mrg (long)ipl, (long)vec, (u_long)intrlev[vec]));
628 1.8 eeh if ((vec & INTMAP_OBIO) == 0) {
629 1.1 eeh /* We're in an SBUS slot */
630 1.1 eeh /* Register the map and clear intr registers */
631 1.22 mrg
632 1.35 pk int slot = INTSLOT(pri);
633 1.22 mrg
634 1.22 mrg ih->ih_map = &(&sc->sc_sysio->sbus_slot0_int)[slot];
635 1.22 mrg ih->ih_clr = &sc->sc_sysio->sbus0_clr_int[vec];
636 1.1 eeh #ifdef DEBUG
637 1.27 mrg if (sbus_debug & SDB_INTR) {
638 1.72 christos int64_t imap = *ih->ih_map;
639 1.1 eeh
640 1.36 mrg printf("SBUS %lx IRQ as %llx in slot %d\n",
641 1.72 christos (long)vec, (long long)imap, slot);
642 1.36 mrg printf("\tmap addr %p clr addr %p\n",
643 1.36 mrg ih->ih_map, ih->ih_clr);
644 1.1 eeh }
645 1.1 eeh #endif
646 1.1 eeh /* Enable the interrupt */
647 1.63 petrov vec |= INTMAP_V | sc->sc_ign |
648 1.63 petrov (CPU_UPAID << INTMAP_TID_SHIFT);
649 1.48 eeh *(ih->ih_map) = vec;
650 1.1 eeh } else {
651 1.1 eeh int64_t *intrptr = &sc->sc_sysio->scsi_int_map;
652 1.72 christos int64_t imap = 0;
653 1.1 eeh int i;
654 1.1 eeh
655 1.1 eeh /* Insert IGN */
656 1.8 eeh vec |= sc->sc_ign;
657 1.22 mrg for (i = 0; &intrptr[i] <=
658 1.22 mrg (int64_t *)&sc->sc_sysio->reserved_int_map &&
659 1.72 christos INTVEC(imap = intrptr[i]) != INTVEC(vec); i++)
660 1.22 mrg ;
661 1.72 christos if (INTVEC(imap) == INTVEC(vec)) {
662 1.27 mrg DPRINTF(SDB_INTR,
663 1.36 mrg ("OBIO %lx IRQ as %lx in slot %d\n",
664 1.72 christos vec, (long)imap, i));
665 1.1 eeh /* Register the map and clear intr registers */
666 1.1 eeh ih->ih_map = &intrptr[i];
667 1.1 eeh intrptr = (int64_t *)&sc->sc_sysio->scsi_clr_int;
668 1.1 eeh ih->ih_clr = &intrptr[i];
669 1.1 eeh /* Enable the interrupt */
670 1.74 martin imap |= INTMAP_V
671 1.74 martin |(CPU_UPAID << INTMAP_TID_SHIFT);
672 1.48 eeh /* XXXX */
673 1.72 christos *(ih->ih_map) = imap;
674 1.27 mrg } else
675 1.27 mrg panic("IRQ not found!");
676 1.1 eeh }
677 1.1 eeh }
678 1.1 eeh #ifdef DEBUG
679 1.27 mrg if (sbus_debug & SDB_INTR) { long i; for (i = 0; i < 400000000; i++); }
680 1.1 eeh #endif
681 1.1 eeh
682 1.1 eeh ih->ih_fun = handler;
683 1.1 eeh ih->ih_arg = arg;
684 1.8 eeh ih->ih_number = vec;
685 1.1 eeh ih->ih_pil = (1<<ipl);
686 1.18 eeh intr_establish(ipl, ih);
687 1.1 eeh return (ih);
688 1.1 eeh }
689 1.1 eeh
690 1.1 eeh static bus_dma_tag_t
691 1.1 eeh sbus_alloc_dmatag(sc)
692 1.1 eeh struct sbus_softc *sc;
693 1.1 eeh {
694 1.1 eeh bus_dma_tag_t sdt, psdt = sc->sc_dmatag;
695 1.1 eeh
696 1.1 eeh sdt = (bus_dma_tag_t)
697 1.1 eeh malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
698 1.1 eeh if (sdt == NULL)
699 1.1 eeh /* Panic? */
700 1.1 eeh return (psdt);
701 1.1 eeh
702 1.1 eeh sdt->_cookie = sc;
703 1.1 eeh sdt->_parent = psdt;
704 1.1 eeh #define PCOPY(x) sdt->x = psdt->x
705 1.1 eeh PCOPY(_dmamap_create);
706 1.1 eeh PCOPY(_dmamap_destroy);
707 1.1 eeh sdt->_dmamap_load = sbus_dmamap_load;
708 1.1 eeh PCOPY(_dmamap_load_mbuf);
709 1.1 eeh PCOPY(_dmamap_load_uio);
710 1.29 eeh sdt->_dmamap_load_raw = sbus_dmamap_load_raw;
711 1.1 eeh sdt->_dmamap_unload = sbus_dmamap_unload;
712 1.1 eeh sdt->_dmamap_sync = sbus_dmamap_sync;
713 1.1 eeh sdt->_dmamem_alloc = sbus_dmamem_alloc;
714 1.1 eeh sdt->_dmamem_free = sbus_dmamem_free;
715 1.2 eeh sdt->_dmamem_map = sbus_dmamem_map;
716 1.2 eeh sdt->_dmamem_unmap = sbus_dmamem_unmap;
717 1.1 eeh PCOPY(_dmamem_mmap);
718 1.1 eeh #undef PCOPY
719 1.1 eeh sc->sc_dmatag = sdt;
720 1.1 eeh return (sdt);
721 1.1 eeh }
722 1.1 eeh
723 1.1 eeh int
724 1.28 mrg sbus_dmamap_load(tag, map, buf, buflen, p, flags)
725 1.28 mrg bus_dma_tag_t tag;
726 1.1 eeh bus_dmamap_t map;
727 1.1 eeh void *buf;
728 1.1 eeh bus_size_t buflen;
729 1.1 eeh struct proc *p;
730 1.1 eeh int flags;
731 1.1 eeh {
732 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
733 1.1 eeh
734 1.50 eeh return (iommu_dvmamap_load(tag, &sc->sc_sb, map, buf, buflen, p, flags));
735 1.29 eeh }
736 1.29 eeh
737 1.29 eeh int
738 1.29 eeh sbus_dmamap_load_raw(tag, map, segs, nsegs, size, flags)
739 1.29 eeh bus_dma_tag_t tag;
740 1.29 eeh bus_dmamap_t map;
741 1.29 eeh bus_dma_segment_t *segs;
742 1.29 eeh int nsegs;
743 1.29 eeh bus_size_t size;
744 1.29 eeh int flags;
745 1.29 eeh {
746 1.29 eeh struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
747 1.29 eeh
748 1.50 eeh return (iommu_dvmamap_load_raw(tag, &sc->sc_sb, map, segs, nsegs, flags, size));
749 1.1 eeh }
750 1.1 eeh
751 1.1 eeh void
752 1.28 mrg sbus_dmamap_unload(tag, map)
753 1.28 mrg bus_dma_tag_t tag;
754 1.1 eeh bus_dmamap_t map;
755 1.1 eeh {
756 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
757 1.12 eeh
758 1.50 eeh iommu_dvmamap_unload(tag, &sc->sc_sb, map);
759 1.1 eeh }
760 1.1 eeh
761 1.1 eeh void
762 1.28 mrg sbus_dmamap_sync(tag, map, offset, len, ops)
763 1.28 mrg bus_dma_tag_t tag;
764 1.1 eeh bus_dmamap_t map;
765 1.1 eeh bus_addr_t offset;
766 1.1 eeh bus_size_t len;
767 1.1 eeh int ops;
768 1.1 eeh {
769 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
770 1.1 eeh
771 1.30 eeh if (ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) {
772 1.30 eeh /* Flush the CPU then the IOMMU */
773 1.30 eeh bus_dmamap_sync(tag->_parent, map, offset, len, ops);
774 1.50 eeh iommu_dvmamap_sync(tag, &sc->sc_sb, map, offset, len, ops);
775 1.30 eeh }
776 1.30 eeh if (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) {
777 1.30 eeh /* Flush the IOMMU then the CPU */
778 1.50 eeh iommu_dvmamap_sync(tag, &sc->sc_sb, map, offset, len, ops);
779 1.30 eeh bus_dmamap_sync(tag->_parent, map, offset, len, ops);
780 1.30 eeh }
781 1.1 eeh }
782 1.1 eeh
783 1.1 eeh int
784 1.28 mrg sbus_dmamem_alloc(tag, size, alignment, boundary, segs, nsegs, rsegs, flags)
785 1.28 mrg bus_dma_tag_t tag;
786 1.28 mrg bus_size_t size;
787 1.28 mrg bus_size_t alignment;
788 1.28 mrg bus_size_t boundary;
789 1.1 eeh bus_dma_segment_t *segs;
790 1.1 eeh int nsegs;
791 1.1 eeh int *rsegs;
792 1.1 eeh int flags;
793 1.1 eeh {
794 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
795 1.1 eeh
796 1.50 eeh return (iommu_dvmamem_alloc(tag, &sc->sc_sb, size, alignment, boundary,
797 1.28 mrg segs, nsegs, rsegs, flags));
798 1.1 eeh }
799 1.1 eeh
800 1.1 eeh void
801 1.28 mrg sbus_dmamem_free(tag, segs, nsegs)
802 1.28 mrg bus_dma_tag_t tag;
803 1.1 eeh bus_dma_segment_t *segs;
804 1.1 eeh int nsegs;
805 1.1 eeh {
806 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
807 1.1 eeh
808 1.50 eeh iommu_dvmamem_free(tag, &sc->sc_sb, segs, nsegs);
809 1.1 eeh }
810 1.1 eeh
811 1.2 eeh int
812 1.28 mrg sbus_dmamem_map(tag, segs, nsegs, size, kvap, flags)
813 1.28 mrg bus_dma_tag_t tag;
814 1.2 eeh bus_dma_segment_t *segs;
815 1.2 eeh int nsegs;
816 1.2 eeh size_t size;
817 1.2 eeh caddr_t *kvap;
818 1.2 eeh int flags;
819 1.2 eeh {
820 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
821 1.2 eeh
822 1.50 eeh return (iommu_dvmamem_map(tag, &sc->sc_sb, segs, nsegs, size, kvap, flags));
823 1.2 eeh }
824 1.2 eeh
825 1.2 eeh void
826 1.28 mrg sbus_dmamem_unmap(tag, kva, size)
827 1.28 mrg bus_dma_tag_t tag;
828 1.2 eeh caddr_t kva;
829 1.2 eeh size_t size;
830 1.2 eeh {
831 1.28 mrg struct sbus_softc *sc = (struct sbus_softc *)tag->_cookie;
832 1.28 mrg
833 1.50 eeh iommu_dvmamem_unmap(tag, &sc->sc_sb, kva, size);
834 1.2 eeh }
835