schizo.c revision 1.27 1 1.27 nakayama /* $NetBSD: schizo.c,v 1.27 2011/09/04 12:17:14 nakayama Exp $ */
2 1.1 mrg /* $OpenBSD: schizo.c,v 1.55 2008/08/18 20:29:37 brad Exp $ */
3 1.1 mrg
4 1.1 mrg /*
5 1.1 mrg * Copyright (c) 2002 Jason L. Wright (jason (at) thought.net)
6 1.1 mrg * Copyright (c) 2003 Henric Jungheim
7 1.17 mrg * Copyright (c) 2008, 2009, 2010 Matthew R. Green
8 1.1 mrg * All rights reserved.
9 1.1 mrg *
10 1.1 mrg * Redistribution and use in source and binary forms, with or without
11 1.1 mrg * modification, are permitted provided that the following conditions
12 1.1 mrg * are met:
13 1.1 mrg * 1. Redistributions of source code must retain the above copyright
14 1.1 mrg * notice, this list of conditions and the following disclaimer.
15 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 mrg * notice, this list of conditions and the following disclaimer in the
17 1.1 mrg * documentation and/or other materials provided with the distribution.
18 1.1 mrg *
19 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
21 1.1 mrg * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22 1.1 mrg * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
23 1.1 mrg * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 1.1 mrg * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
25 1.1 mrg * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 1.1 mrg * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
27 1.1 mrg * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
28 1.1 mrg * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 mrg * POSSIBILITY OF SUCH DAMAGE.
30 1.1 mrg */
31 1.1 mrg
32 1.1 mrg #include <sys/param.h>
33 1.1 mrg #include <sys/device.h>
34 1.1 mrg #include <sys/errno.h>
35 1.1 mrg #include <sys/extent.h>
36 1.24 macallan #include <sys/kmem.h>
37 1.1 mrg #include <sys/malloc.h>
38 1.1 mrg #include <sys/systm.h>
39 1.1 mrg #include <sys/time.h>
40 1.1 mrg #include <sys/reboot.h>
41 1.1 mrg
42 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
43 1.23 dyoung #include <sys/bus.h>
44 1.1 mrg #include <machine/autoconf.h>
45 1.1 mrg #include <machine/psl.h>
46 1.1 mrg
47 1.1 mrg #include <dev/pci/pcivar.h>
48 1.1 mrg #include <dev/pci/pcireg.h>
49 1.1 mrg
50 1.1 mrg #include <sparc64/dev/iommureg.h>
51 1.1 mrg #include <sparc64/dev/iommuvar.h>
52 1.1 mrg #include <sparc64/dev/schizoreg.h>
53 1.1 mrg #include <sparc64/dev/schizovar.h>
54 1.1 mrg #include <sparc64/sparc64/cache.h>
55 1.1 mrg
56 1.1 mrg #ifdef DEBUG
57 1.1 mrg #define SDB_PROM 0x01
58 1.1 mrg #define SDB_BUSMAP 0x02
59 1.1 mrg #define SDB_INTR 0x04
60 1.2 mrg #define SDB_INTMAP 0x08
61 1.2 mrg #define SDB_CONF 0x10
62 1.7 mrg int schizo_debug = 0x0;
63 1.1 mrg #define DPRINTF(l, s) do { if (schizo_debug & l) printf s; } while (0)
64 1.1 mrg #else
65 1.1 mrg #define DPRINTF(l, s)
66 1.1 mrg #endif
67 1.1 mrg
68 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
69 1.1 mrg
70 1.21 christos static int schizo_match(device_t, cfdata_t, void *);
71 1.21 christos static void schizo_attach(device_t, device_t, void *);
72 1.2 mrg static int schizo_print(void *aux, const char *p);
73 1.2 mrg
74 1.22 christos CFATTACH_DECL_NEW(schizo, sizeof(struct schizo_softc),
75 1.2 mrg schizo_match, schizo_attach, NULL, NULL);
76 1.2 mrg
77 1.1 mrg void schizo_init_iommu(struct schizo_softc *, struct schizo_pbm *);
78 1.1 mrg
79 1.1 mrg void schizo_set_intr(struct schizo_softc *, struct schizo_pbm *, int,
80 1.2 mrg int (*handler)(void *), void *, int, const char *);
81 1.1 mrg int schizo_ue(void *);
82 1.1 mrg int schizo_ce(void *);
83 1.1 mrg int schizo_safari_error(void *);
84 1.1 mrg int schizo_pci_error(void *);
85 1.1 mrg
86 1.1 mrg pci_chipset_tag_t schizo_alloc_chipset(struct schizo_pbm *, int,
87 1.1 mrg pci_chipset_tag_t);
88 1.1 mrg bus_space_tag_t schizo_alloc_mem_tag(struct schizo_pbm *);
89 1.1 mrg bus_space_tag_t schizo_alloc_io_tag(struct schizo_pbm *);
90 1.1 mrg bus_space_tag_t schizo_alloc_config_tag(struct schizo_pbm *);
91 1.1 mrg bus_space_tag_t schizo_alloc_bus_tag(struct schizo_pbm *, const char *,
92 1.2 mrg int);
93 1.1 mrg bus_dma_tag_t schizo_alloc_dma_tag(struct schizo_pbm *);
94 1.1 mrg
95 1.1 mrg pcireg_t schizo_conf_read(pci_chipset_tag_t, pcitag_t, int);
96 1.1 mrg void schizo_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
97 1.1 mrg
98 1.2 mrg int schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
99 1.2 mrg int flags, vaddr_t unused, bus_space_handle_t *hp);
100 1.2 mrg static paddr_t schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr,
101 1.2 mrg off_t off, int prot, int flags);
102 1.2 mrg static void *schizo_intr_establish(bus_space_tag_t, int, int, int (*)(void *),
103 1.2 mrg void *, void(*)(void));
104 1.19 dyoung static int schizo_pci_intr_map(const struct pci_attach_args *,
105 1.19 dyoung pci_intr_handle_t *);
106 1.2 mrg static void *schizo_pci_intr_establish(pci_chipset_tag_t, pci_intr_handle_t,
107 1.2 mrg int, int (*)(void *), void *);
108 1.4 mrg static int schizo_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
109 1.4 mrg bus_size_t, int, bus_dmamap_t *);
110 1.1 mrg
111 1.1 mrg int
112 1.21 christos schizo_match(struct device *parent, cfdata_t match, void *aux)
113 1.1 mrg {
114 1.1 mrg struct mainbus_attach_args *ma = aux;
115 1.1 mrg char *str;
116 1.1 mrg
117 1.1 mrg if (strcmp(ma->ma_name, "pci") != 0)
118 1.1 mrg return (0);
119 1.1 mrg
120 1.2 mrg str = prom_getpropstring(ma->ma_node, "model");
121 1.1 mrg if (strcmp(str, "schizo") == 0)
122 1.1 mrg return (1);
123 1.1 mrg
124 1.2 mrg str = prom_getpropstring(ma->ma_node, "compatible");
125 1.1 mrg if (strcmp(str, "pci108e,8001") == 0)
126 1.1 mrg return (1);
127 1.1 mrg if (strcmp(str, "pci108e,8002") == 0) /* XMITS */
128 1.1 mrg return (1);
129 1.1 mrg if (strcmp(str, "pci108e,a801") == 0) /* Tomatillo */
130 1.1 mrg return (1);
131 1.1 mrg
132 1.1 mrg return (0);
133 1.1 mrg }
134 1.1 mrg
135 1.1 mrg void
136 1.1 mrg schizo_attach(struct device *parent, struct device *self, void *aux)
137 1.1 mrg {
138 1.21 christos struct schizo_softc *sc = device_private(self);
139 1.1 mrg struct mainbus_attach_args *ma = aux;
140 1.13 mrg struct schizo_pbm *pbm;
141 1.15 mrg struct iommu_state *is;
142 1.13 mrg struct pcibus_attach_args pba;
143 1.13 mrg uint64_t reg, eccctrl;
144 1.13 mrg int *busranges = NULL, nranges;
145 1.1 mrg char *str;
146 1.17 mrg bool no_sc;
147 1.1 mrg
148 1.16 mrg aprint_normal(": addr %" PRIx64, ma->ma_reg[0].ur_paddr);
149 1.2 mrg str = prom_getpropstring(ma->ma_node, "compatible");
150 1.1 mrg if (strcmp(str, "pci108e,a801") == 0)
151 1.1 mrg sc->sc_tomatillo = 1;
152 1.21 christos sc->sc_dev = self;
153 1.1 mrg sc->sc_node = ma->ma_node;
154 1.1 mrg sc->sc_dmat = ma->ma_dmatag;
155 1.2 mrg sc->sc_bustag = ma->ma_bustag;
156 1.1 mrg
157 1.13 mrg if (bus_space_map(sc->sc_bustag, ma->ma_reg[1].ur_paddr - 0x10000UL,
158 1.2 mrg sizeof(struct schizo_regs), 0,
159 1.2 mrg &sc->sc_ctrlh)) {
160 1.16 mrg aprint_error(": failed to map registers\n");
161 1.1 mrg return;
162 1.1 mrg }
163 1.1 mrg
164 1.10 mrg sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT);
165 1.6 mrg
166 1.1 mrg /* enable schizo ecc error interrupts */
167 1.2 mrg eccctrl = schizo_read(sc, SCZ_ECCCTRL);
168 1.2 mrg eccctrl |= SCZ_ECCCTRL_EE_INTEN |
169 1.2 mrg SCZ_ECCCTRL_UE_INTEN |
170 1.2 mrg SCZ_ECCCTRL_CE_INTEN;
171 1.2 mrg schizo_write(sc, SCZ_ECCCTRL, eccctrl);
172 1.1 mrg
173 1.24 macallan pbm = kmem_zalloc(sizeof(*pbm), KM_NOSLEEP);
174 1.1 mrg if (pbm == NULL)
175 1.1 mrg panic("schizo: can't alloc schizo pbm");
176 1.1 mrg
177 1.1 mrg pbm->sp_sc = sc;
178 1.2 mrg pbm->sp_regt = sc->sc_bustag;
179 1.1 mrg
180 1.13 mrg if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000)
181 1.5 mrg pbm->sp_bus_a = 1;
182 1.5 mrg else
183 1.5 mrg pbm->sp_bus_a = 0;
184 1.5 mrg
185 1.13 mrg /*
186 1.13 mrg * Map interrupt registers
187 1.13 mrg */
188 1.13 mrg if (bus_space_map(sc->sc_bustag, ma->ma_reg[0].ur_paddr,
189 1.13 mrg ma->ma_reg[0].ur_len,
190 1.13 mrg BUS_SPACE_MAP_LINEAR, &pbm->sp_intrh)) {
191 1.16 mrg aprint_error(": failed to interrupt map registers\n");
192 1.13 mrg return;
193 1.13 mrg }
194 1.13 mrg
195 1.2 mrg if (prom_getprop(sc->sc_node, "ranges", sizeof(struct schizo_range),
196 1.1 mrg &pbm->sp_nrange, (void **)&pbm->sp_range))
197 1.1 mrg panic("schizo: can't get ranges");
198 1.1 mrg
199 1.2 mrg if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges,
200 1.1 mrg (void **)&busranges))
201 1.1 mrg panic("schizo: can't get bus-range");
202 1.1 mrg
203 1.16 mrg aprint_normal(": \"%s\", version %d, ign %x, bus %c %d to %d\n",
204 1.1 mrg sc->sc_tomatillo ? "Tomatillo" : "Schizo",
205 1.2 mrg prom_getpropint(sc->sc_node, "version#", 0), sc->sc_ign,
206 1.2 mrg pbm->sp_bus_a ? 'A' : 'B', busranges[0], busranges[1]);
207 1.16 mrg aprint_naive("\n");
208 1.1 mrg
209 1.1 mrg if (bus_space_subregion(pbm->sp_regt, sc->sc_ctrlh,
210 1.2 mrg pbm->sp_bus_a ? offsetof(struct schizo_regs, pbm_a) :
211 1.1 mrg offsetof(struct schizo_regs, pbm_b),
212 1.1 mrg sizeof(struct schizo_pbm_regs),
213 1.1 mrg &pbm->sp_regh)) {
214 1.1 mrg panic("schizo: unable to create PBM handle");
215 1.1 mrg }
216 1.1 mrg
217 1.15 mrg is = &pbm->sp_is;
218 1.15 mrg pbm->sp_sb.sb_is = is;
219 1.17 mrg no_sc = prom_getproplen(sc->sc_node, "no-streaming-cache") >= 0;
220 1.17 mrg if (no_sc)
221 1.21 christos aprint_debug_dev(sc->sc_dev, "no streaming buffers\n");
222 1.17 mrg else {
223 1.15 mrg vaddr_t va = (vaddr_t)&pbm->sp_flush[0x40];
224 1.15 mrg
225 1.15 mrg /*
226 1.15 mrg * Initialize the strbuf_ctl.
227 1.15 mrg *
228 1.15 mrg * The flush sync buffer must be 64-byte aligned.
229 1.15 mrg */
230 1.15 mrg is->is_sb[0] = &pbm->sp_sb;
231 1.15 mrg is->is_sb[0]->sb_flush = (void *)(va & ~0x3f);
232 1.15 mrg
233 1.15 mrg bus_space_subregion(pbm->sp_regt, pbm->sp_regh,
234 1.15 mrg offsetof(struct schizo_pbm_regs, strbuf),
235 1.15 mrg sizeof(struct iommu_strbuf), &is->is_sb[0]->sb_sb);
236 1.15 mrg }
237 1.15 mrg
238 1.21 christos aprint_normal_dev(sc->sc_dev, " ");
239 1.1 mrg schizo_init_iommu(sc, pbm);
240 1.1 mrg
241 1.1 mrg pbm->sp_memt = schizo_alloc_mem_tag(pbm);
242 1.1 mrg pbm->sp_iot = schizo_alloc_io_tag(pbm);
243 1.1 mrg pbm->sp_cfgt = schizo_alloc_config_tag(pbm);
244 1.1 mrg pbm->sp_dmat = schizo_alloc_dma_tag(pbm);
245 1.20 dyoung pbm->sp_flags = (pbm->sp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
246 1.20 dyoung (pbm->sp_iot ? PCI_FLAGS_IO_OKAY : 0);
247 1.1 mrg
248 1.1 mrg if (bus_space_map(pbm->sp_cfgt, 0, 0x1000000, 0, &pbm->sp_cfgh))
249 1.1 mrg panic("schizo: could not map config space");
250 1.1 mrg
251 1.1 mrg pbm->sp_pc = schizo_alloc_chipset(pbm, sc->sc_node,
252 1.1 mrg &_sparc_pci_chipset);
253 1.3 nakayama pbm->sp_pc->spc_busmax = busranges[1];
254 1.24 macallan pbm->sp_pc->spc_busnode = kmem_zalloc(sizeof(*pbm->sp_pc->spc_busnode),
255 1.24 macallan KM_NOSLEEP);
256 1.3 nakayama if (pbm->sp_pc->spc_busnode == NULL)
257 1.24 macallan panic("schizo: kmem_alloc busnode");
258 1.1 mrg
259 1.1 mrg pba.pba_bus = busranges[0];
260 1.1 mrg pba.pba_bridgetag = NULL;
261 1.1 mrg pba.pba_pc = pbm->sp_pc;
262 1.1 mrg pba.pba_flags = pbm->sp_flags;
263 1.1 mrg pba.pba_dmat = pbm->sp_dmat;
264 1.2 mrg pba.pba_dmat64 = NULL; /* XXX */
265 1.1 mrg pba.pba_memt = pbm->sp_memt;
266 1.1 mrg pba.pba_iot = pbm->sp_iot;
267 1.1 mrg
268 1.1 mrg free(busranges, M_DEVBUF);
269 1.1 mrg
270 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_INTR_RETRY, 5);
271 1.1 mrg
272 1.1 mrg /* clear out the bus errors */
273 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_CTRL, schizo_pbm_read(pbm, SCZ_PCI_CTRL));
274 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_AFSR, schizo_pbm_read(pbm, SCZ_PCI_AFSR));
275 1.1 mrg schizo_cfg_write(pbm, PCI_COMMAND_STATUS_REG,
276 1.1 mrg schizo_cfg_read(pbm, PCI_COMMAND_STATUS_REG));
277 1.1 mrg
278 1.1 mrg reg = schizo_pbm_read(pbm, SCZ_PCI_CTRL);
279 1.1 mrg /* enable/disable error interrupts and arbiter */
280 1.1 mrg reg |= SCZ_PCICTRL_EEN | SCZ_PCICTRL_MMU_INT | SCZ_PCICTRL_ARB;
281 1.1 mrg reg &= ~SCZ_PCICTRL_SBH_INT;
282 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_CTRL, reg);
283 1.1 mrg
284 1.1 mrg reg = schizo_pbm_read(pbm, SCZ_PCI_DIAG);
285 1.1 mrg reg &= ~(SCZ_PCIDIAG_D_RTRYARB | SCZ_PCIDIAG_D_RETRY |
286 1.1 mrg SCZ_PCIDIAG_D_INTSYNC);
287 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_DIAG, reg);
288 1.1 mrg
289 1.2 mrg if (pbm->sp_bus_a)
290 1.1 mrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
291 1.1 mrg pbm, SCZ_PCIERR_A_INO, "pci_a");
292 1.1 mrg else
293 1.1 mrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
294 1.1 mrg pbm, SCZ_PCIERR_B_INO, "pci_b");
295 1.1 mrg
296 1.1 mrg /* double mapped */
297 1.1 mrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ue, sc, SCZ_UE_INO,
298 1.1 mrg "ue");
299 1.1 mrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ce, sc, SCZ_CE_INO,
300 1.1 mrg "ce");
301 1.1 mrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_safari_error, sc,
302 1.1 mrg SCZ_SERR_INO, "safari");
303 1.1 mrg
304 1.17 mrg if (sc->sc_tomatillo) {
305 1.17 mrg /*
306 1.18 mrg * Enable the IOCACHE.
307 1.17 mrg */
308 1.17 mrg uint64_t iocache_csr;
309 1.17 mrg
310 1.18 mrg iocache_csr = TOM_IOCACHE_CSR_WRT_PEN |
311 1.18 mrg (1 << TOM_IOCACHE_CSR_POFFSET_SHIFT) |
312 1.18 mrg TOM_IOCACHE_CSR_PEN_RDM |
313 1.18 mrg TOM_IOCACHE_CSR_PEN_ONE |
314 1.18 mrg TOM_IOCACHE_CSR_PEN_LINE;
315 1.17 mrg
316 1.18 mrg schizo_pbm_write(pbm, SCZ_PCI_IOCACHE_CSR, iocache_csr);
317 1.17 mrg }
318 1.17 mrg
319 1.21 christos config_found(sc->sc_dev, &pba, schizo_print);
320 1.1 mrg }
321 1.1 mrg
322 1.1 mrg int
323 1.1 mrg schizo_ue(void *vsc)
324 1.1 mrg {
325 1.1 mrg struct schizo_softc *sc = vsc;
326 1.1 mrg
327 1.21 christos panic("%s: uncorrectable error", device_xname(sc->sc_dev));
328 1.1 mrg return (1);
329 1.1 mrg }
330 1.1 mrg
331 1.1 mrg int
332 1.1 mrg schizo_ce(void *vsc)
333 1.1 mrg {
334 1.1 mrg struct schizo_softc *sc = vsc;
335 1.1 mrg
336 1.21 christos panic("%s: correctable error", device_xname(sc->sc_dev));
337 1.1 mrg return (1);
338 1.1 mrg }
339 1.1 mrg
340 1.1 mrg int
341 1.1 mrg schizo_pci_error(void *vpbm)
342 1.1 mrg {
343 1.1 mrg struct schizo_pbm *sp = vpbm;
344 1.1 mrg struct schizo_softc *sc = sp->sp_sc;
345 1.2 mrg u_int64_t afsr, afar, ctrl, tfar;
346 1.1 mrg u_int32_t csr;
347 1.2 mrg char bits[128];
348 1.1 mrg
349 1.1 mrg afsr = schizo_pbm_read(sp, SCZ_PCI_AFSR);
350 1.1 mrg afar = schizo_pbm_read(sp, SCZ_PCI_AFAR);
351 1.1 mrg ctrl = schizo_pbm_read(sp, SCZ_PCI_CTRL);
352 1.1 mrg csr = schizo_cfg_read(sp, PCI_COMMAND_STATUS_REG);
353 1.1 mrg
354 1.21 christos printf("%s: pci bus %c error\n", device_xname(sc->sc_dev),
355 1.1 mrg sp->sp_bus_a ? 'A' : 'B');
356 1.1 mrg
357 1.8 christos snprintb(bits, sizeof(bits), SCZ_PCIAFSR_BITS, afsr);
358 1.8 christos printf("PCIAFSR=%s\n", bits);
359 1.14 nakayama printf("PCIAFAR=%" PRIx64 "\n", afar);
360 1.8 christos snprintb(bits, sizeof(bits), SCZ_PCICTRL_BITS, ctrl);
361 1.8 christos printf("PCICTRL=%s\n", bits);
362 1.2 mrg #ifdef PCI_COMMAND_STATUS_BITS
363 1.8 christos snprintb(bits, sizeof(bits), PCI_COMMAND_STATUS_BITS, csr);
364 1.8 christos printf("PCICSR=%s\n", bits);
365 1.2 mrg #endif
366 1.1 mrg
367 1.1 mrg if (ctrl & SCZ_PCICTRL_MMU_ERR) {
368 1.1 mrg ctrl = schizo_pbm_read(sp, SCZ_PCI_IOMMU_CTRL);
369 1.14 nakayama printf("IOMMUCTRL=%" PRIx64 "\n", ctrl);
370 1.1 mrg
371 1.1 mrg if ((ctrl & TOM_IOMMU_ERR) == 0)
372 1.1 mrg goto clear_error;
373 1.1 mrg
374 1.1 mrg if (sc->sc_tomatillo) {
375 1.1 mrg tfar = schizo_pbm_read(sp, TOM_PCI_IOMMU_TFAR);
376 1.14 nakayama printf("IOMMUTFAR=%" PRIx64 "\n", tfar);
377 1.1 mrg }
378 1.1 mrg
379 1.1 mrg /* These are non-fatal if target abort was signalled. */
380 1.1 mrg if ((ctrl & TOM_IOMMU_ERR_MASK) == TOM_IOMMU_INV_ERR ||
381 1.1 mrg ctrl & TOM_IOMMU_ILLTSBTBW_ERR ||
382 1.1 mrg ctrl & TOM_IOMMU_BADVA_ERR) {
383 1.1 mrg if (csr & PCI_STATUS_TARGET_TARGET_ABORT) {
384 1.1 mrg schizo_pbm_write(sp, SCZ_PCI_IOMMU_CTRL, ctrl);
385 1.1 mrg goto clear_error;
386 1.1 mrg }
387 1.1 mrg }
388 1.1 mrg }
389 1.1 mrg
390 1.21 christos panic("%s: fatal", device_xname(sc->sc_dev));
391 1.1 mrg
392 1.1 mrg clear_error:
393 1.1 mrg schizo_cfg_write(sp, PCI_COMMAND_STATUS_REG, csr);
394 1.1 mrg schizo_pbm_write(sp, SCZ_PCI_CTRL, ctrl);
395 1.1 mrg schizo_pbm_write(sp, SCZ_PCI_AFSR, afsr);
396 1.1 mrg return (1);
397 1.1 mrg }
398 1.1 mrg
399 1.1 mrg int
400 1.1 mrg schizo_safari_error(void *vsc)
401 1.1 mrg {
402 1.1 mrg struct schizo_softc *sc = vsc;
403 1.1 mrg
404 1.21 christos printf("%s: safari error\n", device_xname(sc->sc_dev));
405 1.1 mrg
406 1.14 nakayama printf("ERRLOG=%" PRIx64 "\n", schizo_read(sc, SCZ_SAFARI_ERRLOG));
407 1.14 nakayama printf("UE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFSR));
408 1.14 nakayama printf("UE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFAR));
409 1.14 nakayama printf("CE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFSR));
410 1.14 nakayama printf("CE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFAR));
411 1.1 mrg
412 1.21 christos panic("%s: fatal", device_xname(sc->sc_dev));
413 1.1 mrg return (1);
414 1.1 mrg }
415 1.1 mrg
416 1.1 mrg void
417 1.1 mrg schizo_init_iommu(struct schizo_softc *sc, struct schizo_pbm *pbm)
418 1.1 mrg {
419 1.1 mrg struct iommu_state *is = &pbm->sp_is;
420 1.1 mrg int *vdma = NULL, nitem, tsbsize = 7;
421 1.1 mrg u_int32_t iobase = -1;
422 1.1 mrg char *name;
423 1.1 mrg
424 1.4 mrg /* punch in our copies */
425 1.1 mrg is->is_bustag = pbm->sp_regt;
426 1.15 mrg bus_space_subregion(is->is_bustag, pbm->sp_regh,
427 1.15 mrg offsetof(struct schizo_pbm_regs, iommu),
428 1.18 mrg sizeof(struct iommureg2),
429 1.15 mrg &is->is_iommu);
430 1.1 mrg
431 1.1 mrg /*
432 1.1 mrg * Separate the men from the boys. If the `virtual-dma'
433 1.1 mrg * property exists, use it.
434 1.1 mrg */
435 1.2 mrg if (!prom_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
436 1.1 mrg (void **)&vdma)) {
437 1.1 mrg /* Damn. Gotta use these values. */
438 1.1 mrg iobase = vdma[0];
439 1.1 mrg #define TSBCASE(x) case 1 << ((x) + 23): tsbsize = (x); break
440 1.1 mrg switch (vdma[1]) {
441 1.1 mrg TSBCASE(1); TSBCASE(2); TSBCASE(3);
442 1.1 mrg TSBCASE(4); TSBCASE(5); TSBCASE(6);
443 1.1 mrg default:
444 1.1 mrg printf("bogus tsb size %x, using 7\n", vdma[1]);
445 1.1 mrg TSBCASE(7);
446 1.1 mrg }
447 1.1 mrg #undef TSBCASE
448 1.2 mrg DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: iobase=0x%x\n", iobase));
449 1.1 mrg free(vdma, M_DEVBUF);
450 1.1 mrg } else {
451 1.2 mrg DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: getprop failed, "
452 1.1 mrg "using iobase=0x%x, tsbsize=%d\n", iobase, tsbsize));
453 1.1 mrg }
454 1.1 mrg
455 1.15 mrg /* give us a nice name.. */
456 1.24 macallan name = (char *)kmem_alloc(32, KM_NOSLEEP);
457 1.15 mrg if (name == NULL)
458 1.24 macallan
459 1.24 macallan panic("couldn't kmem_alloc iommu name");
460 1.21 christos snprintf(name, 32, "%s dvma", device_xname(sc->sc_dev));
461 1.15 mrg
462 1.1 mrg iommu_init(name, is, tsbsize, iobase);
463 1.1 mrg }
464 1.1 mrg
465 1.1 mrg int
466 1.1 mrg schizo_print(void *aux, const char *p)
467 1.1 mrg {
468 1.2 mrg
469 1.1 mrg if (p == NULL)
470 1.1 mrg return (UNCONF);
471 1.1 mrg return (QUIET);
472 1.1 mrg }
473 1.1 mrg
474 1.1 mrg pcireg_t
475 1.1 mrg schizo_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
476 1.1 mrg {
477 1.2 mrg struct schizo_pbm *sp = pc->cookie;
478 1.11 nakayama pcireg_t val = (pcireg_t)~0;
479 1.2 mrg
480 1.2 mrg DPRINTF(SDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg));
481 1.11 nakayama if (PCITAG_NODE(tag) != -1)
482 1.11 nakayama val = bus_space_read_4(sp->sp_cfgt, sp->sp_cfgh,
483 1.11 nakayama PCITAG_OFFSET(tag) + reg);
484 1.2 mrg DPRINTF(SDB_CONF, (" returning %08x\n", (u_int)val));
485 1.2 mrg return (val);
486 1.1 mrg }
487 1.1 mrg
488 1.1 mrg void
489 1.1 mrg schizo_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
490 1.1 mrg {
491 1.2 mrg struct schizo_pbm *sp = pc->cookie;
492 1.2 mrg
493 1.2 mrg DPRINTF(SDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__,
494 1.2 mrg (long)tag, reg, (int)data));
495 1.11 nakayama
496 1.11 nakayama /* If we don't know it, just punt it. */
497 1.11 nakayama if (PCITAG_NODE(tag) == -1) {
498 1.11 nakayama DPRINTF(SDB_CONF, (" .. bad addr\n"));
499 1.11 nakayama return;
500 1.11 nakayama }
501 1.11 nakayama
502 1.2 mrg bus_space_write_4(sp->sp_cfgt, sp->sp_cfgh,
503 1.1 mrg PCITAG_OFFSET(tag) + reg, data);
504 1.2 mrg DPRINTF(SDB_CONF, (" .. done\n"));
505 1.1 mrg }
506 1.1 mrg
507 1.1 mrg void
508 1.1 mrg schizo_set_intr(struct schizo_softc *sc, struct schizo_pbm *pbm, int ipl,
509 1.2 mrg int (*handler)(void *), void *arg, int ino, const char *what)
510 1.1 mrg {
511 1.1 mrg struct intrhand *ih;
512 1.2 mrg u_int64_t mapoff, clroff;
513 1.13 mrg uintptr_t intrregs;
514 1.2 mrg
515 1.6 mrg DPRINTF(SDB_INTR, ("%s: ino %x ign %x fn %p arg %p", __func__,
516 1.6 mrg ino, sc->sc_ign, handler, arg));
517 1.6 mrg
518 1.2 mrg mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
519 1.2 mrg clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
520 1.12 mrg ino |= sc->sc_ign;
521 1.1 mrg
522 1.14 nakayama DPRINTF(SDB_INTR, (" mapoff %" PRIx64 " clroff %" PRIx64 "\n",
523 1.14 nakayama mapoff, clroff));
524 1.6 mrg
525 1.2 mrg ih = (struct intrhand *)
526 1.24 macallan kmem_alloc(sizeof(struct intrhand), KM_NOSLEEP);
527 1.2 mrg if (ih == NULL)
528 1.1 mrg return;
529 1.2 mrg ih->ih_arg = arg;
530 1.13 mrg intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
531 1.14 nakayama ih->ih_map = (uint64_t *)(uintptr_t)(intrregs + mapoff);
532 1.14 nakayama ih->ih_clr = (uint64_t *)(uintptr_t)(intrregs + clroff);
533 1.2 mrg ih->ih_fun = handler;
534 1.27 nakayama ih->ih_pil = ipl;
535 1.2 mrg ih->ih_number = INTVEC(schizo_pbm_read(pbm, mapoff));
536 1.26 mrg ih->ih_pending = 0;
537 1.26 mrg
538 1.2 mrg intr_establish(ipl, ipl != IPL_VM, ih);
539 1.2 mrg
540 1.2 mrg schizo_pbm_write(pbm, mapoff,
541 1.2 mrg ih->ih_number | INTMAP_V | (CPU_UPAID << INTMAP_TID_SHIFT));
542 1.1 mrg }
543 1.1 mrg
544 1.1 mrg bus_space_tag_t
545 1.1 mrg schizo_alloc_mem_tag(struct schizo_pbm *sp)
546 1.1 mrg {
547 1.1 mrg return (schizo_alloc_bus_tag(sp, "mem",
548 1.2 mrg PCI_MEMORY_BUS_SPACE));
549 1.1 mrg }
550 1.1 mrg
551 1.1 mrg bus_space_tag_t
552 1.1 mrg schizo_alloc_io_tag(struct schizo_pbm *sp)
553 1.1 mrg {
554 1.1 mrg return (schizo_alloc_bus_tag(sp, "io",
555 1.2 mrg PCI_IO_BUS_SPACE));
556 1.1 mrg }
557 1.1 mrg
558 1.1 mrg bus_space_tag_t
559 1.1 mrg schizo_alloc_config_tag(struct schizo_pbm *sp)
560 1.1 mrg {
561 1.1 mrg return (schizo_alloc_bus_tag(sp, "cfg",
562 1.2 mrg PCI_CONFIG_BUS_SPACE));
563 1.1 mrg }
564 1.1 mrg
565 1.1 mrg bus_space_tag_t
566 1.2 mrg schizo_alloc_bus_tag(struct schizo_pbm *pbm, const char *name, int type)
567 1.1 mrg {
568 1.1 mrg struct schizo_softc *sc = pbm->sp_sc;
569 1.2 mrg bus_space_tag_t bt;
570 1.1 mrg
571 1.24 macallan bt = (bus_space_tag_t) kmem_zalloc(sizeof(struct sparc_bus_space_tag),
572 1.24 macallan KM_NOSLEEP);
573 1.1 mrg if (bt == NULL)
574 1.1 mrg panic("schizo: could not allocate bus tag");
575 1.1 mrg
576 1.1 mrg bt->cookie = pbm;
577 1.2 mrg bt->parent = sc->sc_bustag;
578 1.2 mrg bt->type = type;
579 1.1 mrg bt->sparc_bus_map = schizo_bus_map;
580 1.1 mrg bt->sparc_bus_mmap = schizo_bus_mmap;
581 1.1 mrg bt->sparc_intr_establish = schizo_intr_establish;
582 1.1 mrg return (bt);
583 1.1 mrg }
584 1.1 mrg
585 1.1 mrg bus_dma_tag_t
586 1.1 mrg schizo_alloc_dma_tag(struct schizo_pbm *pbm)
587 1.1 mrg {
588 1.1 mrg struct schizo_softc *sc = pbm->sp_sc;
589 1.1 mrg bus_dma_tag_t dt, pdt = sc->sc_dmat;
590 1.1 mrg
591 1.24 macallan dt = kmem_zalloc(sizeof(*dt), KM_NOSLEEP);
592 1.1 mrg if (dt == NULL)
593 1.1 mrg panic("schizo: could not alloc dma tag");
594 1.1 mrg
595 1.1 mrg dt->_cookie = pbm;
596 1.1 mrg dt->_parent = pdt;
597 1.2 mrg #define PCOPY(x) dt->x = pdt->x
598 1.4 mrg dt->_dmamap_create = schizo_dmamap_create;
599 1.2 mrg PCOPY(_dmamap_destroy);
600 1.2 mrg dt->_dmamap_load = iommu_dvmamap_load;
601 1.2 mrg PCOPY(_dmamap_load_mbuf);
602 1.2 mrg PCOPY(_dmamap_load_uio);
603 1.2 mrg dt->_dmamap_load_raw = iommu_dvmamap_load_raw;
604 1.2 mrg dt->_dmamap_unload = iommu_dvmamap_unload;
605 1.2 mrg dt->_dmamap_sync = iommu_dvmamap_sync;
606 1.2 mrg dt->_dmamem_alloc = iommu_dvmamem_alloc;
607 1.2 mrg dt->_dmamem_free = iommu_dvmamem_free;
608 1.2 mrg dt->_dmamem_map = iommu_dvmamem_map;
609 1.2 mrg dt->_dmamem_unmap = iommu_dvmamem_unmap;
610 1.2 mrg PCOPY(_dmamem_mmap);
611 1.2 mrg #undef PCOPY
612 1.1 mrg return (dt);
613 1.1 mrg }
614 1.1 mrg
615 1.1 mrg pci_chipset_tag_t
616 1.1 mrg schizo_alloc_chipset(struct schizo_pbm *pbm, int node, pci_chipset_tag_t pc)
617 1.1 mrg {
618 1.1 mrg pci_chipset_tag_t npc;
619 1.1 mrg
620 1.24 macallan npc = kmem_alloc(sizeof *npc, KM_NOSLEEP);
621 1.1 mrg if (npc == NULL)
622 1.1 mrg panic("schizo: could not allocate pci_chipset_tag_t");
623 1.1 mrg memcpy(npc, pc, sizeof *pc);
624 1.1 mrg npc->cookie = pbm;
625 1.1 mrg npc->rootnode = node;
626 1.2 mrg npc->spc_conf_read = schizo_conf_read;
627 1.2 mrg npc->spc_conf_write = schizo_conf_write;
628 1.10 mrg npc->spc_intr_map = schizo_pci_intr_map;
629 1.2 mrg npc->spc_intr_establish = schizo_pci_intr_establish;
630 1.17 mrg npc->spc_find_ino = NULL;
631 1.1 mrg return (npc);
632 1.1 mrg }
633 1.1 mrg
634 1.1 mrg int
635 1.2 mrg schizo_dmamap_create(bus_dma_tag_t t, bus_size_t size,
636 1.1 mrg int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags,
637 1.1 mrg bus_dmamap_t *dmamp)
638 1.1 mrg {
639 1.2 mrg struct schizo_pbm *pbm = t->_cookie;
640 1.4 mrg int error;
641 1.1 mrg
642 1.4 mrg error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
643 1.4 mrg boundary, flags, dmamp);
644 1.4 mrg if (error == 0)
645 1.4 mrg (*dmamp)->_dm_cookie = &pbm->sp_sb;
646 1.4 mrg return error;
647 1.1 mrg }
648 1.2 mrg
649 1.2 mrg static struct schizo_range *
650 1.2 mrg get_schizorange(struct schizo_pbm *pbm, int ss)
651 1.2 mrg {
652 1.2 mrg int i;
653 1.2 mrg
654 1.2 mrg for (i = 0; i < pbm->sp_nrange; i++) {
655 1.2 mrg if (((pbm->sp_range[i].cspace >> 24) & 0x03) == ss)
656 1.2 mrg return (&pbm->sp_range[i]);
657 1.2 mrg }
658 1.2 mrg /* not found */
659 1.2 mrg return (NULL);
660 1.2 mrg }
661 1.1 mrg
662 1.1 mrg int
663 1.2 mrg schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
664 1.2 mrg int flags, vaddr_t unused, bus_space_handle_t *hp)
665 1.1 mrg {
666 1.2 mrg bus_addr_t paddr;
667 1.1 mrg struct schizo_pbm *pbm = t->cookie;
668 1.2 mrg struct schizo_softc *sc = pbm->sp_sc;
669 1.2 mrg struct schizo_range *sr;
670 1.2 mrg int ss;
671 1.1 mrg
672 1.1 mrg DPRINTF(SDB_BUSMAP, ("schizo_bus_map: type %d off %qx sz %qx flags %d",
673 1.2 mrg t->type,
674 1.1 mrg (unsigned long long)offset,
675 1.1 mrg (unsigned long long)size,
676 1.1 mrg flags));
677 1.1 mrg
678 1.2 mrg ss = sparc_pci_childspace(t->type);
679 1.2 mrg DPRINTF(SDB_BUSMAP, (" cspace %d\n", ss));
680 1.1 mrg
681 1.2 mrg sr = get_schizorange(pbm, ss);
682 1.2 mrg if (sr != NULL) {
683 1.2 mrg paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
684 1.2 mrg DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
685 1.2 mrg "space %lx offset %lx paddr %qx\n",
686 1.2 mrg __func__, (long)ss, (long)offset,
687 1.2 mrg (unsigned long long)paddr));
688 1.2 mrg return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
689 1.2 mrg flags, 0, hp));
690 1.1 mrg }
691 1.2 mrg DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
692 1.1 mrg return (EINVAL);
693 1.1 mrg }
694 1.1 mrg
695 1.2 mrg static paddr_t
696 1.2 mrg schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr, off_t off, int prot,
697 1.2 mrg int flags)
698 1.1 mrg {
699 1.1 mrg bus_addr_t offset = paddr;
700 1.1 mrg struct schizo_pbm *pbm = t->cookie;
701 1.2 mrg struct schizo_softc *sc = pbm->sp_sc;
702 1.2 mrg struct schizo_range *sr;
703 1.2 mrg int ss;
704 1.1 mrg
705 1.2 mrg ss = sparc_pci_childspace(t->type);
706 1.1 mrg
707 1.1 mrg DPRINTF(SDB_BUSMAP, ("schizo_bus_mmap: prot %d flags %d pa %qx\n",
708 1.1 mrg prot, flags, (unsigned long long)paddr));
709 1.1 mrg
710 1.2 mrg sr = get_schizorange(pbm, ss);
711 1.2 mrg if (sr != NULL) {
712 1.2 mrg paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
713 1.2 mrg DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
714 1.2 mrg "space %lx offset %lx paddr %qx\n",
715 1.2 mrg __func__, (long)ss, (long)offset,
716 1.2 mrg (unsigned long long)paddr));
717 1.2 mrg return (bus_space_mmap(sc->sc_bustag, paddr, off,
718 1.2 mrg prot, flags));
719 1.1 mrg }
720 1.2 mrg DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
721 1.1 mrg return (-1);
722 1.1 mrg }
723 1.1 mrg
724 1.10 mrg /*
725 1.12 mrg * Set the IGN for this schizo into the handle.
726 1.10 mrg */
727 1.10 mrg int
728 1.19 dyoung schizo_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
729 1.10 mrg {
730 1.10 mrg struct schizo_pbm *pbm = pa->pa_pc->cookie;
731 1.10 mrg struct schizo_softc *sc = pbm->sp_sc;
732 1.10 mrg
733 1.12 mrg *ihp |= sc->sc_ign;
734 1.10 mrg DPRINTF(SDB_INTMAP, ("returning IGN adjusted to %x\n", *ihp));
735 1.10 mrg return (0);
736 1.10 mrg }
737 1.10 mrg
738 1.2 mrg static void *
739 1.2 mrg schizo_intr_establish(bus_space_tag_t t, int ihandle, int level,
740 1.2 mrg int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
741 1.1 mrg {
742 1.1 mrg struct schizo_pbm *pbm = t->cookie;
743 1.1 mrg struct intrhand *ih = NULL;
744 1.7 mrg uint64_t mapoff, clroff;
745 1.13 mrg uintptr_t intrregs;
746 1.7 mrg volatile uint64_t *intrmapptr = NULL, *intrclrptr = NULL;
747 1.1 mrg int ino;
748 1.5 mrg long vec;
749 1.1 mrg
750 1.1 mrg vec = INTVEC(ihandle);
751 1.1 mrg ino = INTINO(vec);
752 1.1 mrg
753 1.24 macallan ih = kmem_alloc(sizeof *ih, KM_NOSLEEP);
754 1.5 mrg if (ih == NULL)
755 1.5 mrg return (NULL);
756 1.5 mrg
757 1.6 mrg DPRINTF(SDB_INTR, ("\n%s: ihandle %d level %d fn %p arg %p\n", __func__,
758 1.2 mrg ihandle, level, handler, arg));
759 1.2 mrg
760 1.1 mrg if (level == IPL_NONE)
761 1.1 mrg level = INTLEV(vec);
762 1.1 mrg if (level == IPL_NONE) {
763 1.1 mrg printf(": no IPL, setting IPL 2.\n");
764 1.1 mrg level = 2;
765 1.1 mrg }
766 1.1 mrg
767 1.5 mrg mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
768 1.5 mrg clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
769 1.1 mrg
770 1.14 nakayama DPRINTF(SDB_INTR, ("%s: intr %x: %p mapoff %" PRIx64 " clroff %"
771 1.14 nakayama PRIx64 "\n", __func__, ino, intrlev[ino], mapoff, clroff));
772 1.6 mrg
773 1.25 macallan ih->ih_ivec = ihandle;
774 1.25 macallan
775 1.13 mrg intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
776 1.14 nakayama intrmapptr = (uint64_t *)(uintptr_t)(intrregs + mapoff);
777 1.14 nakayama intrclrptr = (uint64_t *)(uintptr_t)(intrregs + clroff);
778 1.6 mrg
779 1.5 mrg if (INTIGN(vec) == 0)
780 1.13 mrg ino |= schizo_pbm_readintr(pbm, mapoff) & INTMAP_IGN;
781 1.5 mrg else
782 1.5 mrg ino |= vec & INTMAP_IGN;
783 1.1 mrg
784 1.5 mrg /* Register the map and clear intr registers */
785 1.2 mrg ih->ih_map = intrmapptr;
786 1.2 mrg ih->ih_clr = intrclrptr;
787 1.2 mrg
788 1.2 mrg ih->ih_fun = handler;
789 1.2 mrg ih->ih_arg = arg;
790 1.2 mrg ih->ih_pil = level;
791 1.6 mrg ih->ih_number = ino;
792 1.26 mrg ih->ih_pending = 0;
793 1.2 mrg
794 1.5 mrg DPRINTF(SDB_INTR, (
795 1.6 mrg "; installing handler %p arg %p with inr %x pil %u\n",
796 1.6 mrg handler, arg, ino, (u_int)ih->ih_pil));
797 1.5 mrg
798 1.2 mrg intr_establish(ih->ih_pil, level != IPL_VM, ih);
799 1.1 mrg
800 1.5 mrg /*
801 1.5 mrg * Enable the interrupt now we have the handler installed.
802 1.5 mrg * Read the current value as we can't change it besides the
803 1.5 mrg * valid bit so so make sure only this bit is changed.
804 1.5 mrg */
805 1.5 mrg if (intrmapptr) {
806 1.2 mrg u_int64_t imap;
807 1.1 mrg
808 1.13 mrg imap = schizo_pbm_readintr(pbm, mapoff);
809 1.5 mrg DPRINTF(SDB_INTR, ("; read intrmap = %016qx",
810 1.5 mrg (unsigned long long)imap));
811 1.2 mrg imap |= INTMAP_V;
812 1.5 mrg DPRINTF(SDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
813 1.5 mrg DPRINTF(SDB_INTR, ("; writing intrmap = %016qx\n",
814 1.5 mrg (unsigned long long)imap));
815 1.13 mrg schizo_pbm_writeintr(pbm, mapoff, imap);
816 1.13 mrg imap = schizo_pbm_readintr(pbm, mapoff);
817 1.5 mrg DPRINTF(SDB_INTR, ("; reread intrmap = %016qx",
818 1.5 mrg (unsigned long long)imap));
819 1.2 mrg ih->ih_number |= imap & INTMAP_INR;
820 1.1 mrg }
821 1.5 mrg if (intrclrptr) {
822 1.5 mrg /* set state to IDLE */
823 1.13 mrg schizo_pbm_writeintr(pbm, clroff, 0);
824 1.5 mrg }
825 1.1 mrg
826 1.1 mrg return (ih);
827 1.1 mrg }
828 1.1 mrg
829 1.2 mrg static void *
830 1.2 mrg schizo_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
831 1.2 mrg int (*func)(void *), void *arg)
832 1.2 mrg {
833 1.2 mrg void *cookie;
834 1.2 mrg struct schizo_pbm *pbm = (struct schizo_pbm *)pc->cookie;
835 1.2 mrg
836 1.9 mrg DPRINTF(SDB_INTR, ("%s: ih %lx; level %d", __func__, (u_long)ih, level));
837 1.2 mrg cookie = bus_intr_establish(pbm->sp_memt, ih, level, func, arg);
838 1.2 mrg
839 1.2 mrg DPRINTF(SDB_INTR, ("; returning handle %p\n", cookie));
840 1.2 mrg return (cookie);
841 1.2 mrg }
842