Home | History | Annotate | Line # | Download | only in dev
schizo.c revision 1.40
      1  1.40       mrg /*	$NetBSD: schizo.c,v 1.40 2019/02/05 06:10:53 mrg Exp $	*/
      2   1.1       mrg /*	$OpenBSD: schizo.c,v 1.55 2008/08/18 20:29:37 brad Exp $	*/
      3   1.1       mrg 
      4   1.1       mrg /*
      5   1.1       mrg  * Copyright (c) 2002 Jason L. Wright (jason (at) thought.net)
      6   1.1       mrg  * Copyright (c) 2003 Henric Jungheim
      7  1.29       mrg  * Copyright (c) 2008, 2009, 2010, 2012 Matthew R. Green
      8   1.1       mrg  * All rights reserved.
      9   1.1       mrg  *
     10   1.1       mrg  * Redistribution and use in source and binary forms, with or without
     11   1.1       mrg  * modification, are permitted provided that the following conditions
     12   1.1       mrg  * are met:
     13   1.1       mrg  * 1. Redistributions of source code must retain the above copyright
     14   1.1       mrg  *    notice, this list of conditions and the following disclaimer.
     15   1.1       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1       mrg  *    notice, this list of conditions and the following disclaimer in the
     17   1.1       mrg  *    documentation and/or other materials provided with the distribution.
     18   1.1       mrg  *
     19   1.1       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20   1.1       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     21   1.1       mrg  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     22   1.1       mrg  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     23   1.1       mrg  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     24   1.1       mrg  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     25   1.1       mrg  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26   1.1       mrg  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     27   1.1       mrg  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     28   1.1       mrg  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1       mrg  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1       mrg  */
     31   1.1       mrg 
     32  1.28       mrg #include <sys/cdefs.h>
     33  1.40       mrg __KERNEL_RCSID(0, "$NetBSD: schizo.c,v 1.40 2019/02/05 06:10:53 mrg Exp $");
     34  1.28       mrg 
     35   1.1       mrg #include <sys/param.h>
     36   1.1       mrg #include <sys/device.h>
     37   1.1       mrg #include <sys/errno.h>
     38   1.1       mrg #include <sys/extent.h>
     39  1.24  macallan #include <sys/kmem.h>
     40   1.1       mrg #include <sys/malloc.h>
     41   1.1       mrg #include <sys/systm.h>
     42   1.1       mrg #include <sys/time.h>
     43   1.1       mrg #include <sys/reboot.h>
     44   1.1       mrg 
     45   1.1       mrg #define _SPARC_BUS_DMA_PRIVATE
     46  1.23    dyoung #include <sys/bus.h>
     47   1.1       mrg #include <machine/autoconf.h>
     48   1.1       mrg #include <machine/psl.h>
     49   1.1       mrg 
     50   1.1       mrg #include <dev/pci/pcivar.h>
     51   1.1       mrg #include <dev/pci/pcireg.h>
     52   1.1       mrg 
     53   1.1       mrg #include <sparc64/dev/iommureg.h>
     54   1.1       mrg #include <sparc64/dev/iommuvar.h>
     55   1.1       mrg #include <sparc64/dev/schizoreg.h>
     56   1.1       mrg #include <sparc64/dev/schizovar.h>
     57   1.1       mrg #include <sparc64/sparc64/cache.h>
     58   1.1       mrg 
     59   1.1       mrg #ifdef DEBUG
     60   1.1       mrg #define SDB_PROM        0x01
     61   1.1       mrg #define SDB_BUSMAP      0x02
     62   1.1       mrg #define SDB_INTR        0x04
     63   1.2       mrg #define SDB_INTMAP      0x08
     64   1.2       mrg #define SDB_CONF        0x10
     65   1.7       mrg int schizo_debug = 0x0;
     66   1.1       mrg #define DPRINTF(l, s)   do { if (schizo_debug & l) printf s; } while (0)
     67   1.1       mrg #else
     68   1.1       mrg #define DPRINTF(l, s)
     69   1.1       mrg #endif
     70   1.1       mrg 
     71   1.1       mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
     72   1.1       mrg 
     73  1.21  christos static	int	schizo_match(device_t, cfdata_t, void *);
     74  1.21  christos static	void	schizo_attach(device_t, device_t, void *);
     75   1.2       mrg static	int	schizo_print(void *aux, const char *p);
     76   1.2       mrg 
     77  1.34       jdc #ifdef DEBUG
     78  1.34       jdc void schizo_print_regs(int unit, int what);
     79  1.34       jdc #endif
     80  1.34       jdc 
     81  1.22  christos CFATTACH_DECL_NEW(schizo, sizeof(struct schizo_softc),
     82   1.2       mrg     schizo_match, schizo_attach, NULL, NULL);
     83   1.2       mrg 
     84   1.1       mrg void schizo_init_iommu(struct schizo_softc *, struct schizo_pbm *);
     85   1.1       mrg 
     86   1.1       mrg void schizo_set_intr(struct schizo_softc *, struct schizo_pbm *, int,
     87   1.2       mrg     int (*handler)(void *), void *, int, const char *);
     88   1.1       mrg int schizo_ue(void *);
     89   1.1       mrg int schizo_ce(void *);
     90   1.1       mrg int schizo_safari_error(void *);
     91   1.1       mrg int schizo_pci_error(void *);
     92   1.1       mrg 
     93   1.1       mrg pci_chipset_tag_t schizo_alloc_chipset(struct schizo_pbm *, int,
     94   1.1       mrg     pci_chipset_tag_t);
     95   1.1       mrg bus_space_tag_t schizo_alloc_mem_tag(struct schizo_pbm *);
     96   1.1       mrg bus_space_tag_t schizo_alloc_io_tag(struct schizo_pbm *);
     97   1.1       mrg bus_space_tag_t schizo_alloc_config_tag(struct schizo_pbm *);
     98   1.1       mrg bus_space_tag_t schizo_alloc_bus_tag(struct schizo_pbm *, const char *,
     99   1.2       mrg     int);
    100   1.1       mrg bus_dma_tag_t schizo_alloc_dma_tag(struct schizo_pbm *);
    101   1.1       mrg 
    102   1.1       mrg pcireg_t schizo_conf_read(pci_chipset_tag_t, pcitag_t, int);
    103   1.1       mrg void schizo_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
    104   1.1       mrg 
    105   1.2       mrg int schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
    106   1.2       mrg 	           int flags, vaddr_t unused, bus_space_handle_t *hp);
    107   1.2       mrg static paddr_t schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr,
    108   1.2       mrg                                off_t off, int prot, int flags);
    109   1.2       mrg static void *schizo_intr_establish(bus_space_tag_t, int, int, int (*)(void *),
    110   1.2       mrg 	void *, void(*)(void));
    111  1.19    dyoung static int schizo_pci_intr_map(const struct pci_attach_args *,
    112  1.19    dyoung     pci_intr_handle_t *);
    113   1.2       mrg static void *schizo_pci_intr_establish(pci_chipset_tag_t, pci_intr_handle_t,
    114   1.2       mrg                                        int, int (*)(void *), void *);
    115   1.4       mrg static int schizo_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
    116   1.4       mrg 	bus_size_t, int, bus_dmamap_t *);
    117   1.1       mrg 
    118   1.1       mrg int
    119  1.30       chs schizo_match(device_t parent, cfdata_t match, void *aux)
    120   1.1       mrg {
    121   1.1       mrg 	struct mainbus_attach_args *ma = aux;
    122   1.1       mrg 	char *str;
    123   1.1       mrg 
    124   1.1       mrg 	if (strcmp(ma->ma_name, "pci") != 0)
    125   1.1       mrg 		return (0);
    126   1.1       mrg 
    127   1.2       mrg 	str = prom_getpropstring(ma->ma_node, "model");
    128   1.1       mrg 	if (strcmp(str, "schizo") == 0)
    129   1.1       mrg 		return (1);
    130   1.1       mrg 
    131   1.2       mrg 	str = prom_getpropstring(ma->ma_node, "compatible");
    132   1.1       mrg 	if (strcmp(str, "pci108e,8001") == 0)
    133   1.1       mrg 		return (1);
    134   1.1       mrg 	if (strcmp(str, "pci108e,8002") == 0)		/* XMITS */
    135   1.1       mrg 		return (1);
    136   1.1       mrg 	if (strcmp(str, "pci108e,a801") == 0)		/* Tomatillo */
    137   1.1       mrg 		return (1);
    138   1.1       mrg 
    139   1.1       mrg 	return (0);
    140   1.1       mrg }
    141   1.1       mrg 
    142   1.1       mrg void
    143  1.30       chs schizo_attach(device_t parent, device_t self, void *aux)
    144   1.1       mrg {
    145  1.21  christos 	struct schizo_softc *sc = device_private(self);
    146   1.1       mrg 	struct mainbus_attach_args *ma = aux;
    147  1.13       mrg 	struct schizo_pbm *pbm;
    148  1.15       mrg 	struct iommu_state *is;
    149  1.13       mrg 	struct pcibus_attach_args pba;
    150  1.34       jdc 	uint64_t reg, eccctrl, ino_bitmap;
    151  1.34       jdc 	int *busranges = NULL, nranges, *ino_bitmaps = NULL, nbitmaps;
    152   1.1       mrg 	char *str;
    153  1.17       mrg 	bool no_sc;
    154   1.1       mrg 
    155  1.16       mrg 	aprint_normal(": addr %" PRIx64, ma->ma_reg[0].ur_paddr);
    156   1.2       mrg 	str = prom_getpropstring(ma->ma_node, "compatible");
    157   1.1       mrg 	if (strcmp(str, "pci108e,a801") == 0)
    158   1.1       mrg 		sc->sc_tomatillo = 1;
    159  1.29       mrg 
    160  1.21  christos 	sc->sc_dev = self;
    161   1.1       mrg 	sc->sc_node = ma->ma_node;
    162   1.1       mrg 	sc->sc_dmat = ma->ma_dmatag;
    163   1.2       mrg 	sc->sc_bustag = ma->ma_bustag;
    164   1.1       mrg 
    165  1.38    martin 	sc->sc_ver = prom_getpropint(sc->sc_node, "version#", 0);
    166  1.38    martin 
    167  1.13       mrg 	if (bus_space_map(sc->sc_bustag, ma->ma_reg[1].ur_paddr - 0x10000UL,
    168   1.2       mrg 	    sizeof(struct schizo_regs), 0,
    169   1.2       mrg 	    &sc->sc_ctrlh)) {
    170  1.16       mrg 		aprint_error(": failed to map registers\n");
    171   1.1       mrg 		return;
    172   1.1       mrg 	}
    173   1.1       mrg 
    174  1.10       mrg 	sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT);
    175   1.6       mrg 
    176   1.1       mrg 	/* enable schizo ecc error interrupts */
    177   1.2       mrg 	eccctrl = schizo_read(sc, SCZ_ECCCTRL);
    178   1.2       mrg 	eccctrl |= SCZ_ECCCTRL_EE_INTEN |
    179   1.2       mrg 		   SCZ_ECCCTRL_UE_INTEN |
    180   1.2       mrg 		   SCZ_ECCCTRL_CE_INTEN;
    181   1.2       mrg 	schizo_write(sc, SCZ_ECCCTRL, eccctrl);
    182   1.1       mrg 
    183  1.24  macallan 	pbm = kmem_zalloc(sizeof(*pbm), KM_NOSLEEP);
    184   1.1       mrg 	if (pbm == NULL)
    185   1.1       mrg 		panic("schizo: can't alloc schizo pbm");
    186   1.1       mrg 
    187  1.34       jdc #ifdef DEBUG
    188  1.34       jdc 	sc->sc_pbm = pbm;
    189  1.34       jdc #endif
    190   1.1       mrg 	pbm->sp_sc = sc;
    191   1.2       mrg 	pbm->sp_regt = sc->sc_bustag;
    192   1.1       mrg 
    193  1.13       mrg 	if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000)
    194   1.5       mrg 		pbm->sp_bus_a = 1;
    195   1.5       mrg 	else
    196   1.5       mrg 		pbm->sp_bus_a = 0;
    197   1.5       mrg 
    198  1.13       mrg 	/*
    199  1.13       mrg 	 * Map interrupt registers
    200  1.13       mrg 	 */
    201  1.13       mrg 	if (bus_space_map(sc->sc_bustag, ma->ma_reg[0].ur_paddr,
    202  1.13       mrg 			  ma->ma_reg[0].ur_len,
    203  1.13       mrg 			  BUS_SPACE_MAP_LINEAR, &pbm->sp_intrh)) {
    204  1.34       jdc 		aprint_error(": failed to map interrupt registers\n");
    205  1.32  christos 		kmem_free(pbm, sizeof(*pbm));
    206  1.13       mrg 		return;
    207  1.13       mrg 	}
    208  1.13       mrg 
    209  1.34       jdc #ifdef DEBUG
    210  1.34       jdc 	/*
    211  1.34       jdc 	 * Map ichip registers
    212  1.34       jdc 	 */
    213  1.34       jdc 	if (sc->sc_tomatillo)
    214  1.34       jdc 		if (bus_space_map(sc->sc_bustag, ma->ma_reg[3].ur_paddr,
    215  1.34       jdc 			  ma->ma_reg[3].ur_len,
    216  1.34       jdc 			  BUS_SPACE_MAP_LINEAR, &pbm->sp_ichiph)) {
    217  1.34       jdc 			aprint_error(": failed to map ichip registers\n");
    218  1.34       jdc 			kmem_free(pbm, sizeof(*pbm));
    219  1.34       jdc 			return;
    220  1.34       jdc 		}
    221  1.34       jdc #endif
    222  1.34       jdc 
    223   1.2       mrg 	if (prom_getprop(sc->sc_node, "ranges", sizeof(struct schizo_range),
    224   1.1       mrg 	    &pbm->sp_nrange, (void **)&pbm->sp_range))
    225   1.1       mrg 		panic("schizo: can't get ranges");
    226   1.1       mrg 
    227   1.2       mrg 	if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges,
    228   1.1       mrg 	    (void **)&busranges))
    229   1.1       mrg 		panic("schizo: can't get bus-range");
    230   1.1       mrg 
    231  1.34       jdc 	aprint_normal(": %s, version %d, ign %x, bus %c %d to %d\n",
    232  1.29       mrg 	    sc->sc_tomatillo ? "Tomatillo" : "Schizo", sc->sc_ver,
    233  1.29       mrg 	    sc->sc_ign, pbm->sp_bus_a ? 'A' : 'B', busranges[0], busranges[1]);
    234  1.16       mrg 	aprint_naive("\n");
    235   1.1       mrg 
    236   1.1       mrg 	if (bus_space_subregion(pbm->sp_regt, sc->sc_ctrlh,
    237   1.2       mrg 	    pbm->sp_bus_a ? offsetof(struct schizo_regs, pbm_a) :
    238   1.1       mrg 	    offsetof(struct schizo_regs, pbm_b),
    239   1.1       mrg 	    sizeof(struct schizo_pbm_regs),
    240   1.1       mrg 	    &pbm->sp_regh)) {
    241   1.1       mrg 		panic("schizo: unable to create PBM handle");
    242   1.1       mrg 	}
    243   1.1       mrg 
    244  1.15       mrg 	is = &pbm->sp_is;
    245  1.15       mrg 	pbm->sp_sb.sb_is = is;
    246  1.17       mrg 	no_sc = prom_getproplen(sc->sc_node, "no-streaming-cache") >= 0;
    247  1.17       mrg 	if (no_sc)
    248  1.21  christos 		aprint_debug_dev(sc->sc_dev, "no streaming buffers\n");
    249  1.17       mrg 	else {
    250  1.15       mrg 		vaddr_t va = (vaddr_t)&pbm->sp_flush[0x40];
    251  1.15       mrg 
    252  1.15       mrg 		/*
    253  1.15       mrg 		 * Initialize the strbuf_ctl.
    254  1.15       mrg 		 *
    255  1.15       mrg 		 * The flush sync buffer must be 64-byte aligned.
    256  1.15       mrg 		 */
    257  1.15       mrg 		is->is_sb[0] = &pbm->sp_sb;
    258  1.15       mrg 		is->is_sb[0]->sb_flush = (void *)(va & ~0x3f);
    259  1.15       mrg 
    260  1.15       mrg 		bus_space_subregion(pbm->sp_regt, pbm->sp_regh,
    261  1.15       mrg 			offsetof(struct schizo_pbm_regs, strbuf),
    262  1.15       mrg 			sizeof(struct iommu_strbuf), &is->is_sb[0]->sb_sb);
    263  1.15       mrg 	}
    264  1.15       mrg 
    265  1.21  christos 	aprint_normal_dev(sc->sc_dev, " ");
    266   1.1       mrg 	schizo_init_iommu(sc, pbm);
    267   1.1       mrg 
    268   1.1       mrg 	pbm->sp_memt = schizo_alloc_mem_tag(pbm);
    269   1.1       mrg 	pbm->sp_iot = schizo_alloc_io_tag(pbm);
    270   1.1       mrg 	pbm->sp_cfgt = schizo_alloc_config_tag(pbm);
    271   1.1       mrg 	pbm->sp_dmat = schizo_alloc_dma_tag(pbm);
    272  1.20    dyoung 	pbm->sp_flags = (pbm->sp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
    273  1.20    dyoung 		        (pbm->sp_iot ? PCI_FLAGS_IO_OKAY : 0);
    274   1.1       mrg 
    275   1.1       mrg 	if (bus_space_map(pbm->sp_cfgt, 0, 0x1000000, 0, &pbm->sp_cfgh))
    276   1.1       mrg 		panic("schizo: could not map config space");
    277   1.1       mrg 
    278   1.1       mrg 	pbm->sp_pc = schizo_alloc_chipset(pbm, sc->sc_node,
    279   1.1       mrg 	    &_sparc_pci_chipset);
    280   1.3  nakayama 	pbm->sp_pc->spc_busmax = busranges[1];
    281  1.24  macallan 	pbm->sp_pc->spc_busnode = kmem_zalloc(sizeof(*pbm->sp_pc->spc_busnode),
    282  1.24  macallan 	    KM_NOSLEEP);
    283   1.3  nakayama 	if (pbm->sp_pc->spc_busnode == NULL)
    284  1.24  macallan 		panic("schizo: kmem_alloc busnode");
    285   1.1       mrg 
    286   1.1       mrg 	pba.pba_bus = busranges[0];
    287   1.1       mrg 	pba.pba_bridgetag = NULL;
    288   1.1       mrg 	pba.pba_pc = pbm->sp_pc;
    289   1.1       mrg 	pba.pba_flags = pbm->sp_flags;
    290   1.1       mrg 	pba.pba_dmat = pbm->sp_dmat;
    291   1.2       mrg 	pba.pba_dmat64 = NULL;	/* XXX */
    292   1.1       mrg 	pba.pba_memt = pbm->sp_memt;
    293   1.1       mrg 	pba.pba_iot = pbm->sp_iot;
    294   1.1       mrg 
    295   1.1       mrg 	free(busranges, M_DEVBUF);
    296   1.1       mrg 
    297   1.1       mrg 	schizo_pbm_write(pbm, SCZ_PCI_INTR_RETRY, 5);
    298   1.1       mrg 
    299   1.1       mrg 	/* clear out the bus errors */
    300   1.1       mrg 	schizo_pbm_write(pbm, SCZ_PCI_CTRL, schizo_pbm_read(pbm, SCZ_PCI_CTRL));
    301   1.1       mrg 	schizo_pbm_write(pbm, SCZ_PCI_AFSR, schizo_pbm_read(pbm, SCZ_PCI_AFSR));
    302   1.1       mrg 	schizo_cfg_write(pbm, PCI_COMMAND_STATUS_REG,
    303   1.1       mrg 	    schizo_cfg_read(pbm, PCI_COMMAND_STATUS_REG));
    304   1.1       mrg 
    305   1.1       mrg 	reg = schizo_pbm_read(pbm, SCZ_PCI_CTRL);
    306   1.1       mrg 	/* enable/disable error interrupts and arbiter */
    307  1.29       mrg 	reg |= SCZ_PCICTRL_EEN | SCZ_PCICTRL_MMU_INT;
    308  1.29       mrg 	if (sc->sc_tomatillo) {
    309  1.29       mrg 		reg &= ~SCZ_PCICTRL_SBH_INT;
    310  1.29       mrg 		reg |= TOM_PCICTRL_ARB;
    311  1.29       mrg 		reg |= TOM_PCICTRL_PRM | TOM_PCICTRL_PRO |
    312  1.29       mrg 		       TOM_PCICTRL_PRL;
    313  1.29       mrg 		if (sc->sc_ver <= 1)	/* 2.0 */
    314  1.29       mrg 			reg |= TOM_PCICTRL_DTO_INT;
    315  1.29       mrg 		else
    316  1.29       mrg 			reg |= SCZ_PCICTRL_PTO;
    317  1.29       mrg 	} else
    318  1.29       mrg 		reg |= SCZ_PCICTRL_SBH_INT | SCZ_PCICTRL_ARB;
    319  1.29       mrg 	if (OF_getproplen(sc->sc_node, "no-bus-parking") < 0)
    320  1.29       mrg 		reg |= SCZ_PCICTRL_PARK;
    321   1.1       mrg 	schizo_pbm_write(pbm, SCZ_PCI_CTRL, reg);
    322   1.1       mrg 
    323   1.1       mrg 	reg = schizo_pbm_read(pbm, SCZ_PCI_DIAG);
    324   1.1       mrg 	reg &= ~(SCZ_PCIDIAG_D_RTRYARB | SCZ_PCIDIAG_D_RETRY |
    325   1.1       mrg 	    SCZ_PCIDIAG_D_INTSYNC);
    326   1.1       mrg 	schizo_pbm_write(pbm, SCZ_PCI_DIAG, reg);
    327   1.1       mrg 
    328  1.34       jdc 	if (prom_getprop(sc->sc_node, "ino-bitmap", sizeof(int), &nbitmaps,
    329  1.34       jdc 	    (void **)&ino_bitmaps)) {
    330  1.34       jdc 		/* No property - set defaults (double map UE, CE, SERR). */
    331  1.34       jdc 		if (pbm->sp_bus_a)
    332  1.35    martin 			ino_bitmap = __BIT(SCZ_PCIERR_A_INO);
    333  1.34       jdc 		else
    334  1.35    martin 			ino_bitmap = __BIT(SCZ_PCIERR_B_INO);
    335  1.35    martin 		ino_bitmap |= __BIT(SCZ_UE_INO) | __BIT(SCZ_CE_INO) |
    336  1.35    martin 		    __BIT(SCZ_SERR_INO);
    337  1.34       jdc 	} else
    338  1.34       jdc 		ino_bitmap = (uint64_t) ino_bitmaps[1] << 32 | ino_bitmaps[0];
    339  1.34       jdc 	DPRINTF(SDB_INTR, ("ino_bitmap=0x%016" PRIx64 "\n", ino_bitmap));
    340  1.34       jdc 
    341  1.35    martin 	if (ino_bitmap & __BIT(SCZ_PCIERR_A_INO))
    342   1.1       mrg 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
    343   1.1       mrg 		   pbm, SCZ_PCIERR_A_INO, "pci_a");
    344  1.35    martin 	if (ino_bitmap & __BIT(SCZ_PCIERR_B_INO))
    345   1.1       mrg 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
    346   1.1       mrg 		   pbm, SCZ_PCIERR_B_INO, "pci_b");
    347  1.35    martin 	if (ino_bitmap & __BIT(SCZ_UE_INO))
    348  1.34       jdc 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ue, sc, SCZ_UE_INO,
    349  1.34       jdc 		    "ue");
    350  1.35    martin 	if (ino_bitmap & __BIT(SCZ_CE_INO))
    351  1.34       jdc 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ce, sc, SCZ_CE_INO,
    352  1.34       jdc 		    "ce");
    353  1.35    martin 	if (ino_bitmap & __BIT(SCZ_SERR_INO))
    354  1.34       jdc 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_safari_error, sc,
    355  1.34       jdc 		    SCZ_SERR_INO, "safari");
    356   1.1       mrg 
    357  1.17       mrg 	if (sc->sc_tomatillo) {
    358  1.17       mrg 		/*
    359  1.18       mrg 		 * Enable the IOCACHE.
    360  1.17       mrg 		 */
    361  1.17       mrg 		uint64_t iocache_csr;
    362  1.17       mrg 
    363  1.18       mrg 		iocache_csr = TOM_IOCACHE_CSR_WRT_PEN |
    364  1.18       mrg 			      (1 << TOM_IOCACHE_CSR_POFFSET_SHIFT) |
    365  1.18       mrg 			      TOM_IOCACHE_CSR_PEN_RDM |
    366  1.18       mrg 			      TOM_IOCACHE_CSR_PEN_ONE |
    367  1.18       mrg 			      TOM_IOCACHE_CSR_PEN_LINE;
    368  1.18       mrg 		schizo_pbm_write(pbm, SCZ_PCI_IOCACHE_CSR, iocache_csr);
    369  1.17       mrg 	}
    370  1.17       mrg 
    371  1.21  christos 	config_found(sc->sc_dev, &pba, schizo_print);
    372   1.1       mrg }
    373   1.1       mrg 
    374   1.1       mrg int
    375   1.1       mrg schizo_ue(void *vsc)
    376   1.1       mrg {
    377   1.1       mrg 	struct schizo_softc *sc = vsc;
    378   1.1       mrg 
    379  1.21  christos 	panic("%s: uncorrectable error", device_xname(sc->sc_dev));
    380   1.1       mrg 	return (1);
    381   1.1       mrg }
    382   1.1       mrg 
    383   1.1       mrg int
    384   1.1       mrg schizo_ce(void *vsc)
    385   1.1       mrg {
    386   1.1       mrg 	struct schizo_softc *sc = vsc;
    387   1.1       mrg 
    388  1.21  christos 	panic("%s: correctable error", device_xname(sc->sc_dev));
    389   1.1       mrg 	return (1);
    390   1.1       mrg }
    391   1.1       mrg 
    392   1.1       mrg int
    393   1.1       mrg schizo_pci_error(void *vpbm)
    394   1.1       mrg {
    395   1.1       mrg 	struct schizo_pbm *sp = vpbm;
    396   1.1       mrg 	struct schizo_softc *sc = sp->sp_sc;
    397   1.2       mrg 	u_int64_t afsr, afar, ctrl, tfar;
    398   1.1       mrg 	u_int32_t csr;
    399   1.2       mrg 	char bits[128];
    400   1.1       mrg 
    401   1.1       mrg 	afsr = schizo_pbm_read(sp, SCZ_PCI_AFSR);
    402   1.1       mrg 	afar = schizo_pbm_read(sp, SCZ_PCI_AFAR);
    403   1.1       mrg 	ctrl = schizo_pbm_read(sp, SCZ_PCI_CTRL);
    404   1.1       mrg 	csr = schizo_cfg_read(sp, PCI_COMMAND_STATUS_REG);
    405   1.1       mrg 
    406  1.21  christos 	printf("%s: pci bus %c error\n", device_xname(sc->sc_dev),
    407   1.1       mrg 	    sp->sp_bus_a ? 'A' : 'B');
    408   1.1       mrg 
    409   1.8  christos 	snprintb(bits, sizeof(bits), SCZ_PCIAFSR_BITS, afsr);
    410   1.8  christos 	printf("PCIAFSR=%s\n", bits);
    411  1.14  nakayama 	printf("PCIAFAR=%" PRIx64 "\n", afar);
    412   1.8  christos 	snprintb(bits, sizeof(bits), SCZ_PCICTRL_BITS, ctrl);
    413   1.8  christos 	printf("PCICTRL=%s\n", bits);
    414   1.2       mrg #ifdef PCI_COMMAND_STATUS_BITS
    415   1.8  christos 	snprintb(bits, sizeof(bits), PCI_COMMAND_STATUS_BITS, csr);
    416   1.8  christos 	printf("PCICSR=%s\n", bits);
    417   1.2       mrg #endif
    418   1.1       mrg 
    419   1.1       mrg 	if (ctrl & SCZ_PCICTRL_MMU_ERR) {
    420   1.1       mrg 		ctrl = schizo_pbm_read(sp, SCZ_PCI_IOMMU_CTRL);
    421  1.14  nakayama 		printf("IOMMUCTRL=%" PRIx64 "\n", ctrl);
    422   1.1       mrg 
    423   1.1       mrg 		if ((ctrl & TOM_IOMMU_ERR) == 0)
    424   1.1       mrg 			goto clear_error;
    425   1.1       mrg 
    426   1.1       mrg 		if (sc->sc_tomatillo) {
    427   1.1       mrg 			tfar = schizo_pbm_read(sp, TOM_PCI_IOMMU_TFAR);
    428  1.14  nakayama 			printf("IOMMUTFAR=%" PRIx64 "\n", tfar);
    429   1.1       mrg 		}
    430   1.1       mrg 
    431   1.1       mrg 		/* These are non-fatal if target abort was signalled. */
    432   1.1       mrg 		if ((ctrl & TOM_IOMMU_ERR_MASK) == TOM_IOMMU_INV_ERR ||
    433   1.1       mrg 		    ctrl & TOM_IOMMU_ILLTSBTBW_ERR ||
    434   1.1       mrg 		    ctrl & TOM_IOMMU_BADVA_ERR) {
    435   1.1       mrg 			if (csr & PCI_STATUS_TARGET_TARGET_ABORT) {
    436   1.1       mrg 				schizo_pbm_write(sp, SCZ_PCI_IOMMU_CTRL, ctrl);
    437   1.1       mrg 				goto clear_error;
    438   1.1       mrg 			}
    439   1.1       mrg 		}
    440   1.1       mrg 	}
    441   1.1       mrg 
    442  1.39       mrg 	panic("%s: %s: fatal", __func__, device_xname(sc->sc_dev));
    443   1.1       mrg 
    444   1.1       mrg  clear_error:
    445   1.1       mrg 	schizo_cfg_write(sp, PCI_COMMAND_STATUS_REG, csr);
    446   1.1       mrg 	schizo_pbm_write(sp, SCZ_PCI_CTRL, ctrl);
    447   1.1       mrg 	schizo_pbm_write(sp, SCZ_PCI_AFSR, afsr);
    448   1.1       mrg 	return (1);
    449   1.1       mrg }
    450   1.1       mrg 
    451   1.1       mrg int
    452   1.1       mrg schizo_safari_error(void *vsc)
    453   1.1       mrg {
    454   1.1       mrg 	struct schizo_softc *sc = vsc;
    455   1.1       mrg 
    456  1.21  christos 	printf("%s: safari error\n", device_xname(sc->sc_dev));
    457   1.1       mrg 
    458  1.14  nakayama 	printf("ERRLOG=%" PRIx64 "\n", schizo_read(sc, SCZ_SAFARI_ERRLOG));
    459  1.14  nakayama 	printf("UE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFSR));
    460  1.14  nakayama 	printf("UE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFAR));
    461  1.14  nakayama 	printf("CE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFSR));
    462  1.14  nakayama 	printf("CE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFAR));
    463   1.1       mrg 
    464  1.39       mrg 	panic("%s: %s: fatal", __func__, device_xname(sc->sc_dev));
    465   1.1       mrg 	return (1);
    466   1.1       mrg }
    467   1.1       mrg 
    468   1.1       mrg void
    469   1.1       mrg schizo_init_iommu(struct schizo_softc *sc, struct schizo_pbm *pbm)
    470   1.1       mrg {
    471   1.1       mrg 	struct iommu_state *is = &pbm->sp_is;
    472   1.1       mrg 	int *vdma = NULL, nitem, tsbsize = 7;
    473   1.1       mrg 	u_int32_t iobase = -1;
    474   1.1       mrg 	char *name;
    475   1.1       mrg 
    476   1.4       mrg 	/* punch in our copies */
    477   1.1       mrg 	is->is_bustag = pbm->sp_regt;
    478  1.15       mrg 	bus_space_subregion(is->is_bustag, pbm->sp_regh,
    479  1.15       mrg 		offsetof(struct schizo_pbm_regs, iommu),
    480  1.18       mrg 		sizeof(struct iommureg2),
    481  1.15       mrg 		&is->is_iommu);
    482   1.1       mrg 
    483   1.1       mrg 	/*
    484   1.1       mrg 	 * Separate the men from the boys.  If the `virtual-dma'
    485   1.1       mrg 	 * property exists, use it.
    486   1.1       mrg 	 */
    487   1.2       mrg 	if (!prom_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
    488   1.1       mrg 	    (void **)&vdma)) {
    489   1.1       mrg 		/* Damn.  Gotta use these values. */
    490   1.1       mrg 		iobase = vdma[0];
    491   1.1       mrg #define	TSBCASE(x)	case 1 << ((x) + 23): tsbsize = (x); break
    492   1.1       mrg 		switch (vdma[1]) {
    493  1.40       mrg 			TSBCASE(1);
    494  1.40       mrg 			TSBCASE(2);
    495  1.40       mrg 			TSBCASE(3);
    496  1.40       mrg 			TSBCASE(4);
    497  1.40       mrg 			TSBCASE(5);
    498  1.40       mrg 			TSBCASE(6);
    499  1.40       mrg 			TSBCASE(7);
    500   1.1       mrg 		default:
    501   1.1       mrg 			printf("bogus tsb size %x, using 7\n", vdma[1]);
    502  1.40       mrg 			tsbsize = 7;
    503   1.1       mrg 		}
    504   1.1       mrg #undef TSBCASE
    505   1.2       mrg 		DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: iobase=0x%x\n", iobase));
    506   1.1       mrg 		free(vdma, M_DEVBUF);
    507   1.1       mrg 	} else {
    508   1.2       mrg 		DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: getprop failed, "
    509   1.1       mrg 		    "using iobase=0x%x, tsbsize=%d\n", iobase, tsbsize));
    510   1.1       mrg 	}
    511   1.1       mrg 
    512  1.15       mrg 	/* give us a nice name.. */
    513  1.24  macallan 	name = (char *)kmem_alloc(32, KM_NOSLEEP);
    514  1.15       mrg 	if (name == NULL)
    515  1.24  macallan 
    516  1.24  macallan 		panic("couldn't kmem_alloc iommu name");
    517  1.21  christos 	snprintf(name, 32, "%s dvma", device_xname(sc->sc_dev));
    518  1.15       mrg 
    519   1.1       mrg 	iommu_init(name, is, tsbsize, iobase);
    520   1.1       mrg }
    521   1.1       mrg 
    522   1.1       mrg int
    523   1.1       mrg schizo_print(void *aux, const char *p)
    524   1.1       mrg {
    525   1.2       mrg 
    526   1.1       mrg 	if (p == NULL)
    527   1.1       mrg 		return (UNCONF);
    528   1.1       mrg 	return (QUIET);
    529   1.1       mrg }
    530   1.1       mrg 
    531   1.1       mrg pcireg_t
    532   1.1       mrg schizo_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
    533   1.1       mrg {
    534   1.2       mrg 	struct schizo_pbm *sp = pc->cookie;
    535  1.31  nakayama 	struct cpu_info *ci = curcpu();
    536  1.11  nakayama 	pcireg_t val = (pcireg_t)~0;
    537  1.31  nakayama 	int s;
    538   1.2       mrg 
    539   1.2       mrg 	DPRINTF(SDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg));
    540  1.33   msaitoh 	if (PCITAG_NODE(tag) != -1 && (unsigned int)reg < PCI_CONF_SIZE) {
    541  1.31  nakayama 		s = splhigh();
    542  1.31  nakayama 		ci->ci_pci_probe = true;
    543  1.31  nakayama 		membar_Sync();
    544  1.11  nakayama 		val = bus_space_read_4(sp->sp_cfgt, sp->sp_cfgh,
    545  1.11  nakayama 		    PCITAG_OFFSET(tag) + reg);
    546  1.31  nakayama 		membar_Sync();
    547  1.31  nakayama 		if (ci->ci_pci_fault)
    548  1.31  nakayama 			val = (pcireg_t)~0;
    549  1.31  nakayama 		ci->ci_pci_probe = ci->ci_pci_fault = false;
    550  1.31  nakayama 		splx(s);
    551  1.31  nakayama 	}
    552   1.2       mrg 	DPRINTF(SDB_CONF, (" returning %08x\n", (u_int)val));
    553   1.2       mrg 	return (val);
    554   1.1       mrg }
    555   1.1       mrg 
    556   1.1       mrg void
    557   1.1       mrg schizo_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
    558   1.1       mrg {
    559   1.2       mrg 	struct schizo_pbm *sp = pc->cookie;
    560   1.2       mrg 
    561   1.2       mrg 	DPRINTF(SDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__,
    562   1.2       mrg 		(long)tag, reg, (int)data));
    563  1.11  nakayama 
    564  1.11  nakayama 	/* If we don't know it, just punt it.  */
    565  1.11  nakayama 	if (PCITAG_NODE(tag) == -1) {
    566  1.11  nakayama 		DPRINTF(SDB_CONF, (" .. bad addr\n"));
    567  1.11  nakayama 		return;
    568  1.11  nakayama 	}
    569  1.11  nakayama 
    570  1.33   msaitoh 	if ((unsigned int)reg >= PCI_CONF_SIZE)
    571  1.33   msaitoh 		return;
    572  1.33   msaitoh 
    573   1.2       mrg         bus_space_write_4(sp->sp_cfgt, sp->sp_cfgh,
    574   1.1       mrg 	    PCITAG_OFFSET(tag) + reg, data);
    575   1.2       mrg 	DPRINTF(SDB_CONF, (" .. done\n"));
    576   1.1       mrg }
    577   1.1       mrg 
    578   1.1       mrg void
    579   1.1       mrg schizo_set_intr(struct schizo_softc *sc, struct schizo_pbm *pbm, int ipl,
    580   1.2       mrg     int (*handler)(void *), void *arg, int ino, const char *what)
    581   1.1       mrg {
    582   1.1       mrg 	struct intrhand *ih;
    583   1.2       mrg 	u_int64_t mapoff, clroff;
    584  1.13       mrg 	uintptr_t intrregs;
    585   1.2       mrg 
    586   1.6       mrg 	DPRINTF(SDB_INTR, ("%s: ino %x ign %x fn %p arg %p", __func__,
    587   1.6       mrg 	    ino, sc->sc_ign, handler, arg));
    588   1.6       mrg 
    589   1.2       mrg 	mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
    590   1.2       mrg 	clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
    591  1.12       mrg 	ino |= sc->sc_ign;
    592   1.1       mrg 
    593  1.14  nakayama 	DPRINTF(SDB_INTR, (" mapoff %" PRIx64 " clroff %" PRIx64 "\n",
    594  1.14  nakayama 	    mapoff, clroff));
    595   1.6       mrg 
    596  1.36     palle 	ih = intrhand_alloc();
    597  1.36     palle 
    598   1.2       mrg 	ih->ih_arg = arg;
    599  1.13       mrg 	intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
    600  1.14  nakayama 	ih->ih_map = (uint64_t *)(uintptr_t)(intrregs + mapoff);
    601  1.14  nakayama 	ih->ih_clr = (uint64_t *)(uintptr_t)(intrregs + clroff);
    602   1.2       mrg 	ih->ih_fun = handler;
    603  1.27  nakayama 	ih->ih_pil = ipl;
    604   1.2       mrg 	ih->ih_number = INTVEC(schizo_pbm_read(pbm, mapoff));
    605  1.26       mrg 	ih->ih_pending = 0;
    606  1.26       mrg 
    607   1.2       mrg 	intr_establish(ipl, ipl != IPL_VM, ih);
    608   1.2       mrg 
    609   1.2       mrg 	schizo_pbm_write(pbm, mapoff,
    610   1.2       mrg 	    ih->ih_number | INTMAP_V | (CPU_UPAID << INTMAP_TID_SHIFT));
    611  1.34       jdc 	schizo_pbm_write(pbm, clroff, 0);
    612   1.1       mrg }
    613   1.1       mrg 
    614   1.1       mrg bus_space_tag_t
    615   1.1       mrg schizo_alloc_mem_tag(struct schizo_pbm *sp)
    616   1.1       mrg {
    617  1.29       mrg 	return (schizo_alloc_bus_tag(sp, "mem", PCI_MEMORY_BUS_SPACE));
    618   1.1       mrg }
    619   1.1       mrg 
    620   1.1       mrg bus_space_tag_t
    621   1.1       mrg schizo_alloc_io_tag(struct schizo_pbm *sp)
    622   1.1       mrg {
    623  1.29       mrg 	return (schizo_alloc_bus_tag(sp, "io", PCI_IO_BUS_SPACE));
    624   1.1       mrg }
    625   1.1       mrg 
    626   1.1       mrg bus_space_tag_t
    627   1.1       mrg schizo_alloc_config_tag(struct schizo_pbm *sp)
    628   1.1       mrg {
    629  1.29       mrg 	return (schizo_alloc_bus_tag(sp, "cfg", PCI_CONFIG_BUS_SPACE));
    630   1.1       mrg }
    631   1.1       mrg 
    632   1.1       mrg bus_space_tag_t
    633   1.2       mrg schizo_alloc_bus_tag(struct schizo_pbm *pbm, const char *name, int type)
    634   1.1       mrg {
    635   1.1       mrg 	struct schizo_softc *sc = pbm->sp_sc;
    636   1.2       mrg 	bus_space_tag_t bt;
    637   1.1       mrg 
    638  1.24  macallan 	bt = (bus_space_tag_t) kmem_zalloc(sizeof(struct sparc_bus_space_tag),
    639  1.24  macallan 		    KM_NOSLEEP);
    640   1.1       mrg 	if (bt == NULL)
    641   1.1       mrg 		panic("schizo: could not allocate bus tag");
    642   1.1       mrg 
    643   1.1       mrg 	bt->cookie = pbm;
    644   1.2       mrg 	bt->parent = sc->sc_bustag;
    645   1.2       mrg 	bt->type = type;
    646   1.1       mrg 	bt->sparc_bus_map = schizo_bus_map;
    647   1.1       mrg 	bt->sparc_bus_mmap = schizo_bus_mmap;
    648   1.1       mrg 	bt->sparc_intr_establish = schizo_intr_establish;
    649   1.1       mrg 	return (bt);
    650   1.1       mrg }
    651   1.1       mrg 
    652   1.1       mrg bus_dma_tag_t
    653   1.1       mrg schizo_alloc_dma_tag(struct schizo_pbm *pbm)
    654   1.1       mrg {
    655   1.1       mrg 	struct schizo_softc *sc = pbm->sp_sc;
    656   1.1       mrg 	bus_dma_tag_t dt, pdt = sc->sc_dmat;
    657   1.1       mrg 
    658  1.24  macallan 	dt = kmem_zalloc(sizeof(*dt), KM_NOSLEEP);
    659   1.1       mrg 	if (dt == NULL)
    660   1.1       mrg 		panic("schizo: could not alloc dma tag");
    661   1.1       mrg 
    662   1.1       mrg 	dt->_cookie = pbm;
    663   1.1       mrg 	dt->_parent = pdt;
    664   1.2       mrg #define PCOPY(x)	dt->x = pdt->x
    665   1.4       mrg 	dt->_dmamap_create = schizo_dmamap_create;
    666   1.2       mrg 	PCOPY(_dmamap_destroy);
    667   1.2       mrg 	dt->_dmamap_load = iommu_dvmamap_load;
    668   1.2       mrg 	PCOPY(_dmamap_load_mbuf);
    669   1.2       mrg 	PCOPY(_dmamap_load_uio);
    670   1.2       mrg 	dt->_dmamap_load_raw = iommu_dvmamap_load_raw;
    671   1.2       mrg 	dt->_dmamap_unload = iommu_dvmamap_unload;
    672   1.2       mrg 	dt->_dmamap_sync = iommu_dvmamap_sync;
    673   1.2       mrg 	dt->_dmamem_alloc = iommu_dvmamem_alloc;
    674   1.2       mrg 	dt->_dmamem_free = iommu_dvmamem_free;
    675   1.2       mrg 	dt->_dmamem_map = iommu_dvmamem_map;
    676   1.2       mrg 	dt->_dmamem_unmap = iommu_dvmamem_unmap;
    677   1.2       mrg 	PCOPY(_dmamem_mmap);
    678   1.2       mrg #undef	PCOPY
    679   1.1       mrg 	return (dt);
    680   1.1       mrg }
    681   1.1       mrg 
    682   1.1       mrg pci_chipset_tag_t
    683   1.1       mrg schizo_alloc_chipset(struct schizo_pbm *pbm, int node, pci_chipset_tag_t pc)
    684   1.1       mrg {
    685   1.1       mrg 	pci_chipset_tag_t npc;
    686   1.1       mrg 
    687  1.24  macallan 	npc = kmem_alloc(sizeof *npc, KM_NOSLEEP);
    688   1.1       mrg 	if (npc == NULL)
    689   1.1       mrg 		panic("schizo: could not allocate pci_chipset_tag_t");
    690   1.1       mrg 	memcpy(npc, pc, sizeof *pc);
    691   1.1       mrg 	npc->cookie = pbm;
    692   1.1       mrg 	npc->rootnode = node;
    693   1.2       mrg 	npc->spc_conf_read = schizo_conf_read;
    694   1.2       mrg 	npc->spc_conf_write = schizo_conf_write;
    695  1.10       mrg 	npc->spc_intr_map = schizo_pci_intr_map;
    696   1.2       mrg 	npc->spc_intr_establish = schizo_pci_intr_establish;
    697  1.17       mrg 	npc->spc_find_ino = NULL;
    698   1.1       mrg 	return (npc);
    699   1.1       mrg }
    700   1.1       mrg 
    701   1.1       mrg int
    702   1.2       mrg schizo_dmamap_create(bus_dma_tag_t t, bus_size_t size,
    703   1.1       mrg     int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags,
    704   1.1       mrg     bus_dmamap_t *dmamp)
    705   1.1       mrg {
    706   1.2       mrg 	struct schizo_pbm *pbm = t->_cookie;
    707   1.4       mrg 	int error;
    708   1.1       mrg 
    709   1.4       mrg 	error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
    710   1.4       mrg 				  boundary, flags, dmamp);
    711   1.4       mrg 	if (error == 0)
    712   1.4       mrg 		(*dmamp)->_dm_cookie = &pbm->sp_sb;
    713   1.4       mrg 	return error;
    714   1.1       mrg }
    715   1.2       mrg 
    716   1.2       mrg static struct schizo_range *
    717   1.2       mrg get_schizorange(struct schizo_pbm *pbm, int ss)
    718   1.2       mrg {
    719   1.2       mrg 	int i;
    720   1.2       mrg 
    721   1.2       mrg 	for (i = 0; i < pbm->sp_nrange; i++) {
    722   1.2       mrg 		if (((pbm->sp_range[i].cspace >> 24) & 0x03) == ss)
    723   1.2       mrg 			return (&pbm->sp_range[i]);
    724   1.2       mrg 	}
    725   1.2       mrg 	/* not found */
    726   1.2       mrg 	return (NULL);
    727   1.2       mrg }
    728   1.1       mrg 
    729   1.1       mrg int
    730   1.2       mrg schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
    731   1.2       mrg 	       int flags, vaddr_t unused, bus_space_handle_t *hp)
    732   1.1       mrg {
    733   1.2       mrg 	bus_addr_t paddr;
    734   1.1       mrg 	struct schizo_pbm *pbm = t->cookie;
    735   1.2       mrg 	struct schizo_softc *sc = pbm->sp_sc;
    736   1.2       mrg 	struct schizo_range *sr;
    737   1.2       mrg 	int ss;
    738   1.1       mrg 
    739   1.1       mrg 	DPRINTF(SDB_BUSMAP, ("schizo_bus_map: type %d off %qx sz %qx flags %d",
    740   1.2       mrg 	    t->type,
    741   1.1       mrg 	    (unsigned long long)offset,
    742   1.1       mrg 	    (unsigned long long)size,
    743   1.1       mrg 	    flags));
    744   1.1       mrg 
    745  1.37  macallan 	/*
    746  1.37  macallan 	 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
    747  1.37  macallan 	 * out for now
    748  1.37  macallan 	 */
    749  1.37  macallan 	flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    750  1.37  macallan 
    751   1.2       mrg 	ss = sparc_pci_childspace(t->type);
    752   1.2       mrg 	DPRINTF(SDB_BUSMAP, (" cspace %d\n", ss));
    753   1.1       mrg 
    754   1.2       mrg 	sr = get_schizorange(pbm, ss);
    755   1.2       mrg 	if (sr != NULL) {
    756   1.2       mrg 		paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
    757   1.2       mrg 		DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
    758   1.2       mrg 				     "space %lx offset %lx paddr %qx\n",
    759   1.2       mrg 			       __func__, (long)ss, (long)offset,
    760   1.2       mrg 			       (unsigned long long)paddr));
    761   1.2       mrg 		return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
    762   1.2       mrg 			flags, 0, hp));
    763   1.1       mrg 	}
    764   1.2       mrg 	DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
    765   1.1       mrg 	return (EINVAL);
    766   1.1       mrg }
    767   1.1       mrg 
    768   1.2       mrg static paddr_t
    769   1.2       mrg schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr, off_t off, int prot,
    770   1.2       mrg 	int flags)
    771   1.1       mrg {
    772   1.1       mrg 	bus_addr_t offset = paddr;
    773   1.1       mrg 	struct schizo_pbm *pbm = t->cookie;
    774   1.2       mrg 	struct schizo_softc *sc = pbm->sp_sc;
    775   1.2       mrg 	struct schizo_range *sr;
    776   1.2       mrg 	int ss;
    777   1.1       mrg 
    778  1.37  macallan 	/*
    779  1.37  macallan 	 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
    780  1.37  macallan 	 * out for now
    781  1.37  macallan 	 */
    782  1.37  macallan 	flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    783  1.37  macallan 
    784   1.2       mrg 	ss = sparc_pci_childspace(t->type);
    785   1.1       mrg 
    786   1.1       mrg 	DPRINTF(SDB_BUSMAP, ("schizo_bus_mmap: prot %d flags %d pa %qx\n",
    787   1.1       mrg 	    prot, flags, (unsigned long long)paddr));
    788   1.1       mrg 
    789   1.2       mrg 	sr = get_schizorange(pbm, ss);
    790   1.2       mrg 	if (sr != NULL) {
    791   1.2       mrg 		paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
    792   1.2       mrg 		DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
    793   1.2       mrg 				     "space %lx offset %lx paddr %qx\n",
    794   1.2       mrg 			       __func__, (long)ss, (long)offset,
    795   1.2       mrg 			       (unsigned long long)paddr));
    796   1.2       mrg 		return (bus_space_mmap(sc->sc_bustag, paddr, off,
    797   1.2       mrg 				       prot, flags));
    798   1.1       mrg 	}
    799   1.2       mrg 	DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
    800   1.1       mrg 	return (-1);
    801   1.1       mrg }
    802   1.1       mrg 
    803  1.10       mrg /*
    804  1.12       mrg  * Set the IGN for this schizo into the handle.
    805  1.10       mrg  */
    806  1.10       mrg int
    807  1.19    dyoung schizo_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    808  1.10       mrg {
    809  1.10       mrg 	struct schizo_pbm *pbm = pa->pa_pc->cookie;
    810  1.10       mrg 	struct schizo_softc *sc = pbm->sp_sc;
    811  1.10       mrg 
    812  1.34       jdc 	DPRINTF(SDB_INTMAP, ("IGN %x", *ihp));
    813  1.12       mrg 	*ihp |= sc->sc_ign;
    814  1.34       jdc 	DPRINTF(SDB_INTMAP, (" adjusted to %x\n", *ihp));
    815  1.10       mrg 	return (0);
    816  1.10       mrg }
    817  1.10       mrg 
    818   1.2       mrg static void *
    819   1.2       mrg schizo_intr_establish(bus_space_tag_t t, int ihandle, int level,
    820   1.2       mrg 	int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
    821   1.1       mrg {
    822   1.1       mrg 	struct schizo_pbm *pbm = t->cookie;
    823   1.1       mrg 	struct intrhand *ih = NULL;
    824   1.7       mrg 	uint64_t mapoff, clroff;
    825  1.13       mrg 	uintptr_t intrregs;
    826   1.7       mrg 	volatile uint64_t *intrmapptr = NULL, *intrclrptr = NULL;
    827   1.1       mrg 	int ino;
    828   1.5       mrg 	long vec;
    829   1.1       mrg 
    830   1.1       mrg 	vec = INTVEC(ihandle);
    831   1.1       mrg 	ino = INTINO(vec);
    832   1.1       mrg 
    833  1.36     palle 	ih = intrhand_alloc();
    834   1.5       mrg 
    835  1.34       jdc 	DPRINTF(SDB_INTR, ("\n%s: ihandle %x level %d fn %p arg %p\n", __func__,
    836   1.2       mrg 	    ihandle, level, handler, arg));
    837   1.2       mrg 
    838   1.1       mrg 	if (level == IPL_NONE)
    839   1.1       mrg 		level = INTLEV(vec);
    840   1.1       mrg 	if (level == IPL_NONE) {
    841   1.1       mrg 		printf(": no IPL, setting IPL 2.\n");
    842   1.1       mrg 		level = 2;
    843   1.1       mrg 	}
    844   1.1       mrg 
    845   1.5       mrg 	mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
    846   1.5       mrg 	clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
    847   1.1       mrg 
    848  1.14  nakayama 	DPRINTF(SDB_INTR, ("%s: intr %x: %p mapoff %" PRIx64 " clroff %"
    849  1.14  nakayama 	    PRIx64 "\n", __func__, ino, intrlev[ino], mapoff, clroff));
    850   1.6       mrg 
    851  1.25  macallan 	ih->ih_ivec = ihandle;
    852  1.25  macallan 
    853  1.13       mrg 	intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
    854  1.14  nakayama 	intrmapptr = (uint64_t *)(uintptr_t)(intrregs + mapoff);
    855  1.14  nakayama 	intrclrptr = (uint64_t *)(uintptr_t)(intrregs + clroff);
    856   1.6       mrg 
    857   1.5       mrg 	if (INTIGN(vec) == 0)
    858  1.13       mrg 		ino |= schizo_pbm_readintr(pbm, mapoff) & INTMAP_IGN;
    859   1.5       mrg 	else
    860   1.5       mrg 		ino |= vec & INTMAP_IGN;
    861   1.1       mrg 
    862   1.5       mrg 	/* Register the map and clear intr registers */
    863   1.2       mrg 	ih->ih_map = intrmapptr;
    864   1.2       mrg 	ih->ih_clr = intrclrptr;
    865   1.2       mrg 
    866   1.2       mrg 	ih->ih_fun = handler;
    867   1.2       mrg 	ih->ih_arg = arg;
    868   1.2       mrg 	ih->ih_pil = level;
    869   1.6       mrg 	ih->ih_number = ino;
    870  1.26       mrg 	ih->ih_pending = 0;
    871   1.2       mrg 
    872   1.5       mrg 	DPRINTF(SDB_INTR, (
    873   1.6       mrg 	    "; installing handler %p arg %p with inr %x pil %u\n",
    874   1.6       mrg 	    handler, arg, ino, (u_int)ih->ih_pil));
    875   1.5       mrg 
    876   1.2       mrg 	intr_establish(ih->ih_pil, level != IPL_VM, ih);
    877   1.1       mrg 
    878   1.5       mrg 	/*
    879   1.5       mrg 	 * Enable the interrupt now we have the handler installed.
    880   1.5       mrg 	 * Read the current value as we can't change it besides the
    881   1.5       mrg 	 * valid bit so so make sure only this bit is changed.
    882   1.5       mrg 	 */
    883   1.5       mrg 	if (intrmapptr) {
    884   1.2       mrg 		u_int64_t imap;
    885   1.1       mrg 
    886  1.13       mrg 		imap = schizo_pbm_readintr(pbm, mapoff);
    887   1.5       mrg 		DPRINTF(SDB_INTR, ("; read intrmap = %016qx",
    888   1.5       mrg 			(unsigned long long)imap));
    889   1.2       mrg 		imap |= INTMAP_V;
    890  1.34       jdc 		imap |= (CPU_UPAID << INTMAP_TID_SHIFT);
    891   1.5       mrg 		DPRINTF(SDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
    892   1.5       mrg 		DPRINTF(SDB_INTR, ("; writing intrmap = %016qx\n",
    893   1.5       mrg 			(unsigned long long)imap));
    894  1.13       mrg 		schizo_pbm_writeintr(pbm, mapoff, imap);
    895  1.13       mrg 		imap = schizo_pbm_readintr(pbm, mapoff);
    896   1.5       mrg 		DPRINTF(SDB_INTR, ("; reread intrmap = %016qx",
    897   1.5       mrg 			(unsigned long long)imap));
    898   1.2       mrg 		ih->ih_number |= imap & INTMAP_INR;
    899   1.1       mrg 	}
    900   1.5       mrg  	if (intrclrptr) {
    901   1.5       mrg  		/* set state to IDLE */
    902  1.13       mrg 		schizo_pbm_writeintr(pbm, clroff, 0);
    903   1.5       mrg  	}
    904   1.1       mrg 
    905   1.1       mrg 	return (ih);
    906   1.1       mrg }
    907   1.1       mrg 
    908   1.2       mrg static void *
    909   1.2       mrg schizo_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
    910   1.2       mrg 	int (*func)(void *), void *arg)
    911   1.2       mrg {
    912   1.2       mrg 	void *cookie;
    913   1.2       mrg 	struct schizo_pbm *pbm = (struct schizo_pbm *)pc->cookie;
    914   1.2       mrg 
    915   1.9       mrg 	DPRINTF(SDB_INTR, ("%s: ih %lx; level %d", __func__, (u_long)ih, level));
    916   1.2       mrg 	cookie = bus_intr_establish(pbm->sp_memt, ih, level, func, arg);
    917   1.2       mrg 
    918   1.2       mrg 	DPRINTF(SDB_INTR, ("; returning handle %p\n", cookie));
    919   1.2       mrg 	return (cookie);
    920   1.2       mrg }
    921  1.34       jdc 
    922  1.34       jdc #ifdef DEBUG
    923  1.34       jdc void
    924  1.34       jdc schizo_print_regs(int unit, int what)
    925  1.34       jdc {
    926  1.34       jdc 	device_t dev;
    927  1.34       jdc 	struct schizo_softc *sc;
    928  1.34       jdc 	struct schizo_pbm *pbm;
    929  1.34       jdc 	const struct schizo_regname *r;
    930  1.34       jdc 	int i;
    931  1.34       jdc 	u_int64_t reg;
    932  1.34       jdc 
    933  1.34       jdc 	dev = device_find_by_driver_unit("schizo", unit);
    934  1.34       jdc 	if (dev == NULL) {
    935  1.34       jdc 		printf("Can't find device schizo%d\n", unit);
    936  1.34       jdc 		return;
    937  1.34       jdc 	}
    938  1.34       jdc 
    939  1.34       jdc 	if (!what) {
    940  1.34       jdc 		printf("0x01: Safari registers\n");
    941  1.34       jdc 		printf("0x02: PCI registers\n");
    942  1.34       jdc 		printf("0x04: Scratch pad registers (Tomatillo only)\n");
    943  1.34       jdc 		printf("0x08: IOMMU registers\n");
    944  1.34       jdc 		printf("0x10: Streaming cache registers (Schizo only)\n");
    945  1.34       jdc 		printf("0x20: Interrupt registers\n");
    946  1.34       jdc 		printf("0x40: I-chip registers (Tomatillo only)\n");
    947  1.34       jdc 		return;
    948  1.34       jdc 	}
    949  1.34       jdc 	sc = device_private(dev);
    950  1.34       jdc 	pbm = sc->sc_pbm;
    951  1.34       jdc 	printf("%s (leaf %c) registers:\n", device_xname(sc->sc_dev),
    952  1.34       jdc 	    pbm->sp_bus_a ? 'A' : 'B');
    953  1.34       jdc 
    954  1.34       jdc 	printf(" Safari registers:\n");
    955  1.34       jdc 	if (what & 0x01) {
    956  1.34       jdc 		for (r = schizo_regnames; r->size != 0; ++r)
    957  1.34       jdc 			for (i = 0; i <= r->n_reg; i += r->size) {
    958  1.34       jdc 				if ((!sc->sc_tomatillo &&
    959  1.34       jdc 				    !(r->type & REG_TYPE_SCHIZO)) ||
    960  1.34       jdc 				    (sc->sc_tomatillo &&
    961  1.34       jdc 				    !(r->type & REG_TYPE_TOMATILLO)))
    962  1.34       jdc 					continue;
    963  1.34       jdc 				switch (r->size) {
    964  1.34       jdc 				case 1:
    965  1.34       jdc 					reg = schizo_read_1(sc, r->offset + i);
    966  1.34       jdc 					break;
    967  1.34       jdc 				case 8:
    968  1.34       jdc 					/* fallthrough */
    969  1.34       jdc 				default:
    970  1.34       jdc 					reg = schizo_read(sc, r->offset + i);
    971  1.34       jdc 					break;
    972  1.34       jdc 				}
    973  1.34       jdc 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 " (%s",
    974  1.34       jdc 				    r->offset + i, reg, r->name);
    975  1.34       jdc 				if (r->n_reg)
    976  1.34       jdc 					printf(" %d)\n", i / r->size);
    977  1.34       jdc 				else
    978  1.34       jdc 					printf(")\n");
    979  1.34       jdc 			}
    980  1.34       jdc 	}
    981  1.34       jdc 
    982  1.34       jdc 	if (what & 0x02) {
    983  1.34       jdc 		printf(" PCI registers:\n");
    984  1.34       jdc 		for (r = schizo_pbm_regnames; r->size != 0; ++r)
    985  1.34       jdc 			for (i = 0; i <= r->n_reg; i += r->size) {
    986  1.34       jdc 				if ((!sc->sc_tomatillo &&
    987  1.34       jdc 				    !(r->type & REG_TYPE_SCHIZO)) ||
    988  1.34       jdc 				    (sc->sc_tomatillo &&
    989  1.34       jdc 				    !(r->type & REG_TYPE_TOMATILLO)))
    990  1.34       jdc 					continue;
    991  1.34       jdc 				if ((pbm->sp_bus_a &&
    992  1.34       jdc 				    !(r->type & REG_TYPE_LEAF_A)) ||
    993  1.34       jdc 				    (!pbm->sp_bus_a &&
    994  1.34       jdc 				    !(r->type & REG_TYPE_LEAF_B)))
    995  1.34       jdc 					continue;
    996  1.34       jdc 				reg = schizo_pbm_read(pbm, r->offset + i);
    997  1.34       jdc 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
    998  1.34       jdc 				    " (%s", r->offset + i, reg, r->name);
    999  1.34       jdc 				if (r->n_reg)
   1000  1.34       jdc 					printf(" %d)\n", i / r->size);
   1001  1.34       jdc 				else
   1002  1.34       jdc 					printf(")\n");
   1003  1.34       jdc 			}
   1004  1.34       jdc 	}
   1005  1.34       jdc 
   1006  1.34       jdc 	if (what & 0x04 && sc->sc_tomatillo) {
   1007  1.34       jdc 		printf(" Scratch pad registers:\n");
   1008  1.34       jdc 		for (r = tomatillo_scratch_regnames; r->size != 0; ++r)
   1009  1.34       jdc 			for (i = 0; i <= r->n_reg; i += r->size) {
   1010  1.34       jdc 				reg = schizo_pbm_read(pbm, r->offset + i);
   1011  1.34       jdc 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
   1012  1.34       jdc 				    " (%s", r->offset + i, reg, r->name);
   1013  1.34       jdc 				if (r->n_reg)
   1014  1.34       jdc 					printf(" %d)\n", i / r->size);
   1015  1.34       jdc 				else
   1016  1.34       jdc 					printf(")\n");
   1017  1.34       jdc 			}
   1018  1.34       jdc 	}
   1019  1.34       jdc 
   1020  1.34       jdc 	if (what & 0x08) {
   1021  1.34       jdc 		printf(" IOMMU registers:\n");
   1022  1.34       jdc 		for (r = schizo_iommu_regnames; r->size != 0; ++r)
   1023  1.34       jdc 			for (i = 0; i <= r->n_reg; i += r->size) {
   1024  1.34       jdc 				if ((!sc->sc_tomatillo &&
   1025  1.34       jdc 				    !(r->type & REG_TYPE_SCHIZO)) ||
   1026  1.34       jdc 				    (sc->sc_tomatillo &&
   1027  1.34       jdc 				    !(r->type & REG_TYPE_TOMATILLO)))
   1028  1.34       jdc 					continue;
   1029  1.34       jdc 				reg = schizo_pbm_read(pbm, r->offset + i);
   1030  1.34       jdc 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
   1031  1.34       jdc 				    " (%s", r->offset + i, reg, r->name);
   1032  1.34       jdc 				if (r->n_reg)
   1033  1.34       jdc 					printf(" %d)\n", i / r->size);
   1034  1.34       jdc 				else
   1035  1.34       jdc 					printf(")\n");
   1036  1.34       jdc 			}
   1037  1.34       jdc 	}
   1038  1.34       jdc 
   1039  1.34       jdc 	if (what & 0x10 && !sc->sc_tomatillo) {
   1040  1.34       jdc 		printf(" Streaming cache registers:\n");
   1041  1.34       jdc 		for (r = schizo_stream_regnames; r->size != 0; ++r)
   1042  1.34       jdc 			for (i = 0; i <= r->n_reg; i += r->size) {
   1043  1.34       jdc 				reg = schizo_pbm_read(pbm, r->offset + i);
   1044  1.34       jdc 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
   1045  1.34       jdc 				    " (%s", r->offset + i, reg, r->name);
   1046  1.34       jdc 				if (r->n_reg)
   1047  1.34       jdc 					printf(" %d)\n", i / r->size);
   1048  1.34       jdc 				else
   1049  1.34       jdc 					printf(")\n");
   1050  1.34       jdc 			}
   1051  1.34       jdc 	}
   1052  1.34       jdc 
   1053  1.34       jdc 	if (what & 0x20) {
   1054  1.34       jdc 		printf(" Interrupt registers:\n");
   1055  1.34       jdc 		for (r = schizo_intr_regnames; r->size != 0; ++r)
   1056  1.34       jdc 			for (i = 0; i <= r->n_reg; i += r->size) {
   1057  1.34       jdc 				if ((!sc->sc_tomatillo &&
   1058  1.34       jdc 				    !(r->type & REG_TYPE_SCHIZO)) ||
   1059  1.34       jdc 				    (sc->sc_tomatillo &&
   1060  1.34       jdc 				    !(r->type & REG_TYPE_TOMATILLO)))
   1061  1.34       jdc 					continue;
   1062  1.34       jdc 				reg = schizo_pbm_readintr(pbm, r->offset + i);
   1063  1.34       jdc 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
   1064  1.34       jdc 				    " (%s", r->offset + i, reg, r->name);
   1065  1.34       jdc 				if (r->n_reg)
   1066  1.34       jdc 					printf(" %d)\n", i / r->size);
   1067  1.34       jdc 				else
   1068  1.34       jdc 					printf(")\n");
   1069  1.34       jdc 			}
   1070  1.34       jdc 	}
   1071  1.34       jdc 
   1072  1.34       jdc 	if (what & 0x40 && sc->sc_tomatillo) {
   1073  1.34       jdc 	printf(" I-chip registers:\n");
   1074  1.34       jdc 		for (r = tomatillo_ichip_regnames; r->size != 0; ++r)
   1075  1.34       jdc 			for (i = 0; i <= r->n_reg; i += r->size) {
   1076  1.34       jdc 				if ((sc->sc_tomatillo &&
   1077  1.34       jdc 				    !(r->type & REG_TYPE_TOMATILLO)))
   1078  1.34       jdc 					continue;
   1079  1.34       jdc 				reg = tomatillo_pbm_readichip(pbm,
   1080  1.34       jdc 				    r->offset + i);
   1081  1.34       jdc 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
   1082  1.34       jdc 				    " (%s", r->offset + i, reg, r->name);
   1083  1.34       jdc 				if (r->n_reg)
   1084  1.34       jdc 					printf(" %d)\n", i / r->size);
   1085  1.34       jdc 				else
   1086  1.34       jdc 					printf(")\n");
   1087  1.34       jdc 			}
   1088  1.34       jdc 	}
   1089  1.34       jdc }
   1090  1.34       jdc #endif
   1091