schizo.c revision 1.41 1 1.41 mrg /* $NetBSD: schizo.c,v 1.41 2019/02/09 11:27:05 mrg Exp $ */
2 1.1 mrg /* $OpenBSD: schizo.c,v 1.55 2008/08/18 20:29:37 brad Exp $ */
3 1.1 mrg
4 1.1 mrg /*
5 1.1 mrg * Copyright (c) 2002 Jason L. Wright (jason (at) thought.net)
6 1.1 mrg * Copyright (c) 2003 Henric Jungheim
7 1.29 mrg * Copyright (c) 2008, 2009, 2010, 2012 Matthew R. Green
8 1.1 mrg * All rights reserved.
9 1.1 mrg *
10 1.1 mrg * Redistribution and use in source and binary forms, with or without
11 1.1 mrg * modification, are permitted provided that the following conditions
12 1.1 mrg * are met:
13 1.1 mrg * 1. Redistributions of source code must retain the above copyright
14 1.1 mrg * notice, this list of conditions and the following disclaimer.
15 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 mrg * notice, this list of conditions and the following disclaimer in the
17 1.1 mrg * documentation and/or other materials provided with the distribution.
18 1.1 mrg *
19 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
21 1.1 mrg * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22 1.1 mrg * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
23 1.1 mrg * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 1.1 mrg * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
25 1.1 mrg * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 1.1 mrg * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
27 1.1 mrg * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
28 1.1 mrg * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 mrg * POSSIBILITY OF SUCH DAMAGE.
30 1.1 mrg */
31 1.1 mrg
32 1.28 mrg #include <sys/cdefs.h>
33 1.41 mrg __KERNEL_RCSID(0, "$NetBSD: schizo.c,v 1.41 2019/02/09 11:27:05 mrg Exp $");
34 1.28 mrg
35 1.1 mrg #include <sys/param.h>
36 1.1 mrg #include <sys/device.h>
37 1.1 mrg #include <sys/errno.h>
38 1.1 mrg #include <sys/extent.h>
39 1.24 macallan #include <sys/kmem.h>
40 1.1 mrg #include <sys/malloc.h>
41 1.1 mrg #include <sys/systm.h>
42 1.1 mrg #include <sys/time.h>
43 1.1 mrg #include <sys/reboot.h>
44 1.1 mrg
45 1.1 mrg #define _SPARC_BUS_DMA_PRIVATE
46 1.23 dyoung #include <sys/bus.h>
47 1.1 mrg #include <machine/autoconf.h>
48 1.1 mrg #include <machine/psl.h>
49 1.1 mrg
50 1.1 mrg #include <dev/pci/pcivar.h>
51 1.1 mrg #include <dev/pci/pcireg.h>
52 1.1 mrg
53 1.1 mrg #include <sparc64/dev/iommureg.h>
54 1.1 mrg #include <sparc64/dev/iommuvar.h>
55 1.1 mrg #include <sparc64/dev/schizoreg.h>
56 1.1 mrg #include <sparc64/dev/schizovar.h>
57 1.1 mrg #include <sparc64/sparc64/cache.h>
58 1.1 mrg
59 1.1 mrg #ifdef DEBUG
60 1.1 mrg #define SDB_PROM 0x01
61 1.1 mrg #define SDB_BUSMAP 0x02
62 1.1 mrg #define SDB_INTR 0x04
63 1.2 mrg #define SDB_INTMAP 0x08
64 1.2 mrg #define SDB_CONF 0x10
65 1.7 mrg int schizo_debug = 0x0;
66 1.1 mrg #define DPRINTF(l, s) do { if (schizo_debug & l) printf s; } while (0)
67 1.1 mrg #else
68 1.1 mrg #define DPRINTF(l, s)
69 1.1 mrg #endif
70 1.1 mrg
71 1.1 mrg extern struct sparc_pci_chipset _sparc_pci_chipset;
72 1.1 mrg
73 1.21 christos static int schizo_match(device_t, cfdata_t, void *);
74 1.21 christos static void schizo_attach(device_t, device_t, void *);
75 1.2 mrg static int schizo_print(void *aux, const char *p);
76 1.2 mrg
77 1.34 jdc #ifdef DEBUG
78 1.34 jdc void schizo_print_regs(int unit, int what);
79 1.34 jdc #endif
80 1.34 jdc
81 1.22 christos CFATTACH_DECL_NEW(schizo, sizeof(struct schizo_softc),
82 1.2 mrg schizo_match, schizo_attach, NULL, NULL);
83 1.2 mrg
84 1.1 mrg void schizo_init_iommu(struct schizo_softc *, struct schizo_pbm *);
85 1.1 mrg
86 1.1 mrg void schizo_set_intr(struct schizo_softc *, struct schizo_pbm *, int,
87 1.2 mrg int (*handler)(void *), void *, int, const char *);
88 1.1 mrg int schizo_ue(void *);
89 1.1 mrg int schizo_ce(void *);
90 1.1 mrg int schizo_safari_error(void *);
91 1.1 mrg int schizo_pci_error(void *);
92 1.1 mrg
93 1.1 mrg pci_chipset_tag_t schizo_alloc_chipset(struct schizo_pbm *, int,
94 1.1 mrg pci_chipset_tag_t);
95 1.1 mrg bus_space_tag_t schizo_alloc_mem_tag(struct schizo_pbm *);
96 1.1 mrg bus_space_tag_t schizo_alloc_io_tag(struct schizo_pbm *);
97 1.1 mrg bus_space_tag_t schizo_alloc_config_tag(struct schizo_pbm *);
98 1.1 mrg bus_space_tag_t schizo_alloc_bus_tag(struct schizo_pbm *, const char *,
99 1.2 mrg int);
100 1.1 mrg bus_dma_tag_t schizo_alloc_dma_tag(struct schizo_pbm *);
101 1.1 mrg
102 1.1 mrg pcireg_t schizo_conf_read(pci_chipset_tag_t, pcitag_t, int);
103 1.1 mrg void schizo_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
104 1.1 mrg
105 1.2 mrg int schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
106 1.2 mrg int flags, vaddr_t unused, bus_space_handle_t *hp);
107 1.2 mrg static paddr_t schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr,
108 1.2 mrg off_t off, int prot, int flags);
109 1.2 mrg static void *schizo_intr_establish(bus_space_tag_t, int, int, int (*)(void *),
110 1.2 mrg void *, void(*)(void));
111 1.19 dyoung static int schizo_pci_intr_map(const struct pci_attach_args *,
112 1.19 dyoung pci_intr_handle_t *);
113 1.2 mrg static void *schizo_pci_intr_establish(pci_chipset_tag_t, pci_intr_handle_t,
114 1.2 mrg int, int (*)(void *), void *);
115 1.4 mrg static int schizo_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
116 1.4 mrg bus_size_t, int, bus_dmamap_t *);
117 1.1 mrg
118 1.1 mrg int
119 1.30 chs schizo_match(device_t parent, cfdata_t match, void *aux)
120 1.1 mrg {
121 1.1 mrg struct mainbus_attach_args *ma = aux;
122 1.1 mrg char *str;
123 1.1 mrg
124 1.1 mrg if (strcmp(ma->ma_name, "pci") != 0)
125 1.1 mrg return (0);
126 1.1 mrg
127 1.2 mrg str = prom_getpropstring(ma->ma_node, "model");
128 1.1 mrg if (strcmp(str, "schizo") == 0)
129 1.1 mrg return (1);
130 1.1 mrg
131 1.2 mrg str = prom_getpropstring(ma->ma_node, "compatible");
132 1.1 mrg if (strcmp(str, "pci108e,8001") == 0)
133 1.1 mrg return (1);
134 1.1 mrg if (strcmp(str, "pci108e,8002") == 0) /* XMITS */
135 1.1 mrg return (1);
136 1.1 mrg if (strcmp(str, "pci108e,a801") == 0) /* Tomatillo */
137 1.1 mrg return (1);
138 1.1 mrg
139 1.1 mrg return (0);
140 1.1 mrg }
141 1.1 mrg
142 1.1 mrg void
143 1.30 chs schizo_attach(device_t parent, device_t self, void *aux)
144 1.1 mrg {
145 1.21 christos struct schizo_softc *sc = device_private(self);
146 1.1 mrg struct mainbus_attach_args *ma = aux;
147 1.13 mrg struct schizo_pbm *pbm;
148 1.15 mrg struct iommu_state *is;
149 1.13 mrg struct pcibus_attach_args pba;
150 1.34 jdc uint64_t reg, eccctrl, ino_bitmap;
151 1.34 jdc int *busranges = NULL, nranges, *ino_bitmaps = NULL, nbitmaps;
152 1.1 mrg char *str;
153 1.17 mrg bool no_sc;
154 1.1 mrg
155 1.16 mrg aprint_normal(": addr %" PRIx64, ma->ma_reg[0].ur_paddr);
156 1.2 mrg str = prom_getpropstring(ma->ma_node, "compatible");
157 1.1 mrg if (strcmp(str, "pci108e,a801") == 0)
158 1.1 mrg sc->sc_tomatillo = 1;
159 1.29 mrg
160 1.21 christos sc->sc_dev = self;
161 1.1 mrg sc->sc_node = ma->ma_node;
162 1.1 mrg sc->sc_dmat = ma->ma_dmatag;
163 1.2 mrg sc->sc_bustag = ma->ma_bustag;
164 1.1 mrg
165 1.38 martin sc->sc_ver = prom_getpropint(sc->sc_node, "version#", 0);
166 1.38 martin
167 1.13 mrg if (bus_space_map(sc->sc_bustag, ma->ma_reg[1].ur_paddr - 0x10000UL,
168 1.2 mrg sizeof(struct schizo_regs), 0,
169 1.2 mrg &sc->sc_ctrlh)) {
170 1.16 mrg aprint_error(": failed to map registers\n");
171 1.1 mrg return;
172 1.1 mrg }
173 1.1 mrg
174 1.10 mrg sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT);
175 1.6 mrg
176 1.1 mrg /* enable schizo ecc error interrupts */
177 1.2 mrg eccctrl = schizo_read(sc, SCZ_ECCCTRL);
178 1.2 mrg eccctrl |= SCZ_ECCCTRL_EE_INTEN |
179 1.2 mrg SCZ_ECCCTRL_UE_INTEN |
180 1.2 mrg SCZ_ECCCTRL_CE_INTEN;
181 1.2 mrg schizo_write(sc, SCZ_ECCCTRL, eccctrl);
182 1.1 mrg
183 1.24 macallan pbm = kmem_zalloc(sizeof(*pbm), KM_NOSLEEP);
184 1.1 mrg if (pbm == NULL)
185 1.1 mrg panic("schizo: can't alloc schizo pbm");
186 1.1 mrg
187 1.34 jdc #ifdef DEBUG
188 1.34 jdc sc->sc_pbm = pbm;
189 1.34 jdc #endif
190 1.1 mrg pbm->sp_sc = sc;
191 1.2 mrg pbm->sp_regt = sc->sc_bustag;
192 1.1 mrg
193 1.13 mrg if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000)
194 1.5 mrg pbm->sp_bus_a = 1;
195 1.5 mrg else
196 1.5 mrg pbm->sp_bus_a = 0;
197 1.5 mrg
198 1.13 mrg /*
199 1.13 mrg * Map interrupt registers
200 1.13 mrg */
201 1.13 mrg if (bus_space_map(sc->sc_bustag, ma->ma_reg[0].ur_paddr,
202 1.13 mrg ma->ma_reg[0].ur_len,
203 1.13 mrg BUS_SPACE_MAP_LINEAR, &pbm->sp_intrh)) {
204 1.34 jdc aprint_error(": failed to map interrupt registers\n");
205 1.32 christos kmem_free(pbm, sizeof(*pbm));
206 1.13 mrg return;
207 1.13 mrg }
208 1.13 mrg
209 1.34 jdc #ifdef DEBUG
210 1.34 jdc /*
211 1.34 jdc * Map ichip registers
212 1.34 jdc */
213 1.34 jdc if (sc->sc_tomatillo)
214 1.34 jdc if (bus_space_map(sc->sc_bustag, ma->ma_reg[3].ur_paddr,
215 1.34 jdc ma->ma_reg[3].ur_len,
216 1.34 jdc BUS_SPACE_MAP_LINEAR, &pbm->sp_ichiph)) {
217 1.34 jdc aprint_error(": failed to map ichip registers\n");
218 1.34 jdc kmem_free(pbm, sizeof(*pbm));
219 1.34 jdc return;
220 1.34 jdc }
221 1.34 jdc #endif
222 1.34 jdc
223 1.2 mrg if (prom_getprop(sc->sc_node, "ranges", sizeof(struct schizo_range),
224 1.1 mrg &pbm->sp_nrange, (void **)&pbm->sp_range))
225 1.1 mrg panic("schizo: can't get ranges");
226 1.1 mrg
227 1.2 mrg if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges,
228 1.1 mrg (void **)&busranges))
229 1.1 mrg panic("schizo: can't get bus-range");
230 1.1 mrg
231 1.34 jdc aprint_normal(": %s, version %d, ign %x, bus %c %d to %d\n",
232 1.29 mrg sc->sc_tomatillo ? "Tomatillo" : "Schizo", sc->sc_ver,
233 1.29 mrg sc->sc_ign, pbm->sp_bus_a ? 'A' : 'B', busranges[0], busranges[1]);
234 1.16 mrg aprint_naive("\n");
235 1.1 mrg
236 1.1 mrg if (bus_space_subregion(pbm->sp_regt, sc->sc_ctrlh,
237 1.2 mrg pbm->sp_bus_a ? offsetof(struct schizo_regs, pbm_a) :
238 1.1 mrg offsetof(struct schizo_regs, pbm_b),
239 1.1 mrg sizeof(struct schizo_pbm_regs),
240 1.1 mrg &pbm->sp_regh)) {
241 1.1 mrg panic("schizo: unable to create PBM handle");
242 1.1 mrg }
243 1.1 mrg
244 1.15 mrg is = &pbm->sp_is;
245 1.15 mrg pbm->sp_sb.sb_is = is;
246 1.17 mrg no_sc = prom_getproplen(sc->sc_node, "no-streaming-cache") >= 0;
247 1.17 mrg if (no_sc)
248 1.21 christos aprint_debug_dev(sc->sc_dev, "no streaming buffers\n");
249 1.17 mrg else {
250 1.15 mrg vaddr_t va = (vaddr_t)&pbm->sp_flush[0x40];
251 1.15 mrg
252 1.15 mrg /*
253 1.15 mrg * Initialize the strbuf_ctl.
254 1.15 mrg *
255 1.15 mrg * The flush sync buffer must be 64-byte aligned.
256 1.15 mrg */
257 1.15 mrg is->is_sb[0] = &pbm->sp_sb;
258 1.15 mrg is->is_sb[0]->sb_flush = (void *)(va & ~0x3f);
259 1.15 mrg
260 1.15 mrg bus_space_subregion(pbm->sp_regt, pbm->sp_regh,
261 1.15 mrg offsetof(struct schizo_pbm_regs, strbuf),
262 1.15 mrg sizeof(struct iommu_strbuf), &is->is_sb[0]->sb_sb);
263 1.15 mrg }
264 1.15 mrg
265 1.21 christos aprint_normal_dev(sc->sc_dev, " ");
266 1.41 mrg if (sc->sc_tomatillo)
267 1.41 mrg is->is_flags |= IOMMU_SYNC_BEFORE_UNMAP;
268 1.1 mrg schizo_init_iommu(sc, pbm);
269 1.1 mrg
270 1.1 mrg pbm->sp_memt = schizo_alloc_mem_tag(pbm);
271 1.1 mrg pbm->sp_iot = schizo_alloc_io_tag(pbm);
272 1.1 mrg pbm->sp_cfgt = schizo_alloc_config_tag(pbm);
273 1.1 mrg pbm->sp_dmat = schizo_alloc_dma_tag(pbm);
274 1.20 dyoung pbm->sp_flags = (pbm->sp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
275 1.20 dyoung (pbm->sp_iot ? PCI_FLAGS_IO_OKAY : 0);
276 1.1 mrg
277 1.1 mrg if (bus_space_map(pbm->sp_cfgt, 0, 0x1000000, 0, &pbm->sp_cfgh))
278 1.1 mrg panic("schizo: could not map config space");
279 1.1 mrg
280 1.1 mrg pbm->sp_pc = schizo_alloc_chipset(pbm, sc->sc_node,
281 1.1 mrg &_sparc_pci_chipset);
282 1.3 nakayama pbm->sp_pc->spc_busmax = busranges[1];
283 1.24 macallan pbm->sp_pc->spc_busnode = kmem_zalloc(sizeof(*pbm->sp_pc->spc_busnode),
284 1.24 macallan KM_NOSLEEP);
285 1.3 nakayama if (pbm->sp_pc->spc_busnode == NULL)
286 1.24 macallan panic("schizo: kmem_alloc busnode");
287 1.1 mrg
288 1.1 mrg pba.pba_bus = busranges[0];
289 1.1 mrg pba.pba_bridgetag = NULL;
290 1.1 mrg pba.pba_pc = pbm->sp_pc;
291 1.1 mrg pba.pba_flags = pbm->sp_flags;
292 1.1 mrg pba.pba_dmat = pbm->sp_dmat;
293 1.2 mrg pba.pba_dmat64 = NULL; /* XXX */
294 1.1 mrg pba.pba_memt = pbm->sp_memt;
295 1.1 mrg pba.pba_iot = pbm->sp_iot;
296 1.1 mrg
297 1.1 mrg free(busranges, M_DEVBUF);
298 1.1 mrg
299 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_INTR_RETRY, 5);
300 1.1 mrg
301 1.1 mrg /* clear out the bus errors */
302 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_CTRL, schizo_pbm_read(pbm, SCZ_PCI_CTRL));
303 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_AFSR, schizo_pbm_read(pbm, SCZ_PCI_AFSR));
304 1.1 mrg schizo_cfg_write(pbm, PCI_COMMAND_STATUS_REG,
305 1.1 mrg schizo_cfg_read(pbm, PCI_COMMAND_STATUS_REG));
306 1.1 mrg
307 1.1 mrg reg = schizo_pbm_read(pbm, SCZ_PCI_CTRL);
308 1.1 mrg /* enable/disable error interrupts and arbiter */
309 1.29 mrg reg |= SCZ_PCICTRL_EEN | SCZ_PCICTRL_MMU_INT;
310 1.29 mrg if (sc->sc_tomatillo) {
311 1.29 mrg reg &= ~SCZ_PCICTRL_SBH_INT;
312 1.29 mrg reg |= TOM_PCICTRL_ARB;
313 1.29 mrg reg |= TOM_PCICTRL_PRM | TOM_PCICTRL_PRO |
314 1.29 mrg TOM_PCICTRL_PRL;
315 1.29 mrg if (sc->sc_ver <= 1) /* 2.0 */
316 1.29 mrg reg |= TOM_PCICTRL_DTO_INT;
317 1.29 mrg else
318 1.29 mrg reg |= SCZ_PCICTRL_PTO;
319 1.29 mrg } else
320 1.29 mrg reg |= SCZ_PCICTRL_SBH_INT | SCZ_PCICTRL_ARB;
321 1.29 mrg if (OF_getproplen(sc->sc_node, "no-bus-parking") < 0)
322 1.29 mrg reg |= SCZ_PCICTRL_PARK;
323 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_CTRL, reg);
324 1.1 mrg
325 1.1 mrg reg = schizo_pbm_read(pbm, SCZ_PCI_DIAG);
326 1.1 mrg reg &= ~(SCZ_PCIDIAG_D_RTRYARB | SCZ_PCIDIAG_D_RETRY |
327 1.1 mrg SCZ_PCIDIAG_D_INTSYNC);
328 1.1 mrg schizo_pbm_write(pbm, SCZ_PCI_DIAG, reg);
329 1.1 mrg
330 1.34 jdc if (prom_getprop(sc->sc_node, "ino-bitmap", sizeof(int), &nbitmaps,
331 1.34 jdc (void **)&ino_bitmaps)) {
332 1.34 jdc /* No property - set defaults (double map UE, CE, SERR). */
333 1.34 jdc if (pbm->sp_bus_a)
334 1.35 martin ino_bitmap = __BIT(SCZ_PCIERR_A_INO);
335 1.34 jdc else
336 1.35 martin ino_bitmap = __BIT(SCZ_PCIERR_B_INO);
337 1.35 martin ino_bitmap |= __BIT(SCZ_UE_INO) | __BIT(SCZ_CE_INO) |
338 1.35 martin __BIT(SCZ_SERR_INO);
339 1.34 jdc } else
340 1.34 jdc ino_bitmap = (uint64_t) ino_bitmaps[1] << 32 | ino_bitmaps[0];
341 1.34 jdc DPRINTF(SDB_INTR, ("ino_bitmap=0x%016" PRIx64 "\n", ino_bitmap));
342 1.34 jdc
343 1.35 martin if (ino_bitmap & __BIT(SCZ_PCIERR_A_INO))
344 1.1 mrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
345 1.1 mrg pbm, SCZ_PCIERR_A_INO, "pci_a");
346 1.35 martin if (ino_bitmap & __BIT(SCZ_PCIERR_B_INO))
347 1.1 mrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
348 1.1 mrg pbm, SCZ_PCIERR_B_INO, "pci_b");
349 1.35 martin if (ino_bitmap & __BIT(SCZ_UE_INO))
350 1.34 jdc schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ue, sc, SCZ_UE_INO,
351 1.34 jdc "ue");
352 1.35 martin if (ino_bitmap & __BIT(SCZ_CE_INO))
353 1.34 jdc schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ce, sc, SCZ_CE_INO,
354 1.34 jdc "ce");
355 1.35 martin if (ino_bitmap & __BIT(SCZ_SERR_INO))
356 1.34 jdc schizo_set_intr(sc, pbm, PIL_HIGH, schizo_safari_error, sc,
357 1.34 jdc SCZ_SERR_INO, "safari");
358 1.1 mrg
359 1.17 mrg if (sc->sc_tomatillo) {
360 1.17 mrg /*
361 1.18 mrg * Enable the IOCACHE.
362 1.17 mrg */
363 1.17 mrg uint64_t iocache_csr;
364 1.17 mrg
365 1.18 mrg iocache_csr = TOM_IOCACHE_CSR_WRT_PEN |
366 1.18 mrg (1 << TOM_IOCACHE_CSR_POFFSET_SHIFT) |
367 1.18 mrg TOM_IOCACHE_CSR_PEN_RDM |
368 1.18 mrg TOM_IOCACHE_CSR_PEN_ONE |
369 1.18 mrg TOM_IOCACHE_CSR_PEN_LINE;
370 1.18 mrg schizo_pbm_write(pbm, SCZ_PCI_IOCACHE_CSR, iocache_csr);
371 1.17 mrg }
372 1.17 mrg
373 1.21 christos config_found(sc->sc_dev, &pba, schizo_print);
374 1.1 mrg }
375 1.1 mrg
376 1.1 mrg int
377 1.1 mrg schizo_ue(void *vsc)
378 1.1 mrg {
379 1.1 mrg struct schizo_softc *sc = vsc;
380 1.1 mrg
381 1.21 christos panic("%s: uncorrectable error", device_xname(sc->sc_dev));
382 1.1 mrg return (1);
383 1.1 mrg }
384 1.1 mrg
385 1.1 mrg int
386 1.1 mrg schizo_ce(void *vsc)
387 1.1 mrg {
388 1.1 mrg struct schizo_softc *sc = vsc;
389 1.1 mrg
390 1.21 christos panic("%s: correctable error", device_xname(sc->sc_dev));
391 1.1 mrg return (1);
392 1.1 mrg }
393 1.1 mrg
394 1.1 mrg int
395 1.1 mrg schizo_pci_error(void *vpbm)
396 1.1 mrg {
397 1.1 mrg struct schizo_pbm *sp = vpbm;
398 1.1 mrg struct schizo_softc *sc = sp->sp_sc;
399 1.2 mrg u_int64_t afsr, afar, ctrl, tfar;
400 1.1 mrg u_int32_t csr;
401 1.2 mrg char bits[128];
402 1.1 mrg
403 1.1 mrg afsr = schizo_pbm_read(sp, SCZ_PCI_AFSR);
404 1.1 mrg afar = schizo_pbm_read(sp, SCZ_PCI_AFAR);
405 1.1 mrg ctrl = schizo_pbm_read(sp, SCZ_PCI_CTRL);
406 1.1 mrg csr = schizo_cfg_read(sp, PCI_COMMAND_STATUS_REG);
407 1.1 mrg
408 1.21 christos printf("%s: pci bus %c error\n", device_xname(sc->sc_dev),
409 1.1 mrg sp->sp_bus_a ? 'A' : 'B');
410 1.1 mrg
411 1.8 christos snprintb(bits, sizeof(bits), SCZ_PCIAFSR_BITS, afsr);
412 1.8 christos printf("PCIAFSR=%s\n", bits);
413 1.14 nakayama printf("PCIAFAR=%" PRIx64 "\n", afar);
414 1.8 christos snprintb(bits, sizeof(bits), SCZ_PCICTRL_BITS, ctrl);
415 1.8 christos printf("PCICTRL=%s\n", bits);
416 1.2 mrg #ifdef PCI_COMMAND_STATUS_BITS
417 1.8 christos snprintb(bits, sizeof(bits), PCI_COMMAND_STATUS_BITS, csr);
418 1.8 christos printf("PCICSR=%s\n", bits);
419 1.2 mrg #endif
420 1.1 mrg
421 1.1 mrg if (ctrl & SCZ_PCICTRL_MMU_ERR) {
422 1.1 mrg ctrl = schizo_pbm_read(sp, SCZ_PCI_IOMMU_CTRL);
423 1.14 nakayama printf("IOMMUCTRL=%" PRIx64 "\n", ctrl);
424 1.1 mrg
425 1.1 mrg if ((ctrl & TOM_IOMMU_ERR) == 0)
426 1.1 mrg goto clear_error;
427 1.1 mrg
428 1.1 mrg if (sc->sc_tomatillo) {
429 1.1 mrg tfar = schizo_pbm_read(sp, TOM_PCI_IOMMU_TFAR);
430 1.14 nakayama printf("IOMMUTFAR=%" PRIx64 "\n", tfar);
431 1.1 mrg }
432 1.1 mrg
433 1.1 mrg /* These are non-fatal if target abort was signalled. */
434 1.1 mrg if ((ctrl & TOM_IOMMU_ERR_MASK) == TOM_IOMMU_INV_ERR ||
435 1.1 mrg ctrl & TOM_IOMMU_ILLTSBTBW_ERR ||
436 1.1 mrg ctrl & TOM_IOMMU_BADVA_ERR) {
437 1.1 mrg if (csr & PCI_STATUS_TARGET_TARGET_ABORT) {
438 1.1 mrg schizo_pbm_write(sp, SCZ_PCI_IOMMU_CTRL, ctrl);
439 1.1 mrg goto clear_error;
440 1.1 mrg }
441 1.1 mrg }
442 1.1 mrg }
443 1.1 mrg
444 1.39 mrg panic("%s: %s: fatal", __func__, device_xname(sc->sc_dev));
445 1.1 mrg
446 1.1 mrg clear_error:
447 1.1 mrg schizo_cfg_write(sp, PCI_COMMAND_STATUS_REG, csr);
448 1.1 mrg schizo_pbm_write(sp, SCZ_PCI_CTRL, ctrl);
449 1.1 mrg schizo_pbm_write(sp, SCZ_PCI_AFSR, afsr);
450 1.1 mrg return (1);
451 1.1 mrg }
452 1.1 mrg
453 1.1 mrg int
454 1.1 mrg schizo_safari_error(void *vsc)
455 1.1 mrg {
456 1.1 mrg struct schizo_softc *sc = vsc;
457 1.1 mrg
458 1.21 christos printf("%s: safari error\n", device_xname(sc->sc_dev));
459 1.1 mrg
460 1.14 nakayama printf("ERRLOG=%" PRIx64 "\n", schizo_read(sc, SCZ_SAFARI_ERRLOG));
461 1.14 nakayama printf("UE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFSR));
462 1.14 nakayama printf("UE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFAR));
463 1.14 nakayama printf("CE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFSR));
464 1.14 nakayama printf("CE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFAR));
465 1.1 mrg
466 1.39 mrg panic("%s: %s: fatal", __func__, device_xname(sc->sc_dev));
467 1.1 mrg return (1);
468 1.1 mrg }
469 1.1 mrg
470 1.1 mrg void
471 1.1 mrg schizo_init_iommu(struct schizo_softc *sc, struct schizo_pbm *pbm)
472 1.1 mrg {
473 1.1 mrg struct iommu_state *is = &pbm->sp_is;
474 1.1 mrg int *vdma = NULL, nitem, tsbsize = 7;
475 1.1 mrg u_int32_t iobase = -1;
476 1.1 mrg char *name;
477 1.1 mrg
478 1.4 mrg /* punch in our copies */
479 1.1 mrg is->is_bustag = pbm->sp_regt;
480 1.15 mrg bus_space_subregion(is->is_bustag, pbm->sp_regh,
481 1.15 mrg offsetof(struct schizo_pbm_regs, iommu),
482 1.18 mrg sizeof(struct iommureg2),
483 1.15 mrg &is->is_iommu);
484 1.1 mrg
485 1.1 mrg /*
486 1.1 mrg * Separate the men from the boys. If the `virtual-dma'
487 1.1 mrg * property exists, use it.
488 1.1 mrg */
489 1.2 mrg if (!prom_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
490 1.1 mrg (void **)&vdma)) {
491 1.1 mrg /* Damn. Gotta use these values. */
492 1.1 mrg iobase = vdma[0];
493 1.1 mrg #define TSBCASE(x) case 1 << ((x) + 23): tsbsize = (x); break
494 1.1 mrg switch (vdma[1]) {
495 1.40 mrg TSBCASE(1);
496 1.40 mrg TSBCASE(2);
497 1.40 mrg TSBCASE(3);
498 1.40 mrg TSBCASE(4);
499 1.40 mrg TSBCASE(5);
500 1.40 mrg TSBCASE(6);
501 1.40 mrg TSBCASE(7);
502 1.1 mrg default:
503 1.1 mrg printf("bogus tsb size %x, using 7\n", vdma[1]);
504 1.40 mrg tsbsize = 7;
505 1.1 mrg }
506 1.1 mrg #undef TSBCASE
507 1.2 mrg DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: iobase=0x%x\n", iobase));
508 1.1 mrg free(vdma, M_DEVBUF);
509 1.1 mrg } else {
510 1.2 mrg DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: getprop failed, "
511 1.1 mrg "using iobase=0x%x, tsbsize=%d\n", iobase, tsbsize));
512 1.1 mrg }
513 1.1 mrg
514 1.15 mrg /* give us a nice name.. */
515 1.24 macallan name = (char *)kmem_alloc(32, KM_NOSLEEP);
516 1.15 mrg if (name == NULL)
517 1.24 macallan
518 1.24 macallan panic("couldn't kmem_alloc iommu name");
519 1.21 christos snprintf(name, 32, "%s dvma", device_xname(sc->sc_dev));
520 1.15 mrg
521 1.1 mrg iommu_init(name, is, tsbsize, iobase);
522 1.1 mrg }
523 1.1 mrg
524 1.1 mrg int
525 1.1 mrg schizo_print(void *aux, const char *p)
526 1.1 mrg {
527 1.2 mrg
528 1.1 mrg if (p == NULL)
529 1.1 mrg return (UNCONF);
530 1.1 mrg return (QUIET);
531 1.1 mrg }
532 1.1 mrg
533 1.1 mrg pcireg_t
534 1.1 mrg schizo_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
535 1.1 mrg {
536 1.2 mrg struct schizo_pbm *sp = pc->cookie;
537 1.31 nakayama struct cpu_info *ci = curcpu();
538 1.11 nakayama pcireg_t val = (pcireg_t)~0;
539 1.31 nakayama int s;
540 1.2 mrg
541 1.2 mrg DPRINTF(SDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg));
542 1.33 msaitoh if (PCITAG_NODE(tag) != -1 && (unsigned int)reg < PCI_CONF_SIZE) {
543 1.31 nakayama s = splhigh();
544 1.31 nakayama ci->ci_pci_probe = true;
545 1.31 nakayama membar_Sync();
546 1.11 nakayama val = bus_space_read_4(sp->sp_cfgt, sp->sp_cfgh,
547 1.11 nakayama PCITAG_OFFSET(tag) + reg);
548 1.31 nakayama membar_Sync();
549 1.31 nakayama if (ci->ci_pci_fault)
550 1.31 nakayama val = (pcireg_t)~0;
551 1.31 nakayama ci->ci_pci_probe = ci->ci_pci_fault = false;
552 1.31 nakayama splx(s);
553 1.31 nakayama }
554 1.2 mrg DPRINTF(SDB_CONF, (" returning %08x\n", (u_int)val));
555 1.2 mrg return (val);
556 1.1 mrg }
557 1.1 mrg
558 1.1 mrg void
559 1.1 mrg schizo_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
560 1.1 mrg {
561 1.2 mrg struct schizo_pbm *sp = pc->cookie;
562 1.2 mrg
563 1.2 mrg DPRINTF(SDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__,
564 1.2 mrg (long)tag, reg, (int)data));
565 1.11 nakayama
566 1.11 nakayama /* If we don't know it, just punt it. */
567 1.11 nakayama if (PCITAG_NODE(tag) == -1) {
568 1.11 nakayama DPRINTF(SDB_CONF, (" .. bad addr\n"));
569 1.11 nakayama return;
570 1.11 nakayama }
571 1.11 nakayama
572 1.33 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
573 1.33 msaitoh return;
574 1.33 msaitoh
575 1.2 mrg bus_space_write_4(sp->sp_cfgt, sp->sp_cfgh,
576 1.1 mrg PCITAG_OFFSET(tag) + reg, data);
577 1.2 mrg DPRINTF(SDB_CONF, (" .. done\n"));
578 1.1 mrg }
579 1.1 mrg
580 1.1 mrg void
581 1.1 mrg schizo_set_intr(struct schizo_softc *sc, struct schizo_pbm *pbm, int ipl,
582 1.2 mrg int (*handler)(void *), void *arg, int ino, const char *what)
583 1.1 mrg {
584 1.1 mrg struct intrhand *ih;
585 1.2 mrg u_int64_t mapoff, clroff;
586 1.13 mrg uintptr_t intrregs;
587 1.2 mrg
588 1.6 mrg DPRINTF(SDB_INTR, ("%s: ino %x ign %x fn %p arg %p", __func__,
589 1.6 mrg ino, sc->sc_ign, handler, arg));
590 1.6 mrg
591 1.2 mrg mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
592 1.2 mrg clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
593 1.12 mrg ino |= sc->sc_ign;
594 1.1 mrg
595 1.14 nakayama DPRINTF(SDB_INTR, (" mapoff %" PRIx64 " clroff %" PRIx64 "\n",
596 1.14 nakayama mapoff, clroff));
597 1.6 mrg
598 1.36 palle ih = intrhand_alloc();
599 1.36 palle
600 1.2 mrg ih->ih_arg = arg;
601 1.13 mrg intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
602 1.14 nakayama ih->ih_map = (uint64_t *)(uintptr_t)(intrregs + mapoff);
603 1.14 nakayama ih->ih_clr = (uint64_t *)(uintptr_t)(intrregs + clroff);
604 1.2 mrg ih->ih_fun = handler;
605 1.27 nakayama ih->ih_pil = ipl;
606 1.2 mrg ih->ih_number = INTVEC(schizo_pbm_read(pbm, mapoff));
607 1.26 mrg ih->ih_pending = 0;
608 1.26 mrg
609 1.2 mrg intr_establish(ipl, ipl != IPL_VM, ih);
610 1.2 mrg
611 1.2 mrg schizo_pbm_write(pbm, mapoff,
612 1.2 mrg ih->ih_number | INTMAP_V | (CPU_UPAID << INTMAP_TID_SHIFT));
613 1.34 jdc schizo_pbm_write(pbm, clroff, 0);
614 1.1 mrg }
615 1.1 mrg
616 1.1 mrg bus_space_tag_t
617 1.1 mrg schizo_alloc_mem_tag(struct schizo_pbm *sp)
618 1.1 mrg {
619 1.29 mrg return (schizo_alloc_bus_tag(sp, "mem", PCI_MEMORY_BUS_SPACE));
620 1.1 mrg }
621 1.1 mrg
622 1.1 mrg bus_space_tag_t
623 1.1 mrg schizo_alloc_io_tag(struct schizo_pbm *sp)
624 1.1 mrg {
625 1.29 mrg return (schizo_alloc_bus_tag(sp, "io", PCI_IO_BUS_SPACE));
626 1.1 mrg }
627 1.1 mrg
628 1.1 mrg bus_space_tag_t
629 1.1 mrg schizo_alloc_config_tag(struct schizo_pbm *sp)
630 1.1 mrg {
631 1.29 mrg return (schizo_alloc_bus_tag(sp, "cfg", PCI_CONFIG_BUS_SPACE));
632 1.1 mrg }
633 1.1 mrg
634 1.1 mrg bus_space_tag_t
635 1.2 mrg schizo_alloc_bus_tag(struct schizo_pbm *pbm, const char *name, int type)
636 1.1 mrg {
637 1.1 mrg struct schizo_softc *sc = pbm->sp_sc;
638 1.2 mrg bus_space_tag_t bt;
639 1.1 mrg
640 1.24 macallan bt = (bus_space_tag_t) kmem_zalloc(sizeof(struct sparc_bus_space_tag),
641 1.24 macallan KM_NOSLEEP);
642 1.1 mrg if (bt == NULL)
643 1.1 mrg panic("schizo: could not allocate bus tag");
644 1.1 mrg
645 1.1 mrg bt->cookie = pbm;
646 1.2 mrg bt->parent = sc->sc_bustag;
647 1.2 mrg bt->type = type;
648 1.1 mrg bt->sparc_bus_map = schizo_bus_map;
649 1.1 mrg bt->sparc_bus_mmap = schizo_bus_mmap;
650 1.1 mrg bt->sparc_intr_establish = schizo_intr_establish;
651 1.1 mrg return (bt);
652 1.1 mrg }
653 1.1 mrg
654 1.1 mrg bus_dma_tag_t
655 1.1 mrg schizo_alloc_dma_tag(struct schizo_pbm *pbm)
656 1.1 mrg {
657 1.1 mrg struct schizo_softc *sc = pbm->sp_sc;
658 1.1 mrg bus_dma_tag_t dt, pdt = sc->sc_dmat;
659 1.1 mrg
660 1.24 macallan dt = kmem_zalloc(sizeof(*dt), KM_NOSLEEP);
661 1.1 mrg if (dt == NULL)
662 1.1 mrg panic("schizo: could not alloc dma tag");
663 1.1 mrg
664 1.1 mrg dt->_cookie = pbm;
665 1.1 mrg dt->_parent = pdt;
666 1.2 mrg #define PCOPY(x) dt->x = pdt->x
667 1.4 mrg dt->_dmamap_create = schizo_dmamap_create;
668 1.2 mrg PCOPY(_dmamap_destroy);
669 1.2 mrg dt->_dmamap_load = iommu_dvmamap_load;
670 1.2 mrg PCOPY(_dmamap_load_mbuf);
671 1.2 mrg PCOPY(_dmamap_load_uio);
672 1.2 mrg dt->_dmamap_load_raw = iommu_dvmamap_load_raw;
673 1.2 mrg dt->_dmamap_unload = iommu_dvmamap_unload;
674 1.2 mrg dt->_dmamap_sync = iommu_dvmamap_sync;
675 1.2 mrg dt->_dmamem_alloc = iommu_dvmamem_alloc;
676 1.2 mrg dt->_dmamem_free = iommu_dvmamem_free;
677 1.2 mrg dt->_dmamem_map = iommu_dvmamem_map;
678 1.2 mrg dt->_dmamem_unmap = iommu_dvmamem_unmap;
679 1.2 mrg PCOPY(_dmamem_mmap);
680 1.2 mrg #undef PCOPY
681 1.1 mrg return (dt);
682 1.1 mrg }
683 1.1 mrg
684 1.1 mrg pci_chipset_tag_t
685 1.1 mrg schizo_alloc_chipset(struct schizo_pbm *pbm, int node, pci_chipset_tag_t pc)
686 1.1 mrg {
687 1.1 mrg pci_chipset_tag_t npc;
688 1.1 mrg
689 1.24 macallan npc = kmem_alloc(sizeof *npc, KM_NOSLEEP);
690 1.1 mrg if (npc == NULL)
691 1.1 mrg panic("schizo: could not allocate pci_chipset_tag_t");
692 1.1 mrg memcpy(npc, pc, sizeof *pc);
693 1.1 mrg npc->cookie = pbm;
694 1.1 mrg npc->rootnode = node;
695 1.2 mrg npc->spc_conf_read = schizo_conf_read;
696 1.2 mrg npc->spc_conf_write = schizo_conf_write;
697 1.10 mrg npc->spc_intr_map = schizo_pci_intr_map;
698 1.2 mrg npc->spc_intr_establish = schizo_pci_intr_establish;
699 1.17 mrg npc->spc_find_ino = NULL;
700 1.1 mrg return (npc);
701 1.1 mrg }
702 1.1 mrg
703 1.1 mrg int
704 1.2 mrg schizo_dmamap_create(bus_dma_tag_t t, bus_size_t size,
705 1.1 mrg int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags,
706 1.1 mrg bus_dmamap_t *dmamp)
707 1.1 mrg {
708 1.2 mrg struct schizo_pbm *pbm = t->_cookie;
709 1.4 mrg int error;
710 1.1 mrg
711 1.4 mrg error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
712 1.4 mrg boundary, flags, dmamp);
713 1.4 mrg if (error == 0)
714 1.4 mrg (*dmamp)->_dm_cookie = &pbm->sp_sb;
715 1.4 mrg return error;
716 1.1 mrg }
717 1.2 mrg
718 1.2 mrg static struct schizo_range *
719 1.2 mrg get_schizorange(struct schizo_pbm *pbm, int ss)
720 1.2 mrg {
721 1.2 mrg int i;
722 1.2 mrg
723 1.2 mrg for (i = 0; i < pbm->sp_nrange; i++) {
724 1.2 mrg if (((pbm->sp_range[i].cspace >> 24) & 0x03) == ss)
725 1.2 mrg return (&pbm->sp_range[i]);
726 1.2 mrg }
727 1.2 mrg /* not found */
728 1.2 mrg return (NULL);
729 1.2 mrg }
730 1.1 mrg
731 1.1 mrg int
732 1.2 mrg schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
733 1.2 mrg int flags, vaddr_t unused, bus_space_handle_t *hp)
734 1.1 mrg {
735 1.2 mrg bus_addr_t paddr;
736 1.1 mrg struct schizo_pbm *pbm = t->cookie;
737 1.2 mrg struct schizo_softc *sc = pbm->sp_sc;
738 1.2 mrg struct schizo_range *sr;
739 1.2 mrg int ss;
740 1.1 mrg
741 1.1 mrg DPRINTF(SDB_BUSMAP, ("schizo_bus_map: type %d off %qx sz %qx flags %d",
742 1.2 mrg t->type,
743 1.1 mrg (unsigned long long)offset,
744 1.1 mrg (unsigned long long)size,
745 1.1 mrg flags));
746 1.1 mrg
747 1.37 macallan /*
748 1.37 macallan * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
749 1.37 macallan * out for now
750 1.37 macallan */
751 1.37 macallan flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
752 1.37 macallan
753 1.2 mrg ss = sparc_pci_childspace(t->type);
754 1.2 mrg DPRINTF(SDB_BUSMAP, (" cspace %d\n", ss));
755 1.1 mrg
756 1.2 mrg sr = get_schizorange(pbm, ss);
757 1.2 mrg if (sr != NULL) {
758 1.2 mrg paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
759 1.2 mrg DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
760 1.2 mrg "space %lx offset %lx paddr %qx\n",
761 1.2 mrg __func__, (long)ss, (long)offset,
762 1.2 mrg (unsigned long long)paddr));
763 1.2 mrg return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
764 1.2 mrg flags, 0, hp));
765 1.1 mrg }
766 1.2 mrg DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
767 1.1 mrg return (EINVAL);
768 1.1 mrg }
769 1.1 mrg
770 1.2 mrg static paddr_t
771 1.2 mrg schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr, off_t off, int prot,
772 1.2 mrg int flags)
773 1.1 mrg {
774 1.1 mrg bus_addr_t offset = paddr;
775 1.1 mrg struct schizo_pbm *pbm = t->cookie;
776 1.2 mrg struct schizo_softc *sc = pbm->sp_sc;
777 1.2 mrg struct schizo_range *sr;
778 1.2 mrg int ss;
779 1.1 mrg
780 1.37 macallan /*
781 1.37 macallan * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
782 1.37 macallan * out for now
783 1.37 macallan */
784 1.37 macallan flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
785 1.37 macallan
786 1.2 mrg ss = sparc_pci_childspace(t->type);
787 1.1 mrg
788 1.1 mrg DPRINTF(SDB_BUSMAP, ("schizo_bus_mmap: prot %d flags %d pa %qx\n",
789 1.1 mrg prot, flags, (unsigned long long)paddr));
790 1.1 mrg
791 1.2 mrg sr = get_schizorange(pbm, ss);
792 1.2 mrg if (sr != NULL) {
793 1.2 mrg paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
794 1.2 mrg DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
795 1.2 mrg "space %lx offset %lx paddr %qx\n",
796 1.2 mrg __func__, (long)ss, (long)offset,
797 1.2 mrg (unsigned long long)paddr));
798 1.2 mrg return (bus_space_mmap(sc->sc_bustag, paddr, off,
799 1.2 mrg prot, flags));
800 1.1 mrg }
801 1.2 mrg DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
802 1.1 mrg return (-1);
803 1.1 mrg }
804 1.1 mrg
805 1.10 mrg /*
806 1.12 mrg * Set the IGN for this schizo into the handle.
807 1.10 mrg */
808 1.10 mrg int
809 1.19 dyoung schizo_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
810 1.10 mrg {
811 1.10 mrg struct schizo_pbm *pbm = pa->pa_pc->cookie;
812 1.10 mrg struct schizo_softc *sc = pbm->sp_sc;
813 1.10 mrg
814 1.34 jdc DPRINTF(SDB_INTMAP, ("IGN %x", *ihp));
815 1.12 mrg *ihp |= sc->sc_ign;
816 1.34 jdc DPRINTF(SDB_INTMAP, (" adjusted to %x\n", *ihp));
817 1.10 mrg return (0);
818 1.10 mrg }
819 1.10 mrg
820 1.2 mrg static void *
821 1.2 mrg schizo_intr_establish(bus_space_tag_t t, int ihandle, int level,
822 1.2 mrg int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
823 1.1 mrg {
824 1.1 mrg struct schizo_pbm *pbm = t->cookie;
825 1.1 mrg struct intrhand *ih = NULL;
826 1.7 mrg uint64_t mapoff, clroff;
827 1.13 mrg uintptr_t intrregs;
828 1.7 mrg volatile uint64_t *intrmapptr = NULL, *intrclrptr = NULL;
829 1.1 mrg int ino;
830 1.5 mrg long vec;
831 1.1 mrg
832 1.1 mrg vec = INTVEC(ihandle);
833 1.1 mrg ino = INTINO(vec);
834 1.1 mrg
835 1.36 palle ih = intrhand_alloc();
836 1.5 mrg
837 1.34 jdc DPRINTF(SDB_INTR, ("\n%s: ihandle %x level %d fn %p arg %p\n", __func__,
838 1.2 mrg ihandle, level, handler, arg));
839 1.2 mrg
840 1.1 mrg if (level == IPL_NONE)
841 1.1 mrg level = INTLEV(vec);
842 1.1 mrg if (level == IPL_NONE) {
843 1.1 mrg printf(": no IPL, setting IPL 2.\n");
844 1.1 mrg level = 2;
845 1.1 mrg }
846 1.1 mrg
847 1.5 mrg mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
848 1.5 mrg clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
849 1.1 mrg
850 1.14 nakayama DPRINTF(SDB_INTR, ("%s: intr %x: %p mapoff %" PRIx64 " clroff %"
851 1.14 nakayama PRIx64 "\n", __func__, ino, intrlev[ino], mapoff, clroff));
852 1.6 mrg
853 1.25 macallan ih->ih_ivec = ihandle;
854 1.25 macallan
855 1.13 mrg intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
856 1.14 nakayama intrmapptr = (uint64_t *)(uintptr_t)(intrregs + mapoff);
857 1.14 nakayama intrclrptr = (uint64_t *)(uintptr_t)(intrregs + clroff);
858 1.6 mrg
859 1.5 mrg if (INTIGN(vec) == 0)
860 1.13 mrg ino |= schizo_pbm_readintr(pbm, mapoff) & INTMAP_IGN;
861 1.5 mrg else
862 1.5 mrg ino |= vec & INTMAP_IGN;
863 1.1 mrg
864 1.5 mrg /* Register the map and clear intr registers */
865 1.2 mrg ih->ih_map = intrmapptr;
866 1.2 mrg ih->ih_clr = intrclrptr;
867 1.2 mrg
868 1.2 mrg ih->ih_fun = handler;
869 1.2 mrg ih->ih_arg = arg;
870 1.2 mrg ih->ih_pil = level;
871 1.6 mrg ih->ih_number = ino;
872 1.26 mrg ih->ih_pending = 0;
873 1.2 mrg
874 1.5 mrg DPRINTF(SDB_INTR, (
875 1.6 mrg "; installing handler %p arg %p with inr %x pil %u\n",
876 1.6 mrg handler, arg, ino, (u_int)ih->ih_pil));
877 1.5 mrg
878 1.2 mrg intr_establish(ih->ih_pil, level != IPL_VM, ih);
879 1.1 mrg
880 1.5 mrg /*
881 1.5 mrg * Enable the interrupt now we have the handler installed.
882 1.5 mrg * Read the current value as we can't change it besides the
883 1.5 mrg * valid bit so so make sure only this bit is changed.
884 1.5 mrg */
885 1.5 mrg if (intrmapptr) {
886 1.2 mrg u_int64_t imap;
887 1.1 mrg
888 1.13 mrg imap = schizo_pbm_readintr(pbm, mapoff);
889 1.5 mrg DPRINTF(SDB_INTR, ("; read intrmap = %016qx",
890 1.5 mrg (unsigned long long)imap));
891 1.2 mrg imap |= INTMAP_V;
892 1.34 jdc imap |= (CPU_UPAID << INTMAP_TID_SHIFT);
893 1.5 mrg DPRINTF(SDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
894 1.5 mrg DPRINTF(SDB_INTR, ("; writing intrmap = %016qx\n",
895 1.5 mrg (unsigned long long)imap));
896 1.13 mrg schizo_pbm_writeintr(pbm, mapoff, imap);
897 1.13 mrg imap = schizo_pbm_readintr(pbm, mapoff);
898 1.5 mrg DPRINTF(SDB_INTR, ("; reread intrmap = %016qx",
899 1.5 mrg (unsigned long long)imap));
900 1.2 mrg ih->ih_number |= imap & INTMAP_INR;
901 1.1 mrg }
902 1.5 mrg if (intrclrptr) {
903 1.5 mrg /* set state to IDLE */
904 1.13 mrg schizo_pbm_writeintr(pbm, clroff, 0);
905 1.5 mrg }
906 1.1 mrg
907 1.1 mrg return (ih);
908 1.1 mrg }
909 1.1 mrg
910 1.2 mrg static void *
911 1.2 mrg schizo_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
912 1.2 mrg int (*func)(void *), void *arg)
913 1.2 mrg {
914 1.2 mrg void *cookie;
915 1.2 mrg struct schizo_pbm *pbm = (struct schizo_pbm *)pc->cookie;
916 1.2 mrg
917 1.9 mrg DPRINTF(SDB_INTR, ("%s: ih %lx; level %d", __func__, (u_long)ih, level));
918 1.2 mrg cookie = bus_intr_establish(pbm->sp_memt, ih, level, func, arg);
919 1.2 mrg
920 1.2 mrg DPRINTF(SDB_INTR, ("; returning handle %p\n", cookie));
921 1.2 mrg return (cookie);
922 1.2 mrg }
923 1.34 jdc
924 1.34 jdc #ifdef DEBUG
925 1.34 jdc void
926 1.34 jdc schizo_print_regs(int unit, int what)
927 1.34 jdc {
928 1.34 jdc device_t dev;
929 1.34 jdc struct schizo_softc *sc;
930 1.34 jdc struct schizo_pbm *pbm;
931 1.34 jdc const struct schizo_regname *r;
932 1.34 jdc int i;
933 1.34 jdc u_int64_t reg;
934 1.34 jdc
935 1.34 jdc dev = device_find_by_driver_unit("schizo", unit);
936 1.34 jdc if (dev == NULL) {
937 1.34 jdc printf("Can't find device schizo%d\n", unit);
938 1.34 jdc return;
939 1.34 jdc }
940 1.34 jdc
941 1.34 jdc if (!what) {
942 1.34 jdc printf("0x01: Safari registers\n");
943 1.34 jdc printf("0x02: PCI registers\n");
944 1.34 jdc printf("0x04: Scratch pad registers (Tomatillo only)\n");
945 1.34 jdc printf("0x08: IOMMU registers\n");
946 1.34 jdc printf("0x10: Streaming cache registers (Schizo only)\n");
947 1.34 jdc printf("0x20: Interrupt registers\n");
948 1.34 jdc printf("0x40: I-chip registers (Tomatillo only)\n");
949 1.34 jdc return;
950 1.34 jdc }
951 1.34 jdc sc = device_private(dev);
952 1.34 jdc pbm = sc->sc_pbm;
953 1.34 jdc printf("%s (leaf %c) registers:\n", device_xname(sc->sc_dev),
954 1.34 jdc pbm->sp_bus_a ? 'A' : 'B');
955 1.34 jdc
956 1.34 jdc printf(" Safari registers:\n");
957 1.34 jdc if (what & 0x01) {
958 1.34 jdc for (r = schizo_regnames; r->size != 0; ++r)
959 1.34 jdc for (i = 0; i <= r->n_reg; i += r->size) {
960 1.34 jdc if ((!sc->sc_tomatillo &&
961 1.34 jdc !(r->type & REG_TYPE_SCHIZO)) ||
962 1.34 jdc (sc->sc_tomatillo &&
963 1.34 jdc !(r->type & REG_TYPE_TOMATILLO)))
964 1.34 jdc continue;
965 1.34 jdc switch (r->size) {
966 1.34 jdc case 1:
967 1.34 jdc reg = schizo_read_1(sc, r->offset + i);
968 1.34 jdc break;
969 1.34 jdc case 8:
970 1.34 jdc /* fallthrough */
971 1.34 jdc default:
972 1.34 jdc reg = schizo_read(sc, r->offset + i);
973 1.34 jdc break;
974 1.34 jdc }
975 1.34 jdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 " (%s",
976 1.34 jdc r->offset + i, reg, r->name);
977 1.34 jdc if (r->n_reg)
978 1.34 jdc printf(" %d)\n", i / r->size);
979 1.34 jdc else
980 1.34 jdc printf(")\n");
981 1.34 jdc }
982 1.34 jdc }
983 1.34 jdc
984 1.34 jdc if (what & 0x02) {
985 1.34 jdc printf(" PCI registers:\n");
986 1.34 jdc for (r = schizo_pbm_regnames; r->size != 0; ++r)
987 1.34 jdc for (i = 0; i <= r->n_reg; i += r->size) {
988 1.34 jdc if ((!sc->sc_tomatillo &&
989 1.34 jdc !(r->type & REG_TYPE_SCHIZO)) ||
990 1.34 jdc (sc->sc_tomatillo &&
991 1.34 jdc !(r->type & REG_TYPE_TOMATILLO)))
992 1.34 jdc continue;
993 1.34 jdc if ((pbm->sp_bus_a &&
994 1.34 jdc !(r->type & REG_TYPE_LEAF_A)) ||
995 1.34 jdc (!pbm->sp_bus_a &&
996 1.34 jdc !(r->type & REG_TYPE_LEAF_B)))
997 1.34 jdc continue;
998 1.34 jdc reg = schizo_pbm_read(pbm, r->offset + i);
999 1.34 jdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
1000 1.34 jdc " (%s", r->offset + i, reg, r->name);
1001 1.34 jdc if (r->n_reg)
1002 1.34 jdc printf(" %d)\n", i / r->size);
1003 1.34 jdc else
1004 1.34 jdc printf(")\n");
1005 1.34 jdc }
1006 1.34 jdc }
1007 1.34 jdc
1008 1.34 jdc if (what & 0x04 && sc->sc_tomatillo) {
1009 1.34 jdc printf(" Scratch pad registers:\n");
1010 1.34 jdc for (r = tomatillo_scratch_regnames; r->size != 0; ++r)
1011 1.34 jdc for (i = 0; i <= r->n_reg; i += r->size) {
1012 1.34 jdc reg = schizo_pbm_read(pbm, r->offset + i);
1013 1.34 jdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
1014 1.34 jdc " (%s", r->offset + i, reg, r->name);
1015 1.34 jdc if (r->n_reg)
1016 1.34 jdc printf(" %d)\n", i / r->size);
1017 1.34 jdc else
1018 1.34 jdc printf(")\n");
1019 1.34 jdc }
1020 1.34 jdc }
1021 1.34 jdc
1022 1.34 jdc if (what & 0x08) {
1023 1.34 jdc printf(" IOMMU registers:\n");
1024 1.34 jdc for (r = schizo_iommu_regnames; r->size != 0; ++r)
1025 1.34 jdc for (i = 0; i <= r->n_reg; i += r->size) {
1026 1.34 jdc if ((!sc->sc_tomatillo &&
1027 1.34 jdc !(r->type & REG_TYPE_SCHIZO)) ||
1028 1.34 jdc (sc->sc_tomatillo &&
1029 1.34 jdc !(r->type & REG_TYPE_TOMATILLO)))
1030 1.34 jdc continue;
1031 1.34 jdc reg = schizo_pbm_read(pbm, r->offset + i);
1032 1.34 jdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
1033 1.34 jdc " (%s", r->offset + i, reg, r->name);
1034 1.34 jdc if (r->n_reg)
1035 1.34 jdc printf(" %d)\n", i / r->size);
1036 1.34 jdc else
1037 1.34 jdc printf(")\n");
1038 1.34 jdc }
1039 1.34 jdc }
1040 1.34 jdc
1041 1.34 jdc if (what & 0x10 && !sc->sc_tomatillo) {
1042 1.34 jdc printf(" Streaming cache registers:\n");
1043 1.34 jdc for (r = schizo_stream_regnames; r->size != 0; ++r)
1044 1.34 jdc for (i = 0; i <= r->n_reg; i += r->size) {
1045 1.34 jdc reg = schizo_pbm_read(pbm, r->offset + i);
1046 1.34 jdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
1047 1.34 jdc " (%s", r->offset + i, reg, r->name);
1048 1.34 jdc if (r->n_reg)
1049 1.34 jdc printf(" %d)\n", i / r->size);
1050 1.34 jdc else
1051 1.34 jdc printf(")\n");
1052 1.34 jdc }
1053 1.34 jdc }
1054 1.34 jdc
1055 1.34 jdc if (what & 0x20) {
1056 1.34 jdc printf(" Interrupt registers:\n");
1057 1.34 jdc for (r = schizo_intr_regnames; r->size != 0; ++r)
1058 1.34 jdc for (i = 0; i <= r->n_reg; i += r->size) {
1059 1.34 jdc if ((!sc->sc_tomatillo &&
1060 1.34 jdc !(r->type & REG_TYPE_SCHIZO)) ||
1061 1.34 jdc (sc->sc_tomatillo &&
1062 1.34 jdc !(r->type & REG_TYPE_TOMATILLO)))
1063 1.34 jdc continue;
1064 1.34 jdc reg = schizo_pbm_readintr(pbm, r->offset + i);
1065 1.34 jdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
1066 1.34 jdc " (%s", r->offset + i, reg, r->name);
1067 1.34 jdc if (r->n_reg)
1068 1.34 jdc printf(" %d)\n", i / r->size);
1069 1.34 jdc else
1070 1.34 jdc printf(")\n");
1071 1.34 jdc }
1072 1.34 jdc }
1073 1.34 jdc
1074 1.34 jdc if (what & 0x40 && sc->sc_tomatillo) {
1075 1.34 jdc printf(" I-chip registers:\n");
1076 1.34 jdc for (r = tomatillo_ichip_regnames; r->size != 0; ++r)
1077 1.34 jdc for (i = 0; i <= r->n_reg; i += r->size) {
1078 1.34 jdc if ((sc->sc_tomatillo &&
1079 1.34 jdc !(r->type & REG_TYPE_TOMATILLO)))
1080 1.34 jdc continue;
1081 1.34 jdc reg = tomatillo_pbm_readichip(pbm,
1082 1.34 jdc r->offset + i);
1083 1.34 jdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
1084 1.34 jdc " (%s", r->offset + i, reg, r->name);
1085 1.34 jdc if (r->n_reg)
1086 1.34 jdc printf(" %d)\n", i / r->size);
1087 1.34 jdc else
1088 1.34 jdc printf(")\n");
1089 1.34 jdc }
1090 1.34 jdc }
1091 1.34 jdc }
1092 1.34 jdc #endif
1093