Home | History | Annotate | Line # | Download | only in dev
schizo.c revision 1.43
      1 /*	$NetBSD: schizo.c,v 1.43 2021/01/17 00:18:28 mrg Exp $	*/
      2 /*	$OpenBSD: schizo.c,v 1.55 2008/08/18 20:29:37 brad Exp $	*/
      3 
      4 /*
      5  * Copyright (c) 2002 Jason L. Wright (jason (at) thought.net)
      6  * Copyright (c) 2003 Henric Jungheim
      7  * Copyright (c) 2008, 2009, 2010, 2012 Matthew R. Green
      8  * All rights reserved.
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  *
     19  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     21  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     22  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     23  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     24  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     25  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     27  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     28  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  * POSSIBILITY OF SUCH DAMAGE.
     30  */
     31 
     32 #include <sys/cdefs.h>
     33 __KERNEL_RCSID(0, "$NetBSD: schizo.c,v 1.43 2021/01/17 00:18:28 mrg Exp $");
     34 
     35 #include <sys/param.h>
     36 #include <sys/device.h>
     37 #include <sys/errno.h>
     38 #include <sys/extent.h>
     39 #include <sys/kmem.h>
     40 #include <sys/malloc.h>
     41 #include <sys/systm.h>
     42 #include <sys/time.h>
     43 #include <sys/reboot.h>
     44 
     45 #define _SPARC_BUS_DMA_PRIVATE
     46 #include <sys/bus.h>
     47 #include <machine/autoconf.h>
     48 #include <machine/psl.h>
     49 
     50 #include <dev/pci/pcivar.h>
     51 #include <dev/pci/pcireg.h>
     52 
     53 #include <sparc64/dev/iommureg.h>
     54 #include <sparc64/dev/iommuvar.h>
     55 #include <sparc64/dev/schizoreg.h>
     56 #include <sparc64/dev/schizovar.h>
     57 #include <sparc64/sparc64/cache.h>
     58 
     59 #ifdef DEBUG
     60 #define SDB_PROM        0x01
     61 #define SDB_BUSMAP      0x02
     62 #define SDB_INTR        0x04
     63 #define SDB_INTMAP      0x08
     64 #define SDB_CONF        0x10
     65 int schizo_debug = 0x0;
     66 #define DPRINTF(l, s)   do { if (schizo_debug & l) printf s; } while (0)
     67 #else
     68 #define DPRINTF(l, s)
     69 #endif
     70 
     71 extern struct sparc_pci_chipset _sparc_pci_chipset;
     72 
     73 static	int	schizo_match(device_t, cfdata_t, void *);
     74 static	void	schizo_attach(device_t, device_t, void *);
     75 static	int	schizo_print(void *aux, const char *p);
     76 
     77 #ifdef DEBUG
     78 void schizo_print_regs(int unit, int what);
     79 #endif
     80 
     81 CFATTACH_DECL_NEW(schizo, sizeof(struct schizo_softc),
     82     schizo_match, schizo_attach, NULL, NULL);
     83 
     84 void schizo_init_iommu(struct schizo_softc *, struct schizo_pbm *);
     85 
     86 void schizo_set_intr(struct schizo_softc *, struct schizo_pbm *, int,
     87     int (*handler)(void *), void *, int, const char *);
     88 int schizo_ue(void *);
     89 int schizo_ce(void *);
     90 int schizo_safari_error(void *);
     91 int schizo_pci_error(void *);
     92 
     93 pci_chipset_tag_t schizo_alloc_chipset(struct schizo_pbm *, int,
     94     pci_chipset_tag_t);
     95 bus_space_tag_t schizo_alloc_mem_tag(struct schizo_pbm *);
     96 bus_space_tag_t schizo_alloc_io_tag(struct schizo_pbm *);
     97 bus_space_tag_t schizo_alloc_config_tag(struct schizo_pbm *);
     98 bus_space_tag_t schizo_alloc_bus_tag(struct schizo_pbm *, const char *,
     99     int);
    100 bus_dma_tag_t schizo_alloc_dma_tag(struct schizo_pbm *);
    101 
    102 pcireg_t schizo_conf_read(pci_chipset_tag_t, pcitag_t, int);
    103 void schizo_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
    104 
    105 int schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
    106 	           int flags, vaddr_t unused, bus_space_handle_t *hp);
    107 static paddr_t schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr,
    108                                off_t off, int prot, int flags);
    109 static void *schizo_intr_establish(bus_space_tag_t, int, int, int (*)(void *),
    110 	void *, void(*)(void));
    111 static int schizo_pci_intr_map(const struct pci_attach_args *,
    112     pci_intr_handle_t *);
    113 static void *schizo_pci_intr_establish(pci_chipset_tag_t, pci_intr_handle_t,
    114                                        int, int (*)(void *), void *);
    115 static int schizo_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
    116 	bus_size_t, int, bus_dmamap_t *);
    117 
    118 int
    119 schizo_match(device_t parent, cfdata_t match, void *aux)
    120 {
    121 	struct mainbus_attach_args *ma = aux;
    122 	char *str;
    123 
    124 	if (strcmp(ma->ma_name, "pci") != 0)
    125 		return (0);
    126 
    127 	str = prom_getpropstring(ma->ma_node, "model");
    128 	if (strcmp(str, "schizo") == 0)
    129 		return (1);
    130 
    131 	str = prom_getpropstring(ma->ma_node, "compatible");
    132 	if (strcmp(str, "pci108e,8001") == 0)
    133 		return (1);
    134 	if (strcmp(str, "pci108e,8002") == 0)		/* XMITS */
    135 		return (1);
    136 	if (strcmp(str, "pci108e,a801") == 0)		/* Tomatillo */
    137 		return (1);
    138 
    139 	return (0);
    140 }
    141 
    142 void
    143 schizo_attach(device_t parent, device_t self, void *aux)
    144 {
    145 	struct schizo_softc *sc = device_private(self);
    146 	struct mainbus_attach_args *ma = aux;
    147 	struct schizo_pbm *pbm;
    148 	struct iommu_state *is;
    149 	struct pcibus_attach_args pba;
    150 	uint64_t reg, eccctrl, ino_bitmap;
    151 	int *busranges = NULL, nranges, *ino_bitmaps = NULL, nbitmaps;
    152 	char *str;
    153 	bool no_sc;
    154 
    155 	aprint_normal(": addr %" PRIx64, ma->ma_reg[0].ur_paddr);
    156 	str = prom_getpropstring(ma->ma_node, "compatible");
    157 	if (strcmp(str, "pci108e,a801") == 0)
    158 		sc->sc_tomatillo = 1;
    159 
    160 	sc->sc_dev = self;
    161 	sc->sc_node = ma->ma_node;
    162 	sc->sc_dmat = ma->ma_dmatag;
    163 	sc->sc_bustag = ma->ma_bustag;
    164 
    165 	sc->sc_ver = prom_getpropint(sc->sc_node, "version#", 0);
    166 
    167 	if (bus_space_map(sc->sc_bustag, ma->ma_reg[1].ur_paddr - 0x10000UL,
    168 	    sizeof(struct schizo_regs), 0,
    169 	    &sc->sc_ctrlh)) {
    170 		aprint_error(": failed to map registers\n");
    171 		return;
    172 	}
    173 
    174 	sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT);
    175 
    176 	/* enable schizo ecc error interrupts */
    177 	eccctrl = schizo_read(sc, SCZ_ECCCTRL);
    178 	eccctrl |= SCZ_ECCCTRL_EE_INTEN |
    179 		   SCZ_ECCCTRL_UE_INTEN |
    180 		   SCZ_ECCCTRL_CE_INTEN;
    181 	schizo_write(sc, SCZ_ECCCTRL, eccctrl);
    182 
    183 	pbm = kmem_zalloc(sizeof(*pbm), KM_SLEEP);
    184 #ifdef DEBUG
    185 	sc->sc_pbm = pbm;
    186 #endif
    187 	pbm->sp_sc = sc;
    188 	pbm->sp_regt = sc->sc_bustag;
    189 
    190 	if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000)
    191 		pbm->sp_bus_a = 1;
    192 	else
    193 		pbm->sp_bus_a = 0;
    194 
    195 	/*
    196 	 * Map interrupt registers
    197 	 */
    198 	if (bus_space_map(sc->sc_bustag, ma->ma_reg[0].ur_paddr,
    199 			  ma->ma_reg[0].ur_len,
    200 			  BUS_SPACE_MAP_LINEAR, &pbm->sp_intrh)) {
    201 		aprint_error(": failed to map interrupt registers\n");
    202 		kmem_free(pbm, sizeof(*pbm));
    203 		return;
    204 	}
    205 
    206 #ifdef DEBUG
    207 	/*
    208 	 * Map ichip registers
    209 	 */
    210 	if (sc->sc_tomatillo)
    211 		if (bus_space_map(sc->sc_bustag, ma->ma_reg[3].ur_paddr,
    212 			  ma->ma_reg[3].ur_len,
    213 			  BUS_SPACE_MAP_LINEAR, &pbm->sp_ichiph)) {
    214 			aprint_error(": failed to map ichip registers\n");
    215 			kmem_free(pbm, sizeof(*pbm));
    216 			return;
    217 		}
    218 #endif
    219 
    220 	if (prom_getprop(sc->sc_node, "ranges", sizeof(struct schizo_range),
    221 	    &pbm->sp_nrange, (void **)&pbm->sp_range))
    222 		panic("schizo: can't get ranges");
    223 
    224 	if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges,
    225 	    (void **)&busranges))
    226 		panic("schizo: can't get bus-range");
    227 
    228 	aprint_normal(": %s, version %d, ign %x, bus %c %d to %d\n",
    229 	    sc->sc_tomatillo ? "Tomatillo" : "Schizo", sc->sc_ver,
    230 	    sc->sc_ign, pbm->sp_bus_a ? 'A' : 'B', busranges[0], busranges[1]);
    231 	aprint_naive("\n");
    232 
    233 	if (bus_space_subregion(pbm->sp_regt, sc->sc_ctrlh,
    234 	    pbm->sp_bus_a ? offsetof(struct schizo_regs, pbm_a) :
    235 	    offsetof(struct schizo_regs, pbm_b),
    236 	    sizeof(struct schizo_pbm_regs),
    237 	    &pbm->sp_regh)) {
    238 		panic("schizo: unable to create PBM handle");
    239 	}
    240 
    241 	is = &pbm->sp_is;
    242 	pbm->sp_sb.sb_is = is;
    243 	no_sc = prom_getproplen(sc->sc_node, "no-streaming-cache") >= 0;
    244 	if (no_sc)
    245 		aprint_debug_dev(sc->sc_dev, "no streaming buffers\n");
    246 	else {
    247 		vaddr_t va = (vaddr_t)&pbm->sp_flush[0x40];
    248 
    249 		/*
    250 		 * Initialize the strbuf_ctl.
    251 		 *
    252 		 * The flush sync buffer must be 64-byte aligned.
    253 		 */
    254 		is->is_sb[0] = &pbm->sp_sb;
    255 		is->is_sb[0]->sb_flush = (void *)(va & ~0x3f);
    256 
    257 		bus_space_subregion(pbm->sp_regt, pbm->sp_regh,
    258 			offsetof(struct schizo_pbm_regs, strbuf),
    259 			sizeof(struct iommu_strbuf), &is->is_sb[0]->sb_sb);
    260 	}
    261 
    262 	aprint_normal_dev(sc->sc_dev, " ");
    263 	if (sc->sc_tomatillo)
    264 		is->is_flags |= IOMMU_SYNC_BEFORE_UNMAP;
    265 	schizo_init_iommu(sc, pbm);
    266 
    267 	pbm->sp_memt = schizo_alloc_mem_tag(pbm);
    268 	pbm->sp_iot = schizo_alloc_io_tag(pbm);
    269 	pbm->sp_cfgt = schizo_alloc_config_tag(pbm);
    270 	pbm->sp_dmat = schizo_alloc_dma_tag(pbm);
    271 	pbm->sp_flags = (pbm->sp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
    272 		        (pbm->sp_iot ? PCI_FLAGS_IO_OKAY : 0);
    273 
    274 	if (bus_space_map(pbm->sp_cfgt, 0, 0x1000000, 0, &pbm->sp_cfgh))
    275 		panic("schizo: could not map config space");
    276 
    277 	pbm->sp_pc = schizo_alloc_chipset(pbm, sc->sc_node,
    278 	    &_sparc_pci_chipset);
    279 	pbm->sp_pc->spc_busmax = busranges[1];
    280 	pbm->sp_pc->spc_busnode = kmem_zalloc(sizeof(*pbm->sp_pc->spc_busnode),
    281 	    KM_SLEEP);
    282 
    283 	pba.pba_bus = busranges[0];
    284 	pba.pba_bridgetag = NULL;
    285 	pba.pba_pc = pbm->sp_pc;
    286 	pba.pba_flags = pbm->sp_flags;
    287 	pba.pba_dmat = pbm->sp_dmat;
    288 	pba.pba_dmat64 = NULL;	/* XXX */
    289 	pba.pba_memt = pbm->sp_memt;
    290 	pba.pba_iot = pbm->sp_iot;
    291 
    292 	free(busranges, M_DEVBUF);
    293 
    294 	schizo_pbm_write(pbm, SCZ_PCI_INTR_RETRY, 5);
    295 
    296 	/* clear out the bus errors */
    297 	schizo_pbm_write(pbm, SCZ_PCI_CTRL, schizo_pbm_read(pbm, SCZ_PCI_CTRL));
    298 	schizo_pbm_write(pbm, SCZ_PCI_AFSR, schizo_pbm_read(pbm, SCZ_PCI_AFSR));
    299 	schizo_cfg_write(pbm, PCI_COMMAND_STATUS_REG,
    300 	    schizo_cfg_read(pbm, PCI_COMMAND_STATUS_REG));
    301 
    302 	reg = schizo_pbm_read(pbm, SCZ_PCI_CTRL);
    303 	/* enable/disable error interrupts and arbiter */
    304 	reg |= SCZ_PCICTRL_EEN | SCZ_PCICTRL_MMU_INT;
    305 	if (sc->sc_tomatillo) {
    306 		reg &= ~SCZ_PCICTRL_SBH_INT;
    307 		reg |= TOM_PCICTRL_ARB;
    308 		reg |= TOM_PCICTRL_PRM | TOM_PCICTRL_PRO |
    309 		       TOM_PCICTRL_PRL;
    310 		if (sc->sc_ver <= 1)	/* 2.0 */
    311 			reg |= TOM_PCICTRL_DTO_INT;
    312 		else
    313 			reg |= SCZ_PCICTRL_PTO;
    314 	} else
    315 		reg |= SCZ_PCICTRL_SBH_INT | SCZ_PCICTRL_ARB;
    316 	if (OF_getproplen(sc->sc_node, "no-bus-parking") < 0)
    317 		reg |= SCZ_PCICTRL_PARK;
    318 	schizo_pbm_write(pbm, SCZ_PCI_CTRL, reg);
    319 
    320 	reg = schizo_pbm_read(pbm, SCZ_PCI_DIAG);
    321 	reg &= ~(SCZ_PCIDIAG_D_RTRYARB | SCZ_PCIDIAG_D_RETRY |
    322 	    SCZ_PCIDIAG_D_INTSYNC);
    323 	schizo_pbm_write(pbm, SCZ_PCI_DIAG, reg);
    324 
    325 	if (prom_getprop(sc->sc_node, "ino-bitmap", sizeof(int), &nbitmaps,
    326 	    (void **)&ino_bitmaps)) {
    327 		/* No property - set defaults (double map UE, CE, SERR). */
    328 		if (pbm->sp_bus_a)
    329 			ino_bitmap = __BIT(SCZ_PCIERR_A_INO);
    330 		else
    331 			ino_bitmap = __BIT(SCZ_PCIERR_B_INO);
    332 		ino_bitmap |= __BIT(SCZ_UE_INO) | __BIT(SCZ_CE_INO) |
    333 		    __BIT(SCZ_SERR_INO);
    334 	} else
    335 		ino_bitmap = (uint64_t) ino_bitmaps[1] << 32 | ino_bitmaps[0];
    336 	DPRINTF(SDB_INTR, ("ino_bitmap=0x%016" PRIx64 "\n", ino_bitmap));
    337 
    338 	if (ino_bitmap & __BIT(SCZ_PCIERR_A_INO))
    339 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
    340 		   pbm, SCZ_PCIERR_A_INO, "pci_a");
    341 	if (ino_bitmap & __BIT(SCZ_PCIERR_B_INO))
    342 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
    343 		   pbm, SCZ_PCIERR_B_INO, "pci_b");
    344 	if (ino_bitmap & __BIT(SCZ_UE_INO))
    345 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ue, sc, SCZ_UE_INO,
    346 		    "ue");
    347 	if (ino_bitmap & __BIT(SCZ_CE_INO))
    348 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ce, sc, SCZ_CE_INO,
    349 		    "ce");
    350 	if (ino_bitmap & __BIT(SCZ_SERR_INO))
    351 		schizo_set_intr(sc, pbm, PIL_HIGH, schizo_safari_error, sc,
    352 		    SCZ_SERR_INO, "safari");
    353 
    354 	if (sc->sc_tomatillo) {
    355 		/*
    356 		 * Enable the IOCACHE.
    357 		 */
    358 		uint64_t iocache_csr;
    359 
    360 		iocache_csr = TOM_IOCACHE_CSR_WRT_PEN |
    361 			      (1 << TOM_IOCACHE_CSR_POFFSET_SHIFT) |
    362 			      TOM_IOCACHE_CSR_PEN_RDM |
    363 			      TOM_IOCACHE_CSR_PEN_ONE |
    364 			      TOM_IOCACHE_CSR_PEN_LINE;
    365 		schizo_pbm_write(pbm, SCZ_PCI_IOCACHE_CSR, iocache_csr);
    366 	}
    367 
    368 	config_found(sc->sc_dev, &pba, schizo_print);
    369 }
    370 
    371 int
    372 schizo_ue(void *vsc)
    373 {
    374 	struct schizo_softc *sc = vsc;
    375 
    376 	panic("%s: uncorrectable error", device_xname(sc->sc_dev));
    377 	return (1);
    378 }
    379 
    380 int
    381 schizo_ce(void *vsc)
    382 {
    383 	struct schizo_softc *sc = vsc;
    384 
    385 	panic("%s: correctable error", device_xname(sc->sc_dev));
    386 	return (1);
    387 }
    388 
    389 int
    390 schizo_pci_error(void *vpbm)
    391 {
    392 	struct schizo_pbm *sp = vpbm;
    393 	struct schizo_softc *sc = sp->sp_sc;
    394 	u_int64_t afsr, afar, ctrl, tfar;
    395 	u_int32_t csr;
    396 	char bits[128];
    397 
    398 	afsr = schizo_pbm_read(sp, SCZ_PCI_AFSR);
    399 	afar = schizo_pbm_read(sp, SCZ_PCI_AFAR);
    400 	ctrl = schizo_pbm_read(sp, SCZ_PCI_CTRL);
    401 	csr = schizo_cfg_read(sp, PCI_COMMAND_STATUS_REG);
    402 
    403 	printf("%s: pci bus %c error\n", device_xname(sc->sc_dev),
    404 	    sp->sp_bus_a ? 'A' : 'B');
    405 
    406 	snprintb(bits, sizeof(bits), SCZ_PCIAFSR_BITS, afsr);
    407 	printf("PCIAFSR=%s\n", bits);
    408 	printf("PCIAFAR=%" PRIx64 "\n", afar);
    409 	snprintb(bits, sizeof(bits), SCZ_PCICTRL_BITS, ctrl);
    410 	printf("PCICTRL=%s\n", bits);
    411 #ifdef PCI_COMMAND_STATUS_BITS
    412 	snprintb(bits, sizeof(bits), PCI_COMMAND_STATUS_BITS, csr);
    413 	printf("PCICSR=%s\n", bits);
    414 #endif
    415 
    416 	if (ctrl & SCZ_PCICTRL_MMU_ERR) {
    417 		ctrl = schizo_pbm_read(sp, SCZ_PCI_IOMMU_CTRL);
    418 		printf("IOMMUCTRL=%" PRIx64 "\n", ctrl);
    419 
    420 		if ((ctrl & TOM_IOMMU_ERR) == 0)
    421 			goto clear_error;
    422 
    423 		if (sc->sc_tomatillo) {
    424 			tfar = schizo_pbm_read(sp, TOM_PCI_IOMMU_TFAR);
    425 			printf("IOMMUTFAR=%" PRIx64 "\n", tfar);
    426 		}
    427 
    428 		/* These are non-fatal if target abort was signalled. */
    429 		if ((ctrl & TOM_IOMMU_ERR_MASK) == TOM_IOMMU_INV_ERR ||
    430 		    ctrl & TOM_IOMMU_ILLTSBTBW_ERR ||
    431 		    ctrl & TOM_IOMMU_BADVA_ERR) {
    432 			if (csr & PCI_STATUS_TARGET_TARGET_ABORT) {
    433 				schizo_pbm_write(sp, SCZ_PCI_IOMMU_CTRL, ctrl);
    434 				goto clear_error;
    435 			}
    436 		}
    437 	}
    438 
    439 	panic("%s: %s: fatal", __func__, device_xname(sc->sc_dev));
    440 
    441  clear_error:
    442 	schizo_cfg_write(sp, PCI_COMMAND_STATUS_REG, csr);
    443 	schizo_pbm_write(sp, SCZ_PCI_CTRL, ctrl);
    444 	schizo_pbm_write(sp, SCZ_PCI_AFSR, afsr);
    445 	return (1);
    446 }
    447 
    448 int
    449 schizo_safari_error(void *vsc)
    450 {
    451 	struct schizo_softc *sc = vsc;
    452 
    453 	printf("%s: safari error\n", device_xname(sc->sc_dev));
    454 
    455 	printf("ERRLOG=%" PRIx64 "\n", schizo_read(sc, SCZ_SAFARI_ERRLOG));
    456 	printf("UE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFSR));
    457 	printf("UE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFAR));
    458 	printf("CE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFSR));
    459 	printf("CE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFAR));
    460 
    461 	panic("%s: %s: fatal", __func__, device_xname(sc->sc_dev));
    462 	return (1);
    463 }
    464 
    465 void
    466 schizo_init_iommu(struct schizo_softc *sc, struct schizo_pbm *pbm)
    467 {
    468 	struct iommu_state *is = &pbm->sp_is;
    469 	int *vdma = NULL, nitem, tsbsize = 7;
    470 	u_int32_t iobase = -1;
    471 	char *name;
    472 
    473 	/* punch in our copies */
    474 	is->is_bustag = pbm->sp_regt;
    475 	bus_space_subregion(is->is_bustag, pbm->sp_regh,
    476 		offsetof(struct schizo_pbm_regs, iommu),
    477 		sizeof(struct iommureg2),
    478 		&is->is_iommu);
    479 
    480 	/*
    481 	 * Separate the men from the boys.  If the `virtual-dma'
    482 	 * property exists, use it.
    483 	 */
    484 	if (!prom_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
    485 	    (void **)&vdma)) {
    486 		/* Damn.  Gotta use these values. */
    487 		iobase = vdma[0];
    488 #define	TSBCASE(x)	case 1 << ((x) + 23): tsbsize = (x); break
    489 		switch (vdma[1]) {
    490 			TSBCASE(1);
    491 			TSBCASE(2);
    492 			TSBCASE(3);
    493 			TSBCASE(4);
    494 			TSBCASE(5);
    495 			TSBCASE(6);
    496 			TSBCASE(7);
    497 		default:
    498 			printf("bogus tsb size %x, using 7\n", vdma[1]);
    499 			tsbsize = 7;
    500 		}
    501 #undef TSBCASE
    502 		DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: iobase=0x%x\n", iobase));
    503 		free(vdma, M_DEVBUF);
    504 	} else {
    505 		DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: getprop failed, "
    506 		    "using iobase=0x%x, tsbsize=%d\n", iobase, tsbsize));
    507 	}
    508 
    509 	/* give us a nice name.. */
    510 	name = (char *)kmem_alloc(32, KM_SLEEP);
    511 	snprintf(name, 32, "%s dvma", device_xname(sc->sc_dev));
    512 
    513 	iommu_init(name, is, tsbsize, iobase);
    514 }
    515 
    516 int
    517 schizo_print(void *aux, const char *p)
    518 {
    519 
    520 	if (p == NULL)
    521 		return (UNCONF);
    522 	return (QUIET);
    523 }
    524 
    525 pcireg_t
    526 schizo_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
    527 {
    528 	struct schizo_pbm *sp = pc->cookie;
    529 	pcireg_t val = (pcireg_t)~0;
    530 	int s;
    531 
    532 	DPRINTF(SDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg));
    533 	if (PCITAG_NODE(tag) != -1 && (unsigned int)reg < PCI_CONF_SIZE) {
    534 		s = splhigh();
    535 		struct cpu_info *ci = curcpu();
    536 		ci->ci_pci_probe = true;
    537 		membar_Sync();
    538 		val = bus_space_read_4(sp->sp_cfgt, sp->sp_cfgh,
    539 		    PCITAG_OFFSET(tag) + reg);
    540 		membar_Sync();
    541 		if (ci->ci_pci_fault)
    542 			val = (pcireg_t)~0;
    543 		ci->ci_pci_probe = ci->ci_pci_fault = false;
    544 		splx(s);
    545 	}
    546 	DPRINTF(SDB_CONF, (" returning %08x\n", (u_int)val));
    547 	return (val);
    548 }
    549 
    550 void
    551 schizo_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
    552 {
    553 	struct schizo_pbm *sp = pc->cookie;
    554 
    555 	DPRINTF(SDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__,
    556 		(long)tag, reg, (int)data));
    557 
    558 	/* If we don't know it, just punt it.  */
    559 	if (PCITAG_NODE(tag) == -1) {
    560 		DPRINTF(SDB_CONF, (" .. bad addr\n"));
    561 		return;
    562 	}
    563 
    564 	if ((unsigned int)reg >= PCI_CONF_SIZE)
    565 		return;
    566 
    567         bus_space_write_4(sp->sp_cfgt, sp->sp_cfgh,
    568 	    PCITAG_OFFSET(tag) + reg, data);
    569 	DPRINTF(SDB_CONF, (" .. done\n"));
    570 }
    571 
    572 void
    573 schizo_set_intr(struct schizo_softc *sc, struct schizo_pbm *pbm, int ipl,
    574     int (*handler)(void *), void *arg, int ino, const char *what)
    575 {
    576 	struct intrhand *ih;
    577 	u_int64_t mapoff, clroff;
    578 	uintptr_t intrregs;
    579 
    580 	DPRINTF(SDB_INTR, ("%s: ino %x ign %x fn %p arg %p", __func__,
    581 	    ino, sc->sc_ign, handler, arg));
    582 
    583 	mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
    584 	clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
    585 	ino |= sc->sc_ign;
    586 
    587 	DPRINTF(SDB_INTR, (" mapoff %" PRIx64 " clroff %" PRIx64 "\n",
    588 	    mapoff, clroff));
    589 
    590 	ih = intrhand_alloc();
    591 
    592 	ih->ih_arg = arg;
    593 	intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
    594 	ih->ih_map = (uint64_t *)(uintptr_t)(intrregs + mapoff);
    595 	ih->ih_clr = (uint64_t *)(uintptr_t)(intrregs + clroff);
    596 	ih->ih_fun = handler;
    597 	ih->ih_pil = ipl;
    598 	ih->ih_number = INTVEC(schizo_pbm_read(pbm, mapoff));
    599 	ih->ih_pending = 0;
    600 
    601 	intr_establish(ipl, ipl != IPL_VM, ih);
    602 
    603 	schizo_pbm_write(pbm, mapoff,
    604 	    ih->ih_number | INTMAP_V | (CPU_UPAID << INTMAP_TID_SHIFT));
    605 	schizo_pbm_write(pbm, clroff, 0);
    606 }
    607 
    608 bus_space_tag_t
    609 schizo_alloc_mem_tag(struct schizo_pbm *sp)
    610 {
    611 	return (schizo_alloc_bus_tag(sp, "mem", PCI_MEMORY_BUS_SPACE));
    612 }
    613 
    614 bus_space_tag_t
    615 schizo_alloc_io_tag(struct schizo_pbm *sp)
    616 {
    617 	return (schizo_alloc_bus_tag(sp, "io", PCI_IO_BUS_SPACE));
    618 }
    619 
    620 bus_space_tag_t
    621 schizo_alloc_config_tag(struct schizo_pbm *sp)
    622 {
    623 	return (schizo_alloc_bus_tag(sp, "cfg", PCI_CONFIG_BUS_SPACE));
    624 }
    625 
    626 bus_space_tag_t
    627 schizo_alloc_bus_tag(struct schizo_pbm *pbm, const char *name, int type)
    628 {
    629 	struct schizo_softc *sc = pbm->sp_sc;
    630 	bus_space_tag_t bt;
    631 
    632 	bt = kmem_zalloc(sizeof(*bt), KM_SLEEP);
    633 	bt->cookie = pbm;
    634 	bt->parent = sc->sc_bustag;
    635 	bt->type = type;
    636 	bt->sparc_bus_map = schizo_bus_map;
    637 	bt->sparc_bus_mmap = schizo_bus_mmap;
    638 	bt->sparc_intr_establish = schizo_intr_establish;
    639 	return (bt);
    640 }
    641 
    642 bus_dma_tag_t
    643 schizo_alloc_dma_tag(struct schizo_pbm *pbm)
    644 {
    645 	struct schizo_softc *sc = pbm->sp_sc;
    646 	bus_dma_tag_t dt, pdt = sc->sc_dmat;
    647 
    648 	dt = kmem_zalloc(sizeof(*dt), KM_SLEEP);
    649 	dt->_cookie = pbm;
    650 	dt->_parent = pdt;
    651 #define PCOPY(x)	dt->x = pdt->x
    652 	dt->_dmamap_create = schizo_dmamap_create;
    653 	PCOPY(_dmamap_destroy);
    654 	dt->_dmamap_load = iommu_dvmamap_load;
    655 	PCOPY(_dmamap_load_mbuf);
    656 	PCOPY(_dmamap_load_uio);
    657 	dt->_dmamap_load_raw = iommu_dvmamap_load_raw;
    658 	dt->_dmamap_unload = iommu_dvmamap_unload;
    659 	dt->_dmamap_sync = iommu_dvmamap_sync;
    660 	dt->_dmamem_alloc = iommu_dvmamem_alloc;
    661 	dt->_dmamem_free = iommu_dvmamem_free;
    662 	dt->_dmamem_map = iommu_dvmamem_map;
    663 	dt->_dmamem_unmap = iommu_dvmamem_unmap;
    664 	PCOPY(_dmamem_mmap);
    665 #undef	PCOPY
    666 	return (dt);
    667 }
    668 
    669 pci_chipset_tag_t
    670 schizo_alloc_chipset(struct schizo_pbm *pbm, int node, pci_chipset_tag_t pc)
    671 {
    672 	pci_chipset_tag_t npc;
    673 
    674 	npc = kmem_alloc(sizeof *npc, KM_SLEEP);
    675 	memcpy(npc, pc, sizeof *pc);
    676 	npc->cookie = pbm;
    677 	npc->rootnode = node;
    678 	npc->spc_conf_read = schizo_conf_read;
    679 	npc->spc_conf_write = schizo_conf_write;
    680 	npc->spc_intr_map = schizo_pci_intr_map;
    681 	npc->spc_intr_establish = schizo_pci_intr_establish;
    682 	npc->spc_find_ino = NULL;
    683 	return (npc);
    684 }
    685 
    686 int
    687 schizo_dmamap_create(bus_dma_tag_t t, bus_size_t size,
    688     int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags,
    689     bus_dmamap_t *dmamp)
    690 {
    691 	struct schizo_pbm *pbm = t->_cookie;
    692 	int error;
    693 
    694 	error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
    695 				  boundary, flags, dmamp);
    696 	if (error == 0)
    697 		(*dmamp)->_dm_cookie = &pbm->sp_sb;
    698 	return error;
    699 }
    700 
    701 static struct schizo_range *
    702 get_schizorange(struct schizo_pbm *pbm, int ss)
    703 {
    704 	int i;
    705 
    706 	for (i = 0; i < pbm->sp_nrange; i++) {
    707 		if (((pbm->sp_range[i].cspace >> 24) & 0x03) == ss)
    708 			return (&pbm->sp_range[i]);
    709 	}
    710 	/* not found */
    711 	return (NULL);
    712 }
    713 
    714 int
    715 schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
    716 	       int flags, vaddr_t unused, bus_space_handle_t *hp)
    717 {
    718 	bus_addr_t paddr;
    719 	struct schizo_pbm *pbm = t->cookie;
    720 	struct schizo_softc *sc = pbm->sp_sc;
    721 	struct schizo_range *sr;
    722 	int ss;
    723 
    724 	DPRINTF(SDB_BUSMAP, ("schizo_bus_map: type %d off %qx sz %qx flags %d",
    725 	    t->type,
    726 	    (unsigned long long)offset,
    727 	    (unsigned long long)size,
    728 	    flags));
    729 
    730 	/*
    731 	 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
    732 	 * out for now
    733 	 */
    734 	flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    735 
    736 	ss = sparc_pci_childspace(t->type);
    737 	DPRINTF(SDB_BUSMAP, (" cspace %d\n", ss));
    738 
    739 	sr = get_schizorange(pbm, ss);
    740 	if (sr != NULL) {
    741 		paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
    742 		DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
    743 				     "space %lx offset %lx paddr %qx\n",
    744 			       __func__, (long)ss, (long)offset,
    745 			       (unsigned long long)paddr));
    746 		return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
    747 			flags, 0, hp));
    748 	}
    749 	DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
    750 	return (EINVAL);
    751 }
    752 
    753 static paddr_t
    754 schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr, off_t off, int prot,
    755 	int flags)
    756 {
    757 	bus_addr_t offset = paddr;
    758 	struct schizo_pbm *pbm = t->cookie;
    759 	struct schizo_softc *sc = pbm->sp_sc;
    760 	struct schizo_range *sr;
    761 	int ss;
    762 
    763 	/*
    764 	 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
    765 	 * out for now
    766 	 */
    767 	flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    768 
    769 	ss = sparc_pci_childspace(t->type);
    770 
    771 	DPRINTF(SDB_BUSMAP, ("schizo_bus_mmap: prot %d flags %d pa %qx\n",
    772 	    prot, flags, (unsigned long long)paddr));
    773 
    774 	sr = get_schizorange(pbm, ss);
    775 	if (sr != NULL) {
    776 		paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
    777 		DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
    778 				     "space %lx offset %lx paddr %qx\n",
    779 			       __func__, (long)ss, (long)offset,
    780 			       (unsigned long long)paddr));
    781 		return (bus_space_mmap(sc->sc_bustag, paddr, off,
    782 				       prot, flags));
    783 	}
    784 	DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
    785 	return (-1);
    786 }
    787 
    788 /*
    789  * Set the IGN for this schizo into the handle.
    790  */
    791 int
    792 schizo_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    793 {
    794 	struct schizo_pbm *pbm = pa->pa_pc->cookie;
    795 	struct schizo_softc *sc = pbm->sp_sc;
    796 
    797 	DPRINTF(SDB_INTMAP, ("IGN %x", *ihp));
    798 	*ihp |= sc->sc_ign;
    799 	DPRINTF(SDB_INTMAP, (" adjusted to %x\n", *ihp));
    800 	return (0);
    801 }
    802 
    803 static void *
    804 schizo_intr_establish(bus_space_tag_t t, int ihandle, int level,
    805 	int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
    806 {
    807 	struct schizo_pbm *pbm = t->cookie;
    808 	struct intrhand *ih = NULL;
    809 	uint64_t mapoff, clroff;
    810 	uintptr_t intrregs;
    811 	volatile uint64_t *intrmapptr = NULL, *intrclrptr = NULL;
    812 	int ino;
    813 	long vec;
    814 
    815 	vec = INTVEC(ihandle);
    816 	ino = INTINO(vec);
    817 
    818 	ih = intrhand_alloc();
    819 
    820 	DPRINTF(SDB_INTR, ("\n%s: ihandle %x level %d fn %p arg %p\n", __func__,
    821 	    ihandle, level, handler, arg));
    822 
    823 	if (level == IPL_NONE)
    824 		level = INTLEV(vec);
    825 	if (level == IPL_NONE) {
    826 		printf(": no IPL, setting IPL 2.\n");
    827 		level = 2;
    828 	}
    829 
    830 	mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
    831 	clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
    832 
    833 	DPRINTF(SDB_INTR, ("%s: intr %x: %p mapoff %" PRIx64 " clroff %"
    834 	    PRIx64 "\n", __func__, ino, intrlev[ino], mapoff, clroff));
    835 
    836 	ih->ih_ivec = ihandle;
    837 
    838 	intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
    839 	intrmapptr = (uint64_t *)(uintptr_t)(intrregs + mapoff);
    840 	intrclrptr = (uint64_t *)(uintptr_t)(intrregs + clroff);
    841 
    842 	if (INTIGN(vec) == 0)
    843 		ino |= schizo_pbm_readintr(pbm, mapoff) & INTMAP_IGN;
    844 	else
    845 		ino |= vec & INTMAP_IGN;
    846 
    847 	/* Register the map and clear intr registers */
    848 	ih->ih_map = intrmapptr;
    849 	ih->ih_clr = intrclrptr;
    850 
    851 	ih->ih_fun = handler;
    852 	ih->ih_arg = arg;
    853 	ih->ih_pil = level;
    854 	ih->ih_number = ino;
    855 	ih->ih_pending = 0;
    856 
    857 	DPRINTF(SDB_INTR, (
    858 	    "; installing handler %p arg %p with inr %x pil %u\n",
    859 	    handler, arg, ino, (u_int)ih->ih_pil));
    860 
    861 	intr_establish(ih->ih_pil, level != IPL_VM, ih);
    862 
    863 	/*
    864 	 * Enable the interrupt now we have the handler installed.
    865 	 * Read the current value as we can't change it besides the
    866 	 * valid bit so so make sure only this bit is changed.
    867 	 */
    868 	if (intrmapptr) {
    869 		u_int64_t imap;
    870 
    871 		imap = schizo_pbm_readintr(pbm, mapoff);
    872 		DPRINTF(SDB_INTR, ("; read intrmap = %016qx",
    873 			(unsigned long long)imap));
    874 		imap |= INTMAP_V;
    875 		imap |= (CPU_UPAID << INTMAP_TID_SHIFT);
    876 		DPRINTF(SDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
    877 		DPRINTF(SDB_INTR, ("; writing intrmap = %016qx\n",
    878 			(unsigned long long)imap));
    879 		schizo_pbm_writeintr(pbm, mapoff, imap);
    880 		imap = schizo_pbm_readintr(pbm, mapoff);
    881 		DPRINTF(SDB_INTR, ("; reread intrmap = %016qx",
    882 			(unsigned long long)imap));
    883 		ih->ih_number |= imap & INTMAP_INR;
    884 	}
    885  	if (intrclrptr) {
    886  		/* set state to IDLE */
    887 		schizo_pbm_writeintr(pbm, clroff, 0);
    888  	}
    889 
    890 	return (ih);
    891 }
    892 
    893 static void *
    894 schizo_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
    895 	int (*func)(void *), void *arg)
    896 {
    897 	void *cookie;
    898 	struct schizo_pbm *pbm = (struct schizo_pbm *)pc->cookie;
    899 
    900 	DPRINTF(SDB_INTR, ("%s: ih %lx; level %d", __func__, (u_long)ih, level));
    901 	cookie = bus_intr_establish(pbm->sp_memt, ih, level, func, arg);
    902 
    903 	DPRINTF(SDB_INTR, ("; returning handle %p\n", cookie));
    904 	return (cookie);
    905 }
    906 
    907 #ifdef DEBUG
    908 void
    909 schizo_print_regs(int unit, int what)
    910 {
    911 	device_t dev;
    912 	struct schizo_softc *sc;
    913 	struct schizo_pbm *pbm;
    914 	const struct schizo_regname *r;
    915 	int i;
    916 	u_int64_t reg;
    917 
    918 	dev = device_find_by_driver_unit("schizo", unit);
    919 	if (dev == NULL) {
    920 		printf("Can't find device schizo%d\n", unit);
    921 		return;
    922 	}
    923 
    924 	if (!what) {
    925 		printf("0x01: Safari registers\n");
    926 		printf("0x02: PCI registers\n");
    927 		printf("0x04: Scratch pad registers (Tomatillo only)\n");
    928 		printf("0x08: IOMMU registers\n");
    929 		printf("0x10: Streaming cache registers (Schizo only)\n");
    930 		printf("0x20: Interrupt registers\n");
    931 		printf("0x40: I-chip registers (Tomatillo only)\n");
    932 		return;
    933 	}
    934 	sc = device_private(dev);
    935 	pbm = sc->sc_pbm;
    936 	printf("%s (leaf %c) registers:\n", device_xname(sc->sc_dev),
    937 	    pbm->sp_bus_a ? 'A' : 'B');
    938 
    939 	printf(" Safari registers:\n");
    940 	if (what & 0x01) {
    941 		for (r = schizo_regnames; r->size != 0; ++r)
    942 			for (i = 0; i <= r->n_reg; i += r->size) {
    943 				if ((!sc->sc_tomatillo &&
    944 				    !(r->type & REG_TYPE_SCHIZO)) ||
    945 				    (sc->sc_tomatillo &&
    946 				    !(r->type & REG_TYPE_TOMATILLO)))
    947 					continue;
    948 				switch (r->size) {
    949 				case 1:
    950 					reg = schizo_read_1(sc, r->offset + i);
    951 					break;
    952 				case 8:
    953 					/* fallthrough */
    954 				default:
    955 					reg = schizo_read(sc, r->offset + i);
    956 					break;
    957 				}
    958 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 " (%s",
    959 				    r->offset + i, reg, r->name);
    960 				if (r->n_reg)
    961 					printf(" %d)\n", i / r->size);
    962 				else
    963 					printf(")\n");
    964 			}
    965 	}
    966 
    967 	if (what & 0x02) {
    968 		printf(" PCI registers:\n");
    969 		for (r = schizo_pbm_regnames; r->size != 0; ++r)
    970 			for (i = 0; i <= r->n_reg; i += r->size) {
    971 				if ((!sc->sc_tomatillo &&
    972 				    !(r->type & REG_TYPE_SCHIZO)) ||
    973 				    (sc->sc_tomatillo &&
    974 				    !(r->type & REG_TYPE_TOMATILLO)))
    975 					continue;
    976 				if ((pbm->sp_bus_a &&
    977 				    !(r->type & REG_TYPE_LEAF_A)) ||
    978 				    (!pbm->sp_bus_a &&
    979 				    !(r->type & REG_TYPE_LEAF_B)))
    980 					continue;
    981 				reg = schizo_pbm_read(pbm, r->offset + i);
    982 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
    983 				    " (%s", r->offset + i, reg, r->name);
    984 				if (r->n_reg)
    985 					printf(" %d)\n", i / r->size);
    986 				else
    987 					printf(")\n");
    988 			}
    989 	}
    990 
    991 	if (what & 0x04 && sc->sc_tomatillo) {
    992 		printf(" Scratch pad registers:\n");
    993 		for (r = tomatillo_scratch_regnames; r->size != 0; ++r)
    994 			for (i = 0; i <= r->n_reg; i += r->size) {
    995 				reg = schizo_pbm_read(pbm, r->offset + i);
    996 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
    997 				    " (%s", r->offset + i, reg, r->name);
    998 				if (r->n_reg)
    999 					printf(" %d)\n", i / r->size);
   1000 				else
   1001 					printf(")\n");
   1002 			}
   1003 	}
   1004 
   1005 	if (what & 0x08) {
   1006 		printf(" IOMMU registers:\n");
   1007 		for (r = schizo_iommu_regnames; r->size != 0; ++r)
   1008 			for (i = 0; i <= r->n_reg; i += r->size) {
   1009 				if ((!sc->sc_tomatillo &&
   1010 				    !(r->type & REG_TYPE_SCHIZO)) ||
   1011 				    (sc->sc_tomatillo &&
   1012 				    !(r->type & REG_TYPE_TOMATILLO)))
   1013 					continue;
   1014 				reg = schizo_pbm_read(pbm, r->offset + i);
   1015 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
   1016 				    " (%s", r->offset + i, reg, r->name);
   1017 				if (r->n_reg)
   1018 					printf(" %d)\n", i / r->size);
   1019 				else
   1020 					printf(")\n");
   1021 			}
   1022 	}
   1023 
   1024 	if (what & 0x10 && !sc->sc_tomatillo) {
   1025 		printf(" Streaming cache registers:\n");
   1026 		for (r = schizo_stream_regnames; r->size != 0; ++r)
   1027 			for (i = 0; i <= r->n_reg; i += r->size) {
   1028 				reg = schizo_pbm_read(pbm, r->offset + i);
   1029 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
   1030 				    " (%s", r->offset + i, reg, r->name);
   1031 				if (r->n_reg)
   1032 					printf(" %d)\n", i / r->size);
   1033 				else
   1034 					printf(")\n");
   1035 			}
   1036 	}
   1037 
   1038 	if (what & 0x20) {
   1039 		printf(" Interrupt registers:\n");
   1040 		for (r = schizo_intr_regnames; r->size != 0; ++r)
   1041 			for (i = 0; i <= r->n_reg; i += r->size) {
   1042 				if ((!sc->sc_tomatillo &&
   1043 				    !(r->type & REG_TYPE_SCHIZO)) ||
   1044 				    (sc->sc_tomatillo &&
   1045 				    !(r->type & REG_TYPE_TOMATILLO)))
   1046 					continue;
   1047 				reg = schizo_pbm_readintr(pbm, r->offset + i);
   1048 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
   1049 				    " (%s", r->offset + i, reg, r->name);
   1050 				if (r->n_reg)
   1051 					printf(" %d)\n", i / r->size);
   1052 				else
   1053 					printf(")\n");
   1054 			}
   1055 	}
   1056 
   1057 	if (what & 0x40 && sc->sc_tomatillo) {
   1058 	printf(" I-chip registers:\n");
   1059 		for (r = tomatillo_ichip_regnames; r->size != 0; ++r)
   1060 			for (i = 0; i <= r->n_reg; i += r->size) {
   1061 				if ((sc->sc_tomatillo &&
   1062 				    !(r->type & REG_TYPE_TOMATILLO)))
   1063 					continue;
   1064 				reg = tomatillo_pbm_readichip(pbm,
   1065 				    r->offset + i);
   1066 				printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
   1067 				    " (%s", r->offset + i, reg, r->name);
   1068 				if (r->n_reg)
   1069 					printf(" %d)\n", i / r->size);
   1070 				else
   1071 					printf(")\n");
   1072 			}
   1073 	}
   1074 }
   1075 #endif
   1076