schizoreg.h revision 1.5.10.1       1  1.5.10.1  uebayasi /*	$NetBSD: schizoreg.h,v 1.5.10.1 2010/04/30 14:39:51 uebayasi Exp $	*/
      2       1.1       mrg /*	$OpenBSD: schizoreg.h,v 1.20 2008/07/12 13:08:04 kettenis Exp $	*/
      3       1.1       mrg 
      4       1.1       mrg /*
      5       1.1       mrg  * Copyright (c) 2002 Jason L. Wright (jason (at) thought.net)
      6       1.1       mrg  * All rights reserved.
      7       1.1       mrg  *
      8       1.1       mrg  * Redistribution and use in source and binary forms, with or without
      9       1.1       mrg  * modification, are permitted provided that the following conditions
     10       1.1       mrg  * are met:
     11       1.1       mrg  * 1. Redistributions of source code must retain the above copyright
     12       1.1       mrg  *    notice, this list of conditions and the following disclaimer.
     13       1.1       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1       mrg  *    notice, this list of conditions and the following disclaimer in the
     15       1.1       mrg  *    documentation and/or other materials provided with the distribution.
     16       1.1       mrg  *
     17       1.1       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     18       1.1       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     19       1.1       mrg  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     20       1.1       mrg  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     21       1.1       mrg  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     22       1.1       mrg  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     23       1.1       mrg  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24       1.1       mrg  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     25       1.1       mrg  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     26       1.1       mrg  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27       1.1       mrg  * POSSIBILITY OF SUCH DAMAGE.
     28       1.1       mrg  */
     29       1.4       mrg 
     30       1.4       mrg /* XXX merge with iommureg.h */
     31       1.4       mrg /* iommmu registers */
     32       1.4       mrg struct schizo_iommureg {
     33       1.4       mrg 	volatile u_int64_t	iommu_cr;	/* IOMMU control register */
     34       1.4       mrg 	volatile u_int64_t	iommu_tsb;	/* IOMMU TSB base register */
     35       1.4       mrg 	volatile u_int64_t	iommu_flush;	/* IOMMU flush register */
     36       1.4       mrg 	volatile u_int64_t	iommu_ctxflush;
     37       1.4       mrg 	volatile u_int64_t	iommu_reserved[28];
     38       1.4       mrg 	volatile u_int64_t	iommu_cache_flush;
     39       1.4       mrg 	volatile u_int64_t	iommu_cache_invalidate;
     40       1.4       mrg 	volatile u_int64_t	iommu_reserved2[30];
     41       1.4       mrg };
     42       1.4       mrg 
     43       1.1       mrg struct schizo_pbm_regs {
     44       1.1       mrg 	volatile u_int64_t	_unused1[64];		/* 0x0000 - 0x01ff */
     45       1.4       mrg 	struct schizo_iommureg	iommu;			/* 0x0200 - 0x03ff */
     46       1.1       mrg 	volatile u_int64_t	_unused2[384];
     47       1.1       mrg 	volatile u_int64_t	imap[64];
     48       1.1       mrg 	volatile u_int64_t	_unused3[64];
     49       1.1       mrg 	volatile u_int64_t	iclr[64];
     50       1.1       mrg 	volatile u_int64_t	_unused4[320];
     51       1.1       mrg 	volatile u_int64_t	ctrl;
     52       1.1       mrg 	volatile u_int64_t	__unused0;
     53       1.1       mrg 	volatile u_int64_t	afsr;
     54       1.1       mrg 	volatile u_int64_t	afar;
     55       1.1       mrg 	volatile u_int64_t	_unused5[252];
     56       1.1       mrg 	struct iommu_strbuf	strbuf;
     57       1.1       mrg 	volatile u_int64_t	strbuf_ctxflush;
     58       1.1       mrg 	volatile u_int64_t	_unused6[4012];
     59       1.1       mrg 	volatile u_int64_t	iommu_tag;
     60       1.1       mrg 	volatile u_int64_t	_unused7[15];
     61       1.1       mrg 	volatile u_int64_t	iommu_data;
     62       1.1       mrg 	volatile u_int64_t	_unused8[63];
     63       1.1       mrg 	volatile u_int64_t	istat[2];
     64       1.1       mrg 	volatile u_int64_t	_unused9[2814];
     65       1.1       mrg 	volatile u_int64_t	strbuf_ctxmatch;
     66       1.1       mrg 	volatile u_int64_t	_unused10[122879];
     67       1.1       mrg };
     68       1.1       mrg 
     69       1.1       mrg struct schizo_regs {
     70       1.1       mrg 	volatile u_int64_t	_unused0[8];
     71       1.1       mrg 	volatile u_int64_t	pcia_mem_match;
     72       1.1       mrg 	volatile u_int64_t	pcia_mem_mask;
     73       1.1       mrg 	volatile u_int64_t	pcia_io_match;
     74       1.1       mrg 	volatile u_int64_t	pcia_io_mask;
     75       1.1       mrg 	volatile u_int64_t	pcib_mem_match;
     76       1.1       mrg 	volatile u_int64_t	pcib_mem_mask;
     77       1.1       mrg 	volatile u_int64_t	pcib_io_match;
     78       1.1       mrg 	volatile u_int64_t	pcib_io_mask;
     79       1.1       mrg 	volatile u_int64_t	_unused1[8176];
     80       1.1       mrg 
     81       1.1       mrg 	volatile u_int64_t	control_status;
     82       1.1       mrg 	volatile u_int64_t	error_control;
     83       1.1       mrg 	volatile u_int64_t	interrupt_control;
     84       1.1       mrg 	volatile u_int64_t	safari_errlog;
     85       1.1       mrg 	volatile u_int64_t	eccctrl;
     86       1.1       mrg 	volatile u_int64_t	_unused3[1];
     87       1.1       mrg 	volatile u_int64_t	ue_afsr;
     88       1.1       mrg 	volatile u_int64_t	ue_afar;
     89       1.1       mrg 	volatile u_int64_t	ce_afsr;
     90       1.1       mrg 	volatile u_int64_t	ce_afar;
     91       1.1       mrg 
     92       1.1       mrg 	volatile u_int64_t	_unused4[253942];
     93       1.1       mrg 	struct schizo_pbm_regs pbm_a;
     94       1.1       mrg 	struct schizo_pbm_regs pbm_b;
     95       1.1       mrg };
     96       1.1       mrg 
     97       1.5       mrg #define	SCZ_PCIA_MEM_MATCH		0x00040
     98       1.5       mrg #define	SCZ_PCIA_MEM_MASK		0x00048
     99       1.5       mrg #define	SCZ_PCIA_IO_MATCH		0x00050
    100       1.5       mrg #define	SCZ_PCIA_IO_MASK		0x00058
    101       1.5       mrg #define	SCZ_PCIB_MEM_MATCH		0x00060
    102       1.5       mrg #define	SCZ_PCIB_MEM_MASK		0x00068
    103       1.5       mrg #define	SCZ_PCIB_IO_MATCH		0x00070
    104       1.5       mrg #define	SCZ_PCIB_IO_MASK		0x00078
    105       1.5       mrg 
    106       1.3       mrg #define	SCZ_CONTROL_STATUS		0x10000
    107       1.5       mrg # define SCZ_CONTROL_STATUS_AID_MASK	0x1f00000
    108       1.5       mrg # define SCZ_CONTROL_STATUS_AID_SHIFT	20
    109       1.3       mrg #define	SCZ_SAFARI_INTCTRL		0x10010
    110       1.3       mrg #define	SCZ_SAFARI_ERRLOG		0x10018
    111       1.3       mrg #define	SCZ_ECCCTRL			0x10020
    112       1.3       mrg #define	SCZ_UE_AFSR			0x10030
    113       1.3       mrg #define	SCZ_UE_AFAR			0x10038
    114       1.3       mrg #define	SCZ_CE_AFSR			0x10040
    115       1.3       mrg #define	SCZ_CE_AFAR			0x10048
    116       1.1       mrg 
    117       1.1       mrg /* These are relative to the PBM */
    118       1.1       mrg #define	SCZ_PCI_IOMMU_CTRL		0x00200
    119       1.1       mrg #define	SCZ_PCI_IOMMU_TSBBASE		0x00208
    120       1.1       mrg #define	SCZ_PCI_IOMMU_FLUSH		0x00210
    121       1.1       mrg #define	SCZ_PCI_IOMMU_CTXFLUSH		0x00218
    122       1.1       mrg #define	TOM_PCI_IOMMU_TFAR		0x00220
    123       1.1       mrg #define	SCZ_PCI_IMAP_BASE		0x01000
    124       1.1       mrg #define	SCZ_PCI_ICLR_BASE		0x01400
    125       1.1       mrg #define	SCZ_PCI_INTR_RETRY		0x01a00	/* interrupt retry */
    126       1.1       mrg #define	SCZ_PCI_DMA_FLUSH		0x01a08	/* pci consistent dma flush */
    127       1.1       mrg #define	SCZ_PCI_CTRL			0x02000
    128       1.1       mrg #define	SCZ_PCI_AFSR			0x02010
    129       1.1       mrg #define	SCZ_PCI_AFAR			0x02018
    130       1.1       mrg #define	SCZ_PCI_DIAG			0x02020
    131       1.1       mrg #define	SCZ_PCI_ESTAR			0x02028
    132       1.1       mrg #define	SCZ_PCI_STRBUF_CTRL		0x02800
    133       1.1       mrg #define	SCZ_PCI_STRBUF_FLUSH		0x02808
    134       1.1       mrg #define	SCZ_PCI_STRBUF_FSYNC		0x02810
    135       1.1       mrg #define	SCZ_PCI_STRBUF_CTXFLUSH		0x02818
    136       1.1       mrg #define	SCZ_PCI_IOMMU_TAG		0x0a580
    137       1.1       mrg #define	SCZ_PCI_IOMMU_DATA		0x0a600
    138       1.1       mrg #define	SCZ_PCI_STRBUF_CTXMATCH		0x10000
    139       1.1       mrg 
    140       1.1       mrg #define	SCZ_ECCCTRL_EE_INTEN		0x8000000000000000UL
    141       1.1       mrg #define	SCZ_ECCCTRL_UE_INTEN		0x4000000000000000UL
    142       1.1       mrg #define	SCZ_ECCCTRL_CE_INTEN		0x2000000000000000UL
    143       1.1       mrg 
    144       1.1       mrg #define	SCZ_UEAFSR_PPIO			0x8000000000000000UL
    145       1.1       mrg #define	SCZ_UEAFSR_PDRD			0x4000000000000000UL
    146       1.1       mrg #define	SCZ_UEAFSR_PDWR			0x2000000000000000UL
    147       1.1       mrg #define	SCZ_UEAFSR_SPIO			0x1000000000000000UL
    148       1.1       mrg #define	SCZ_UEAFSR_SDMA			0x0800000000000000UL
    149       1.1       mrg #define	SCZ_UEAFSR_ERRPNDG		0x0300000000000000UL
    150       1.1       mrg #define	SCZ_UEAFSR_BMSK			0x000003ff00000000UL
    151       1.1       mrg #define	SCZ_UEAFSR_QOFF			0x00000000c0000000UL
    152       1.1       mrg #define	SCZ_UEAFSR_AID			0x000000001f000000UL
    153       1.1       mrg #define	SCZ_UEAFSR_PARTIAL		0x0000000000800000UL
    154       1.1       mrg #define	SCZ_UEAFSR_OWNEDIN		0x0000000000400000UL
    155       1.1       mrg #define	SCZ_UEAFSR_MTAGSYND		0x00000000000f0000UL
    156       1.1       mrg #define	SCZ_UEAFSR_MTAG			0x000000000000e000UL
    157       1.1       mrg #define	SCZ_UEAFSR_ECCSYND		0x00000000000001ffUL
    158       1.1       mrg 
    159       1.1       mrg #define	SCZ_UEAFAR_PIO			0x0000080000000000UL	/* 0=pio, 1=memory */
    160       1.1       mrg #define	SCZ_UEAFAR_PIO_TYPE		0x0000078000000000UL	/* pio type: */
    161       1.1       mrg #define	SCZ_UEAFAR_PIO_UPA		0x0000078000000000UL	/*  upa */
    162       1.1       mrg #define	SZC_UEAFAR_PIO_SAFARI		0x0000060000000000UL	/*  safari/upa64s */
    163       1.1       mrg #define	SCZ_UEAFAR_PIO_NLAS		0x0000058000000000UL	/*  newlink alt space */
    164       1.1       mrg #define	SCZ_UEAFAR_PIO_NLS		0x0000050000000000UL	/*  newlink space */
    165       1.1       mrg #define	SCZ_UEAFAR_PIO_NLI		0x0000040000000000UL	/*  newlink interface */
    166       1.1       mrg #define	SCZ_UEAFAR_PIO_PCIAM		0x0000030000000000UL	/*  pcia: memory */
    167       1.1       mrg #define	SCZ_UEAFAR_PIO_PCIAI		0x0000020000000000UL	/*  pcia: interface */
    168       1.1       mrg #define	SZC_UEAFAR_PIO_PCIBC		0x0000018000000000UL	/*  pcia: config / i/o */
    169       1.1       mrg #define	SZC_UEAFAR_PIO_PCIBM		0x0000010000000000UL	/*  pcib: memory */
    170       1.1       mrg #define	SZC_UEAFAR_PIO_PCIBI		0x0000000000000000UL	/*  pcib: interface */
    171       1.1       mrg #define	SCZ_UEAFAR_PIO_PCIAC		0x0000038000000000UL	/*  pcib: config / i/o */
    172       1.1       mrg #define	SCZ_UEAFAR_MEMADDR		0x000007fffffffff0UL	/* memory address */
    173       1.1       mrg 
    174       1.1       mrg #define	SCZ_CEAFSR_PPIO			0x8000000000000000UL
    175       1.1       mrg #define	SCZ_CEAFSR_PDRD			0x4000000000000000UL
    176       1.1       mrg #define	SCZ_CEAFSR_PDWR			0x2000000000000000UL
    177       1.1       mrg #define	SCZ_CEAFSR_SPIO			0x1000000000000000UL
    178       1.1       mrg #define	SCZ_CEAFSR_SDMA			0x0800000000000000UL
    179       1.1       mrg #define	SCZ_CEAFSR_ERRPNDG		0x0300000000000000UL
    180       1.1       mrg #define	SCZ_CEAFSR_BMSK			0x000003ff00000000UL
    181       1.1       mrg #define	SCZ_CEAFSR_QOFF			0x00000000c0000000UL
    182       1.1       mrg #define	SCZ_CEAFSR_AID			0x000000001f000000UL
    183       1.1       mrg #define	SCZ_CEAFSR_PARTIAL		0x0000000000800000UL
    184       1.1       mrg #define	SCZ_CEAFSR_OWNEDIN		0x0000000000400000UL
    185       1.1       mrg #define	SCZ_CEAFSR_MTAGSYND		0x00000000000f0000UL
    186       1.1       mrg #define	SCZ_CEAFSR_MTAG			0x000000000000e000UL
    187       1.1       mrg #define	SCZ_CEAFSR_ECCSYND		0x00000000000001ffUL
    188       1.1       mrg 
    189       1.1       mrg #define	SCZ_CEAFAR_PIO			0x0000080000000000UL	/* 0=pio, 1=memory */
    190       1.1       mrg #define	SCZ_CEAFAR_PIO_TYPE		0x0000078000000000UL	/* pio type: */
    191       1.1       mrg #define	SCZ_CEAFAR_PIO_UPA		0x0000078000000000UL	/*  upa */
    192       1.1       mrg #define	SZC_CEAFAR_PIO_SAFARI		0x0000060000000000UL	/*  safari/upa64s */
    193       1.1       mrg #define	SCZ_CEAFAR_PIO_NLAS		0x0000058000000000UL	/*  newlink alt space */
    194       1.1       mrg #define	SCZ_CEAFAR_PIO_NLS		0x0000050000000000UL	/*  newlink space */
    195       1.1       mrg #define	SCZ_CEAFAR_PIO_NLI		0x0000040000000000UL	/*  newlink interface */
    196       1.1       mrg #define	SCZ_CEAFAR_PIO_PCIAM		0x0000030000000000UL	/*  pcia: memory */
    197       1.1       mrg #define	SCZ_CEAFAR_PIO_PCIAI		0x0000020000000000UL	/*  pcia: interface */
    198       1.1       mrg #define	SZC_CEAFAR_PIO_PCIBC		0x0000018000000000UL	/*  pcia: config / i/o */
    199       1.1       mrg #define	SZC_CEAFAR_PIO_PCIBM		0x0000010000000000UL	/*  pcib: memory */
    200       1.1       mrg #define	SZC_CEAFAR_PIO_PCIBI		0x0000000000000000UL	/*  pcib: interface */
    201       1.1       mrg #define	SCZ_CEAFAR_PIO_PCIAC		0x0000038000000000UL	/*  pcib: config / i/o */
    202       1.1       mrg #define	SCZ_CEAFAR_MEMADDR		0x000007fffffffff0UL	/* memory address */
    203       1.1       mrg 
    204  1.5.10.1  uebayasi #define	SCZ_PCICTRL_BUS_UNUS		(1ULL << 63UL)		/* bus unusable */
    205  1.5.10.1  uebayasi #define	TOM_PCICTRL_DTO_ERR		(1ULL << 62UL)		/* pci discard timeout */
    206  1.5.10.1  uebayasi #define	TOM_PCICTRL_DTO_INT		(1ULL << 61UL)		/* discard intr en */
    207  1.5.10.1  uebayasi #define	SCZ_PCICTRL_ESLCK		(1ULL << 51UL)		/* error slot locked */
    208  1.5.10.1  uebayasi #define	SCZ_PCICTRL_ERRSLOT		(7ULL << 48UL)		/* error slot */
    209  1.5.10.1  uebayasi #define	SCZ_PCICTRL_TTO_ERR		(1ULL << 38UL)		/* pci trdy# timeout */
    210  1.5.10.1  uebayasi #define	SCZ_PCICTRL_RTRY_ERR		(1ULL << 37UL)		/* pci rtry# timeout */
    211  1.5.10.1  uebayasi #define	SCZ_PCICTRL_MMU_ERR		(1ULL << 36UL)		/* pci mmu error */
    212  1.5.10.1  uebayasi #define	SCZ_PCICTRL_SBH_ERR		(1ULL << 35UL)		/* pci strm hole */
    213  1.5.10.1  uebayasi #define	SCZ_PCICTRL_SERR		(1ULL << 34UL)		/* pci serr# sampled */
    214  1.5.10.1  uebayasi #define	SCZ_PCICTRL_PCISPD		(1ULL << 33UL)		/* speed (0=clk/2,1=clk) */
    215       1.1       mrg #define	SCZ_PCICTRL_PTO			(3UL << 24UL)		/* pci timeout interval */
    216       1.1       mrg #define	SCZ_PCICTRL_MMU_INT		(1UL << 19UL)		/* mmu intr en */
    217       1.1       mrg #define	SCZ_PCICTRL_SBH_INT		(1UL << 18UL)		/* strm byte hole intr en */
    218       1.1       mrg #define	SCZ_PCICTRL_EEN			(1UL << 17UL)		/* error intr en */
    219       1.1       mrg #define	SCZ_PCICTRL_PARK		(1UL << 16UL)		/* bus parked */
    220       1.1       mrg #define	SCZ_PCICTRL_PCIRST		(1UL <<  8UL)		/* pci reset */
    221       1.1       mrg #define	SCZ_PCICTRL_ARB			(0x3fUL << 0UL)		/* dma arb enables */
    222       1.1       mrg #define SCZ_PCICTRL_BITS "\20\277UNUS\276DTO\275DTO_INT\263ESLCK\246TTO\245RTRY\244MMU\243SBH\242SERR\241SPD\223MMU_INT\222SBH_INT\221EEN\220PARK\210PCIRST"
    223       1.1       mrg 
    224       1.1       mrg #define	SCZ_PCIAFSR_PMA			0x8000000000000000UL
    225       1.1       mrg #define	SCZ_PCIAFSR_PTA			0x4000000000000000UL
    226       1.1       mrg #define	SCZ_PCIAFSR_PRTRY		0x2000000000000000UL
    227       1.1       mrg #define	SCZ_PCIAFSR_PPERR		0x1000000000000000UL
    228       1.1       mrg #define	SCZ_PCIAFSR_PTTO		0x0800000000000000UL
    229       1.1       mrg #define	SCZ_PCIAFSR_PUNUS		0x0400000000000000UL
    230       1.1       mrg #define	SCZ_PCIAFSR_SMA			0x0200000000000000UL
    231       1.1       mrg #define	SCZ_PCIAFSR_STA			0x0100000000000000UL
    232       1.1       mrg #define	SCZ_PCIAFSR_SRTRY		0x0080000000000000UL
    233       1.1       mrg #define	SCZ_PCIAFSR_SPERR		0x0040000000000000UL
    234       1.1       mrg #define	SCZ_PCIAFSR_STTO		0x0020000000000000UL
    235       1.1       mrg #define	SCZ_PCIAFSR_SUNUS		0x0010000000000000UL
    236       1.1       mrg #define	SCZ_PCIAFSR_BMSK		0x000003ff00000000UL
    237       1.1       mrg #define	SCZ_PCIAFSR_BLK			0x0000000080000000UL
    238       1.1       mrg #define	SCZ_PCIAFSR_CFG			0x0000000040000000UL
    239       1.1       mrg #define	SCZ_PCIAFSR_MEM			0x0000000020000000UL
    240       1.1       mrg #define	SCZ_PCIAFSR_IO			0x0000000010000000UL
    241       1.1       mrg 
    242       1.1       mrg #define SCZ_PCIAFSR_BITS "\20\277PMA\276PTA\275PRTRY\274PPERR\273PTTO\272PUNUS\271SMA\270STA\267SRTRY\266SPERR\265STTO\264SUNUS\237BLK\236CFG\235MEM\234IO"
    243       1.1       mrg 
    244       1.1       mrg #define	SCZ_PCIDIAG_D_BADECC		(1UL << 10UL)	/* disable bad ecc */
    245       1.1       mrg #define	SCZ_PCIDIAG_D_BYPASS		(1UL <<  9UL)	/* disable mmu bypass */
    246       1.1       mrg #define	SCZ_PCIDIAG_D_TTO		(1UL <<  8UL)	/* disable trdy# timeout */
    247       1.1       mrg #define	SCZ_PCIDIAG_D_RTRYARB		(1UL <<  7UL)	/* disable retry arb */
    248       1.1       mrg #define	SCZ_PCIDIAG_D_RETRY		(1UL <<  6UL)	/* disable retry lim */
    249       1.1       mrg #define	SCZ_PCIDIAG_D_INTSYNC		(1UL <<  5UL)	/* disable write sync */
    250       1.1       mrg #define	SCZ_PCIDIAG_I_DMADPAR		(1UL <<  3UL)	/* invert dma parity */
    251       1.1       mrg #define	SCZ_PCIDIAG_I_PIODPAR		(1UL <<  2UL)	/* invert pio data parity */
    252       1.1       mrg #define	SCZ_PCIDIAG_I_PIOAPAR		(1UL <<  1UL)	/* invert pio addr parity */
    253       1.1       mrg 
    254       1.1       mrg #define	TOM_IOMMU_ERR			(1UL << 24)
    255       1.1       mrg #define	TOM_IOMMU_ERR_MASK		(3UL << 25)
    256       1.1       mrg #define	TOM_IOMMU_PROT_ERR		(0UL << 25)
    257       1.1       mrg #define	TOM_IOMMU_INV_ERR		(1UL << 25)
    258       1.1       mrg #define	TOM_IOMMU_TO_ERR		(2UL << 25)
    259       1.1       mrg #define	TOM_IOMMU_ECC_ERR		(3UL << 25)
    260       1.1       mrg #define	TOM_IOMMU_ILLTSBTBW_ERR		(1UL << 27)
    261       1.1       mrg #define	TOM_IOMMU_BADVA_ERR		(1UL << 28)
    262       1.1       mrg 
    263       1.1       mrg #define	SCZ_PBM_A_REGS			(0x600000UL - 0x400000UL)
    264       1.1       mrg #define	SCZ_PBM_B_REGS			(0x700000UL - 0x400000UL)
    265       1.1       mrg 
    266       1.1       mrg #define	SCZ_UE_INO			0x30	/* uncorrectable error */
    267       1.1       mrg #define	SCZ_CE_INO			0x31	/* correctable ecc error */
    268       1.1       mrg #define	SCZ_PCIERR_A_INO		0x32	/* PCI A bus error */
    269       1.1       mrg #define	SCZ_PCIERR_B_INO		0x33	/* PCI B bus error */
    270       1.1       mrg #define	SCZ_SERR_INO			0x34	/* safari interface error */
    271       1.1       mrg 
    272       1.1       mrg struct schizo_range {
    273       1.1       mrg 	u_int32_t	cspace;
    274       1.1       mrg 	u_int32_t	child_hi;
    275       1.1       mrg 	u_int32_t	child_lo;
    276       1.1       mrg 	u_int32_t	phys_hi;
    277       1.1       mrg 	u_int32_t	phys_lo;
    278       1.1       mrg 	u_int32_t	size_hi;
    279       1.1       mrg 	u_int32_t	size_lo;
    280       1.1       mrg };
    281