zs.c revision 1.23 1 1.23 pk /* $NetBSD: zs.c,v 1.23 2000/07/09 20:57:51 pk Exp $ */
2 1.1 eeh
3 1.1 eeh /*-
4 1.1 eeh * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 eeh * All rights reserved.
6 1.1 eeh *
7 1.1 eeh * This code is derived from software contributed to The NetBSD Foundation
8 1.1 eeh * by Gordon W. Ross.
9 1.1 eeh *
10 1.1 eeh * Redistribution and use in source and binary forms, with or without
11 1.1 eeh * modification, are permitted provided that the following conditions
12 1.1 eeh * are met:
13 1.1 eeh * 1. Redistributions of source code must retain the above copyright
14 1.1 eeh * notice, this list of conditions and the following disclaimer.
15 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 eeh * notice, this list of conditions and the following disclaimer in the
17 1.1 eeh * documentation and/or other materials provided with the distribution.
18 1.1 eeh * 3. All advertising materials mentioning features or use of this software
19 1.1 eeh * must display the following acknowledgement:
20 1.1 eeh * This product includes software developed by the NetBSD
21 1.1 eeh * Foundation, Inc. and its contributors.
22 1.1 eeh * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 eeh * contributors may be used to endorse or promote products derived
24 1.1 eeh * from this software without specific prior written permission.
25 1.1 eeh *
26 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 eeh * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 eeh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 eeh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 eeh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 eeh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 eeh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 eeh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 eeh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 eeh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 eeh * POSSIBILITY OF SUCH DAMAGE.
37 1.1 eeh */
38 1.1 eeh
39 1.1 eeh /*
40 1.1 eeh * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.1 eeh *
42 1.1 eeh * Runs two serial lines per chip using slave drivers.
43 1.1 eeh * Plain tty/async lines use the zs_async slave.
44 1.1 eeh * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
45 1.1 eeh */
46 1.2 jonathan
47 1.2 jonathan #include "opt_ddb.h"
48 1.1 eeh
49 1.1 eeh #include <sys/param.h>
50 1.1 eeh #include <sys/systm.h>
51 1.1 eeh #include <sys/conf.h>
52 1.1 eeh #include <sys/device.h>
53 1.1 eeh #include <sys/file.h>
54 1.1 eeh #include <sys/ioctl.h>
55 1.1 eeh #include <sys/kernel.h>
56 1.1 eeh #include <sys/proc.h>
57 1.1 eeh #include <sys/tty.h>
58 1.1 eeh #include <sys/time.h>
59 1.1 eeh #include <sys/syslog.h>
60 1.1 eeh
61 1.1 eeh #include <machine/autoconf.h>
62 1.1 eeh #include <machine/openfirm.h>
63 1.1 eeh #include <machine/bsd_openprom.h>
64 1.1 eeh #include <machine/conf.h>
65 1.1 eeh #include <machine/cpu.h>
66 1.1 eeh #include <machine/eeprom.h>
67 1.1 eeh #include <machine/psl.h>
68 1.1 eeh #include <machine/z8530var.h>
69 1.1 eeh
70 1.1 eeh #include <dev/cons.h>
71 1.1 eeh #include <dev/ic/z8530reg.h>
72 1.16 mrg #include <ddb/db_output.h>
73 1.1 eeh
74 1.1 eeh #include <sparc64/dev/cons.h>
75 1.1 eeh
76 1.1 eeh #include "kbd.h" /* NKBD */
77 1.1 eeh #include "zs.h" /* NZS */
78 1.1 eeh
79 1.1 eeh /* Make life easier for the initialized arrays here. */
80 1.1 eeh #if NZS < 3
81 1.1 eeh #undef NZS
82 1.1 eeh #define NZS 3
83 1.1 eeh #endif
84 1.1 eeh
85 1.1 eeh /*
86 1.1 eeh * Some warts needed by z8530tty.c -
87 1.1 eeh * The default parity REALLY needs to be the same as the PROM uses,
88 1.1 eeh * or you can not see messages done with printf during boot-up...
89 1.1 eeh */
90 1.1 eeh int zs_def_cflag = (CREAD | CS8 | HUPCL);
91 1.1 eeh int zs_major = 12;
92 1.1 eeh
93 1.1 eeh /*
94 1.1 eeh * The Sun provides a 4.9152 MHz clock to the ZS chips.
95 1.1 eeh */
96 1.1 eeh #define PCLK (9600 * 512) /* PCLK pin input clock rate */
97 1.1 eeh
98 1.10 eeh #define ZS_DELAY()
99 1.1 eeh
100 1.1 eeh /* The layout of this is hardware-dependent (padding, order). */
101 1.1 eeh struct zschan {
102 1.1 eeh volatile u_char zc_csr; /* ctrl,status, and indirect access */
103 1.1 eeh u_char zc_xxx0;
104 1.1 eeh volatile u_char zc_data; /* data */
105 1.1 eeh u_char zc_xxx1;
106 1.1 eeh };
107 1.1 eeh struct zsdevice {
108 1.1 eeh /* Yes, they are backwards. */
109 1.1 eeh struct zschan zs_chan_b;
110 1.1 eeh struct zschan zs_chan_a;
111 1.1 eeh };
112 1.1 eeh
113 1.20 eeh /* ZS channel used as the console device (if any) */
114 1.20 eeh void *zs_conschan_get, *zs_conschan_put;
115 1.20 eeh
116 1.1 eeh /* Saved PROM mappings */
117 1.1 eeh static struct zsdevice *zsaddr[NZS];
118 1.1 eeh
119 1.1 eeh static u_char zs_init_reg[16] = {
120 1.1 eeh 0, /* 0: CMD (reset, etc.) */
121 1.1 eeh 0, /* 1: No interrupts yet. */
122 1.1 eeh 0, /* 2: IVECT */
123 1.1 eeh ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
124 1.1 eeh ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
125 1.1 eeh ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
126 1.1 eeh 0, /* 6: TXSYNC/SYNCLO */
127 1.1 eeh 0, /* 7: RXSYNC/SYNCHI */
128 1.1 eeh 0, /* 8: alias for data port */
129 1.1 eeh ZSWR9_MASTER_IE | ZSWR9_NO_VECTOR,
130 1.1 eeh 0, /*10: Misc. TX/RX control bits */
131 1.1 eeh ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
132 1.7 mycroft ((PCLK/32)/9600)-2, /*12: BAUDLO (default=9600) */
133 1.7 mycroft 0, /*13: BAUDHI (default=9600) */
134 1.1 eeh ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
135 1.6 mycroft ZSWR15_BREAK_IE,
136 1.1 eeh };
137 1.1 eeh
138 1.20 eeh /* Console ops */
139 1.20 eeh static int zscngetc __P((dev_t));
140 1.20 eeh static void zscnputc __P((dev_t, int));
141 1.20 eeh static void zscnpollc __P((dev_t, int));
142 1.20 eeh
143 1.20 eeh struct consdev zs_consdev = {
144 1.20 eeh NULL,
145 1.20 eeh NULL,
146 1.20 eeh zscngetc,
147 1.20 eeh zscnputc,
148 1.20 eeh zscnpollc,
149 1.20 eeh NULL,
150 1.20 eeh };
151 1.1 eeh
152 1.1 eeh
153 1.1 eeh /****************************************************************
154 1.1 eeh * Autoconfig
155 1.1 eeh ****************************************************************/
156 1.1 eeh
157 1.1 eeh /* Definition of the driver for autoconfig. */
158 1.1 eeh static int zs_match_mainbus __P((struct device *, struct cfdata *, void *));
159 1.1 eeh static void zs_attach_mainbus __P((struct device *, struct device *, void *));
160 1.1 eeh
161 1.20 eeh static void zs_attach __P((struct zsc_softc *, struct zsdevice *, int));
162 1.1 eeh static int zs_print __P((void *, const char *name));
163 1.1 eeh
164 1.20 eeh /* Do we really need this ? */
165 1.1 eeh struct cfattach zs_ca = {
166 1.20 eeh sizeof(struct zsc_softc), zs_match_mainbus, zs_attach_mainbus
167 1.1 eeh };
168 1.1 eeh
169 1.1 eeh struct cfattach zs_mainbus_ca = {
170 1.1 eeh sizeof(struct zsc_softc), zs_match_mainbus, zs_attach_mainbus
171 1.1 eeh };
172 1.1 eeh
173 1.1 eeh extern struct cfdriver zs_cd;
174 1.12 eeh extern int stdinnode;
175 1.12 eeh extern int fbnode;
176 1.1 eeh
177 1.1 eeh /* Interrupt handlers. */
178 1.1 eeh static int zshard __P((void *));
179 1.1 eeh static int zssoft __P((void *));
180 1.19 mrg static struct intrhand levelsoft = { zssoft, 0, IPL_SOFTSERIAL };
181 1.1 eeh
182 1.1 eeh static int zs_get_speed __P((struct zs_chanstate *));
183 1.1 eeh
184 1.20 eeh /* Console device support */
185 1.20 eeh static int zs_console_flags __P((int, int, int));
186 1.20 eeh
187 1.20 eeh /* Power management hooks */
188 1.20 eeh int zs_enable __P((struct zs_chanstate *));
189 1.20 eeh void zs_disable __P((struct zs_chanstate *));
190 1.1 eeh
191 1.1 eeh /*
192 1.1 eeh * Is the zs chip present?
193 1.1 eeh */
194 1.1 eeh static int
195 1.1 eeh zs_match_mainbus(parent, cf, aux)
196 1.1 eeh struct device *parent;
197 1.1 eeh struct cfdata *cf;
198 1.1 eeh void *aux;
199 1.1 eeh {
200 1.1 eeh struct sbus_attach_args *sa = aux;
201 1.1 eeh
202 1.1 eeh if (strcmp(cf->cf_driver->cd_name, sa->sa_name) != 0)
203 1.1 eeh return (0);
204 1.1 eeh
205 1.20 eeh return (1);
206 1.1 eeh }
207 1.1 eeh
208 1.1 eeh static void
209 1.1 eeh zs_attach_mainbus(parent, self, aux)
210 1.1 eeh struct device *parent;
211 1.1 eeh struct device *self;
212 1.1 eeh void *aux;
213 1.1 eeh {
214 1.1 eeh struct zsc_softc *zsc = (void *) self;
215 1.1 eeh struct sbus_attach_args *sa = aux;
216 1.1 eeh int zs_unit = zsc->zsc_dev.dv_unit;
217 1.1 eeh
218 1.20 eeh if (sa->sa_nintr == 0) {
219 1.20 eeh printf(" no interrupt lines\n");
220 1.20 eeh return;
221 1.20 eeh }
222 1.1 eeh
223 1.1 eeh /* Use the mapping setup by the Sun PROM. */
224 1.10 eeh if (zsaddr[zs_unit] == NULL) {
225 1.20 eeh /* Only map registers once. */
226 1.10 eeh if (sa->sa_npromvaddrs) {
227 1.10 eeh /*
228 1.10 eeh * We're converting from a 32-bit pointer to a 64-bit
229 1.10 eeh * pointer. Since the 32-bit entity is negative, but
230 1.10 eeh * the kernel is still mapped into the lower 4GB
231 1.10 eeh * range, this needs to be zero-extended.
232 1.10 eeh *
233 1.10 eeh * XXXXX If we map the kernel and devices into the
234 1.10 eeh * high 4GB range, this needs to be changed to
235 1.10 eeh * sign-extend the address.
236 1.10 eeh */
237 1.10 eeh zsaddr[zs_unit] =
238 1.10 eeh (struct zsdevice *)
239 1.20 eeh (uintptr_t)sa->sa_promvaddrs[0];
240 1.10 eeh } else {
241 1.10 eeh bus_space_handle_t kvaddr;
242 1.10 eeh
243 1.10 eeh if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
244 1.10 eeh sa->sa_offset,
245 1.10 eeh sa->sa_size,
246 1.10 eeh BUS_SPACE_MAP_LINEAR,
247 1.10 eeh 0, &kvaddr) != 0) {
248 1.10 eeh printf("%s @ sbus: cannot map registers\n",
249 1.10 eeh self->dv_xname);
250 1.10 eeh return;
251 1.10 eeh }
252 1.11 eeh zsaddr[zs_unit] = (struct zsdevice *)
253 1.20 eeh (uintptr_t)kvaddr;
254 1.10 eeh }
255 1.10 eeh }
256 1.20 eeh zsc->zsc_bustag = sa->sa_bustag;
257 1.20 eeh zsc->zsc_dmatag = sa->sa_dmatag;
258 1.20 eeh zsc->zsc_promunit = getpropint(sa->sa_node, "slave", -2);
259 1.20 eeh zsc->zsc_node = sa->sa_node;
260 1.20 eeh zs_attach(zsc, zsaddr[zs_unit], sa->sa_pri);
261 1.1 eeh }
262 1.1 eeh
263 1.1 eeh /*
264 1.1 eeh * Attach a found zs.
265 1.1 eeh *
266 1.1 eeh * USE ROM PROPERTIES port-a-ignore-cd AND port-b-ignore-cd FOR
267 1.1 eeh * SOFT CARRIER, AND keyboard PROPERTY FOR KEYBOARD/MOUSE?
268 1.1 eeh */
269 1.1 eeh static void
270 1.20 eeh zs_attach(zsc, zsd, pri)
271 1.1 eeh struct zsc_softc *zsc;
272 1.20 eeh struct zsdevice *zsd;
273 1.1 eeh int pri;
274 1.1 eeh {
275 1.1 eeh struct zsc_attach_args zsc_args;
276 1.1 eeh struct zs_chanstate *cs;
277 1.20 eeh int s, channel;
278 1.20 eeh static int didintr, prevpri;
279 1.20 eeh
280 1.20 eeh if (zsd == NULL) {
281 1.20 eeh printf("configuration incomplete\n");
282 1.20 eeh return;
283 1.20 eeh }
284 1.1 eeh
285 1.1 eeh printf(" softpri %d\n", PIL_TTY);
286 1.1 eeh
287 1.1 eeh /*
288 1.1 eeh * Initialize software state for each channel.
289 1.1 eeh */
290 1.1 eeh for (channel = 0; channel < 2; channel++) {
291 1.20 eeh struct zschan *zc;
292 1.20 eeh
293 1.1 eeh zsc_args.channel = channel;
294 1.1 eeh cs = &zsc->zsc_cs_store[channel];
295 1.1 eeh zsc->zsc_cs[channel] = cs;
296 1.1 eeh
297 1.1 eeh cs->cs_channel = channel;
298 1.1 eeh cs->cs_private = NULL;
299 1.1 eeh cs->cs_ops = &zsops_null;
300 1.1 eeh cs->cs_brg_clk = PCLK / 16;
301 1.1 eeh
302 1.20 eeh zc = (channel == 0) ? &zsd->zs_chan_a : &zsd->zs_chan_b;
303 1.20 eeh
304 1.20 eeh zsc_args.hwflags = zs_console_flags(zsc->zsc_promunit,
305 1.20 eeh zsc->zsc_node,
306 1.20 eeh channel);
307 1.20 eeh
308 1.20 eeh if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
309 1.20 eeh zsc_args.hwflags |= ZS_HWFLAG_USE_CONSDEV;
310 1.20 eeh zsc_args.consdev = &zs_consdev;
311 1.11 eeh }
312 1.20 eeh
313 1.20 eeh if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_INPUT) != 0) {
314 1.20 eeh zs_conschan_get = zc;
315 1.20 eeh }
316 1.20 eeh if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_OUTPUT) != 0) {
317 1.20 eeh zs_conschan_put = zc;
318 1.20 eeh }
319 1.20 eeh /* Childs need to set cn_dev, etc */
320 1.20 eeh
321 1.1 eeh cs->cs_reg_csr = &zc->zc_csr;
322 1.1 eeh cs->cs_reg_data = &zc->zc_data;
323 1.1 eeh
324 1.1 eeh bcopy(zs_init_reg, cs->cs_creg, 16);
325 1.1 eeh bcopy(zs_init_reg, cs->cs_preg, 16);
326 1.1 eeh
327 1.20 eeh /* XXX: Consult PROM properties for this?! */
328 1.20 eeh cs->cs_defspeed = zs_get_speed(cs);
329 1.1 eeh cs->cs_defcflag = zs_def_cflag;
330 1.1 eeh
331 1.1 eeh /* Make these correspond to cs_defcflag (-crtscts) */
332 1.1 eeh cs->cs_rr0_dcd = ZSRR0_DCD;
333 1.1 eeh cs->cs_rr0_cts = 0;
334 1.1 eeh cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
335 1.1 eeh cs->cs_wr5_rts = 0;
336 1.1 eeh
337 1.1 eeh /*
338 1.1 eeh * Clear the master interrupt enable.
339 1.1 eeh * The INTENA is common to both channels,
340 1.1 eeh * so just do it on the A channel.
341 1.1 eeh */
342 1.1 eeh if (channel == 0) {
343 1.1 eeh zs_write_reg(cs, 9, 0);
344 1.1 eeh }
345 1.1 eeh
346 1.1 eeh /*
347 1.1 eeh * Look for a child driver for this channel.
348 1.1 eeh * The child attach will setup the hardware.
349 1.1 eeh */
350 1.1 eeh if (!config_found(&zsc->zsc_dev, (void *)&zsc_args, zs_print)) {
351 1.1 eeh /* No sub-driver. Just reset it. */
352 1.1 eeh u_char reset = (channel == 0) ?
353 1.1 eeh ZSWR9_A_RESET : ZSWR9_B_RESET;
354 1.1 eeh s = splzs();
355 1.1 eeh zs_write_reg(cs, 9, reset);
356 1.1 eeh splx(s);
357 1.1 eeh }
358 1.1 eeh }
359 1.1 eeh
360 1.1 eeh /*
361 1.1 eeh * Now safe to install interrupt handlers. Note the arguments
362 1.1 eeh * to the interrupt handlers aren't used. Note, we only do this
363 1.1 eeh * once since both SCCs interrupt at the same level and vector.
364 1.1 eeh */
365 1.1 eeh if (!didintr) {
366 1.1 eeh didintr = 1;
367 1.1 eeh prevpri = pri;
368 1.23 pk bus_intr_establish(zsc->zsc_bustag, pri, IPL_SERIAL, 0,
369 1.23 pk zshard, NULL);
370 1.23 pk intr_establish(PIL_TTY, &levelsoft); /*XXX*/
371 1.1 eeh } else if (pri != prevpri)
372 1.1 eeh panic("broken zs interrupt scheme");
373 1.1 eeh
374 1.21 cgd evcnt_attach_dynamic(&zsc->zsc_intrcnt, EVCNT_TYPE_INTR, NULL,
375 1.21 cgd zsc->zsc_dev.dv_xname, "intr");
376 1.1 eeh
377 1.1 eeh /*
378 1.1 eeh * Set the master interrupt enable and interrupt vector.
379 1.1 eeh * (common to both channels, do it on A)
380 1.1 eeh */
381 1.1 eeh cs = zsc->zsc_cs[0];
382 1.1 eeh s = splhigh();
383 1.1 eeh /* interrupt vector */
384 1.1 eeh zs_write_reg(cs, 2, zs_init_reg[2]);
385 1.1 eeh /* master interrupt control (enable) */
386 1.1 eeh zs_write_reg(cs, 9, zs_init_reg[9]);
387 1.1 eeh splx(s);
388 1.1 eeh
389 1.1 eeh #if 0
390 1.1 eeh /*
391 1.1 eeh * XXX: L1A hack - We would like to be able to break into
392 1.1 eeh * the debugger during the rest of autoconfiguration, so
393 1.1 eeh * lower interrupts just enough to let zs interrupts in.
394 1.1 eeh * This is done after both zs devices are attached.
395 1.1 eeh */
396 1.20 eeh if (zsc->zsc_promunit == 1) {
397 1.1 eeh printf("zs1: enabling zs interrupts\n");
398 1.1 eeh (void)splfd(); /* XXX: splzs - 1 */
399 1.1 eeh }
400 1.1 eeh #endif
401 1.1 eeh }
402 1.1 eeh
403 1.1 eeh static int
404 1.1 eeh zs_print(aux, name)
405 1.1 eeh void *aux;
406 1.1 eeh const char *name;
407 1.1 eeh {
408 1.1 eeh struct zsc_attach_args *args = aux;
409 1.1 eeh
410 1.1 eeh if (name != NULL)
411 1.1 eeh printf("%s: ", name);
412 1.1 eeh
413 1.1 eeh if (args->channel != -1)
414 1.1 eeh printf(" channel %d", args->channel);
415 1.1 eeh
416 1.1 eeh return (UNCONF);
417 1.1 eeh }
418 1.1 eeh
419 1.1 eeh static volatile int zssoftpending;
420 1.1 eeh
421 1.1 eeh /*
422 1.1 eeh * Our ZS chips all share a common, autovectored interrupt,
423 1.1 eeh * so we have to look at all of them on each interrupt.
424 1.1 eeh */
425 1.1 eeh static int
426 1.1 eeh zshard(arg)
427 1.1 eeh void *arg;
428 1.1 eeh {
429 1.20 eeh struct zsc_softc *zsc;
430 1.20 eeh int unit, rr3, rval, softreq;
431 1.1 eeh
432 1.1 eeh rval = softreq = 0;
433 1.1 eeh for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
434 1.20 eeh struct zs_chanstate *cs;
435 1.20 eeh
436 1.1 eeh zsc = zs_cd.cd_devs[unit];
437 1.1 eeh if (zsc == NULL)
438 1.1 eeh continue;
439 1.1 eeh rr3 = zsc_intr_hard(zsc);
440 1.1 eeh /* Count up the interrupts. */
441 1.1 eeh if (rr3) {
442 1.1 eeh rval |= rr3;
443 1.1 eeh zsc->zsc_intrcnt.ev_count++;
444 1.1 eeh }
445 1.20 eeh if ((cs = zsc->zsc_cs[0]) != NULL)
446 1.20 eeh softreq |= zsc->zsc_cs[0]->cs_softreq;
447 1.20 eeh if ((cs = zsc->zsc_cs[1]) != NULL)
448 1.20 eeh softreq |= zsc->zsc_cs[1]->cs_softreq;
449 1.1 eeh }
450 1.1 eeh
451 1.1 eeh /* We are at splzs here, so no need to lock. */
452 1.1 eeh if (softreq && (zssoftpending == 0)) {
453 1.15 eeh zssoftpending = PIL_TTY;
454 1.15 eeh send_softint(-1, PIL_TTY, &levelsoft);
455 1.1 eeh }
456 1.1 eeh return (rval);
457 1.1 eeh }
458 1.1 eeh
459 1.1 eeh /*
460 1.1 eeh * Similar scheme as for zshard (look at all of them)
461 1.1 eeh */
462 1.1 eeh static int
463 1.1 eeh zssoft(arg)
464 1.1 eeh void *arg;
465 1.1 eeh {
466 1.20 eeh struct zsc_softc *zsc;
467 1.20 eeh int s, unit;
468 1.1 eeh
469 1.1 eeh /* This is not the only ISR on this IPL. */
470 1.1 eeh if (zssoftpending == 0)
471 1.1 eeh return (0);
472 1.1 eeh zssoftpending = 0;
473 1.1 eeh
474 1.1 eeh /* Make sure we call the tty layer at spltty. */
475 1.1 eeh s = spltty();
476 1.1 eeh for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
477 1.1 eeh zsc = zs_cd.cd_devs[unit];
478 1.1 eeh if (zsc == NULL)
479 1.1 eeh continue;
480 1.1 eeh (void)zsc_intr_soft(zsc);
481 1.13 eeh #ifdef TTY_DEBUG
482 1.13 eeh {
483 1.13 eeh struct zstty_softc *zst0 = zsc->zsc_cs[0]->cs_private;
484 1.13 eeh struct zstty_softc *zst1 = zsc->zsc_cs[1]->cs_private;
485 1.13 eeh if (zst0->zst_overflows || zst1->zst_overflows ) {
486 1.13 eeh struct trapframe *frame = (struct trapframe *)arg;
487 1.13 eeh
488 1.13 eeh printf("zs silo overflow from %p\n",
489 1.13 eeh (long)frame->tf_pc);
490 1.13 eeh }
491 1.13 eeh }
492 1.13 eeh #endif
493 1.1 eeh }
494 1.1 eeh splx(s);
495 1.1 eeh return (1);
496 1.1 eeh }
497 1.1 eeh
498 1.1 eeh
499 1.1 eeh /*
500 1.1 eeh * Compute the current baud rate given a ZS channel.
501 1.1 eeh */
502 1.1 eeh static int
503 1.1 eeh zs_get_speed(cs)
504 1.1 eeh struct zs_chanstate *cs;
505 1.1 eeh {
506 1.1 eeh int tconst;
507 1.1 eeh
508 1.1 eeh tconst = zs_read_reg(cs, 12);
509 1.1 eeh tconst |= zs_read_reg(cs, 13) << 8;
510 1.1 eeh return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
511 1.1 eeh }
512 1.1 eeh
513 1.1 eeh /*
514 1.1 eeh * MD functions for setting the baud rate and control modes.
515 1.1 eeh */
516 1.1 eeh int
517 1.1 eeh zs_set_speed(cs, bps)
518 1.1 eeh struct zs_chanstate *cs;
519 1.1 eeh int bps; /* bits per second */
520 1.1 eeh {
521 1.1 eeh int tconst, real_bps;
522 1.1 eeh
523 1.1 eeh if (bps == 0)
524 1.1 eeh return (0);
525 1.1 eeh
526 1.1 eeh #ifdef DIAGNOSTIC
527 1.1 eeh if (cs->cs_brg_clk == 0)
528 1.1 eeh panic("zs_set_speed");
529 1.1 eeh #endif
530 1.1 eeh
531 1.1 eeh tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
532 1.1 eeh if (tconst < 0)
533 1.1 eeh return (EINVAL);
534 1.1 eeh
535 1.1 eeh /* Convert back to make sure we can do it. */
536 1.1 eeh real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
537 1.1 eeh
538 1.1 eeh /* XXX - Allow some tolerance here? */
539 1.1 eeh if (real_bps != bps)
540 1.1 eeh return (EINVAL);
541 1.1 eeh
542 1.1 eeh cs->cs_preg[12] = tconst;
543 1.1 eeh cs->cs_preg[13] = tconst >> 8;
544 1.1 eeh
545 1.1 eeh /* Caller will stuff the pending registers. */
546 1.1 eeh return (0);
547 1.1 eeh }
548 1.1 eeh
549 1.1 eeh int
550 1.1 eeh zs_set_modes(cs, cflag)
551 1.1 eeh struct zs_chanstate *cs;
552 1.1 eeh int cflag; /* bits per second */
553 1.1 eeh {
554 1.1 eeh int s;
555 1.1 eeh
556 1.1 eeh /*
557 1.1 eeh * Output hardware flow control on the chip is horrendous:
558 1.1 eeh * if carrier detect drops, the receiver is disabled, and if
559 1.1 eeh * CTS drops, the transmitter is stoped IN MID CHARACTER!
560 1.1 eeh * Therefore, NEVER set the HFC bit, and instead use the
561 1.1 eeh * status interrupt to detect CTS changes.
562 1.1 eeh */
563 1.1 eeh s = splzs();
564 1.9 wrstuden cs->cs_rr0_pps = 0;
565 1.9 wrstuden if ((cflag & (CLOCAL | MDMBUF)) != 0) {
566 1.1 eeh cs->cs_rr0_dcd = 0;
567 1.9 wrstuden if ((cflag & MDMBUF) == 0)
568 1.9 wrstuden cs->cs_rr0_pps = ZSRR0_DCD;
569 1.9 wrstuden } else
570 1.1 eeh cs->cs_rr0_dcd = ZSRR0_DCD;
571 1.1 eeh if ((cflag & CRTSCTS) != 0) {
572 1.1 eeh cs->cs_wr5_dtr = ZSWR5_DTR;
573 1.1 eeh cs->cs_wr5_rts = ZSWR5_RTS;
574 1.1 eeh cs->cs_rr0_cts = ZSRR0_CTS;
575 1.1 eeh } else if ((cflag & CDTRCTS) != 0) {
576 1.1 eeh cs->cs_wr5_dtr = 0;
577 1.1 eeh cs->cs_wr5_rts = ZSWR5_DTR;
578 1.1 eeh cs->cs_rr0_cts = ZSRR0_CTS;
579 1.1 eeh } else if ((cflag & MDMBUF) != 0) {
580 1.1 eeh cs->cs_wr5_dtr = 0;
581 1.1 eeh cs->cs_wr5_rts = ZSWR5_DTR;
582 1.1 eeh cs->cs_rr0_cts = ZSRR0_DCD;
583 1.1 eeh } else {
584 1.1 eeh cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
585 1.1 eeh cs->cs_wr5_rts = 0;
586 1.1 eeh cs->cs_rr0_cts = 0;
587 1.1 eeh }
588 1.1 eeh splx(s);
589 1.1 eeh
590 1.1 eeh /* Caller will stuff the pending registers. */
591 1.1 eeh return (0);
592 1.1 eeh }
593 1.1 eeh
594 1.1 eeh
595 1.1 eeh /*
596 1.1 eeh * Read or write the chip with suitable delays.
597 1.1 eeh */
598 1.1 eeh
599 1.1 eeh u_char
600 1.1 eeh zs_read_reg(cs, reg)
601 1.1 eeh struct zs_chanstate *cs;
602 1.1 eeh u_char reg;
603 1.1 eeh {
604 1.1 eeh u_char val;
605 1.1 eeh
606 1.1 eeh *cs->cs_reg_csr = reg;
607 1.1 eeh ZS_DELAY();
608 1.1 eeh val = *cs->cs_reg_csr;
609 1.1 eeh ZS_DELAY();
610 1.1 eeh return (val);
611 1.1 eeh }
612 1.1 eeh
613 1.1 eeh void
614 1.1 eeh zs_write_reg(cs, reg, val)
615 1.1 eeh struct zs_chanstate *cs;
616 1.1 eeh u_char reg, val;
617 1.1 eeh {
618 1.1 eeh *cs->cs_reg_csr = reg;
619 1.1 eeh ZS_DELAY();
620 1.1 eeh *cs->cs_reg_csr = val;
621 1.1 eeh ZS_DELAY();
622 1.1 eeh }
623 1.1 eeh
624 1.1 eeh u_char
625 1.1 eeh zs_read_csr(cs)
626 1.1 eeh struct zs_chanstate *cs;
627 1.1 eeh {
628 1.20 eeh u_char val;
629 1.1 eeh
630 1.1 eeh val = *cs->cs_reg_csr;
631 1.1 eeh ZS_DELAY();
632 1.1 eeh return (val);
633 1.1 eeh }
634 1.1 eeh
635 1.1 eeh void zs_write_csr(cs, val)
636 1.1 eeh struct zs_chanstate *cs;
637 1.1 eeh u_char val;
638 1.1 eeh {
639 1.1 eeh *cs->cs_reg_csr = val;
640 1.1 eeh ZS_DELAY();
641 1.1 eeh }
642 1.1 eeh
643 1.1 eeh u_char zs_read_data(cs)
644 1.1 eeh struct zs_chanstate *cs;
645 1.1 eeh {
646 1.20 eeh u_char val;
647 1.1 eeh
648 1.1 eeh val = *cs->cs_reg_data;
649 1.1 eeh ZS_DELAY();
650 1.1 eeh return (val);
651 1.1 eeh }
652 1.1 eeh
653 1.1 eeh void zs_write_data(cs, val)
654 1.1 eeh struct zs_chanstate *cs;
655 1.1 eeh u_char val;
656 1.1 eeh {
657 1.1 eeh *cs->cs_reg_data = val;
658 1.1 eeh ZS_DELAY();
659 1.1 eeh }
660 1.1 eeh
661 1.1 eeh /****************************************************************
662 1.1 eeh * Console support functions (Sun specific!)
663 1.1 eeh * Note: this code is allowed to know about the layout of
664 1.1 eeh * the chip registers, and uses that to keep things simple.
665 1.1 eeh * XXX - I think I like the mvme167 code better. -gwr
666 1.1 eeh ****************************************************************/
667 1.1 eeh
668 1.1 eeh extern void Debugger __P((void));
669 1.1 eeh
670 1.1 eeh /*
671 1.1 eeh * Handle user request to enter kernel debugger.
672 1.1 eeh */
673 1.1 eeh void
674 1.1 eeh zs_abort(cs)
675 1.1 eeh struct zs_chanstate *cs;
676 1.1 eeh {
677 1.20 eeh volatile struct zschan *zc = zs_conschan_get;
678 1.1 eeh int rr0;
679 1.1 eeh
680 1.1 eeh /* Wait for end of break to avoid PROM abort. */
681 1.1 eeh /* XXX - Limit the wait? */
682 1.1 eeh do {
683 1.1 eeh rr0 = zc->zc_csr;
684 1.1 eeh ZS_DELAY();
685 1.1 eeh } while (rr0 & ZSRR0_BREAK);
686 1.1 eeh
687 1.1 eeh #if defined(KGDB)
688 1.1 eeh zskgdb(cs);
689 1.1 eeh #elif defined(DDB)
690 1.12 eeh {
691 1.12 eeh extern int db_active;
692 1.12 eeh
693 1.12 eeh if (!db_active)
694 1.12 eeh Debugger();
695 1.12 eeh else
696 1.12 eeh /* Debugger is probably hozed */
697 1.12 eeh callrom();
698 1.12 eeh }
699 1.1 eeh #else
700 1.1 eeh printf("stopping on keyboard abort\n");
701 1.1 eeh callrom();
702 1.1 eeh #endif
703 1.1 eeh }
704 1.1 eeh
705 1.20 eeh
706 1.1 eeh /*
707 1.1 eeh * Polled input char.
708 1.1 eeh */
709 1.1 eeh int
710 1.1 eeh zs_getc(arg)
711 1.1 eeh void *arg;
712 1.1 eeh {
713 1.20 eeh volatile struct zschan *zc = arg;
714 1.20 eeh int s, c, rr0;
715 1.1 eeh
716 1.1 eeh s = splhigh();
717 1.1 eeh /* Wait for a character to arrive. */
718 1.1 eeh do {
719 1.1 eeh rr0 = zc->zc_csr;
720 1.1 eeh ZS_DELAY();
721 1.1 eeh } while ((rr0 & ZSRR0_RX_READY) == 0);
722 1.1 eeh
723 1.1 eeh c = zc->zc_data;
724 1.1 eeh ZS_DELAY();
725 1.1 eeh splx(s);
726 1.1 eeh
727 1.1 eeh /*
728 1.1 eeh * This is used by the kd driver to read scan codes,
729 1.1 eeh * so don't translate '\r' ==> '\n' here...
730 1.1 eeh */
731 1.1 eeh return (c);
732 1.1 eeh }
733 1.1 eeh
734 1.1 eeh /*
735 1.1 eeh * Polled output char.
736 1.1 eeh */
737 1.1 eeh void
738 1.1 eeh zs_putc(arg, c)
739 1.1 eeh void *arg;
740 1.1 eeh int c;
741 1.1 eeh {
742 1.20 eeh volatile struct zschan *zc = arg;
743 1.20 eeh int s, rr0;
744 1.1 eeh
745 1.1 eeh s = splhigh();
746 1.1 eeh
747 1.1 eeh /* Wait for transmitter to become ready. */
748 1.1 eeh do {
749 1.1 eeh rr0 = zc->zc_csr;
750 1.1 eeh ZS_DELAY();
751 1.1 eeh } while ((rr0 & ZSRR0_TX_READY) == 0);
752 1.1 eeh
753 1.1 eeh /*
754 1.1 eeh * Send the next character.
755 1.1 eeh * Now you'd think that this could be followed by a ZS_DELAY()
756 1.1 eeh * just like all the other chip accesses, but it turns out that
757 1.1 eeh * the `transmit-ready' interrupt isn't de-asserted until
758 1.1 eeh * some period of time after the register write completes
759 1.1 eeh * (more than a couple instructions). So to avoid stray
760 1.1 eeh * interrupts we put in the 2us delay regardless of cpu model.
761 1.1 eeh */
762 1.1 eeh zc->zc_data = c;
763 1.1 eeh delay(2);
764 1.1 eeh
765 1.1 eeh splx(s);
766 1.1 eeh }
767 1.1 eeh
768 1.1 eeh /*****************************************************************/
769 1.1 eeh
770 1.1 eeh
771 1.20 eeh
772 1.1 eeh
773 1.1 eeh /*
774 1.1 eeh * Polled console input putchar.
775 1.1 eeh */
776 1.1 eeh static int
777 1.1 eeh zscngetc(dev)
778 1.1 eeh dev_t dev;
779 1.1 eeh {
780 1.20 eeh return (zs_getc(zs_conschan_get));
781 1.1 eeh }
782 1.1 eeh
783 1.1 eeh /*
784 1.1 eeh * Polled console output putchar.
785 1.1 eeh */
786 1.1 eeh static void
787 1.1 eeh zscnputc(dev, c)
788 1.1 eeh dev_t dev;
789 1.1 eeh int c;
790 1.1 eeh {
791 1.20 eeh zs_putc(zs_conschan_put, c);
792 1.5 eeh }
793 1.5 eeh
794 1.5 eeh int swallow_zsintrs;
795 1.5 eeh
796 1.5 eeh static void
797 1.5 eeh zscnpollc(dev, on)
798 1.5 eeh dev_t dev;
799 1.5 eeh int on;
800 1.5 eeh {
801 1.5 eeh /*
802 1.5 eeh * Need to tell zs driver to acknowledge all interrupts or we get
803 1.5 eeh * annoying spurious interrupt messages. This is because mucking
804 1.5 eeh * with spl() levels during polling does not prevent interrupts from
805 1.5 eeh * being generated.
806 1.5 eeh */
807 1.5 eeh
808 1.5 eeh if (on) swallow_zsintrs++;
809 1.5 eeh else swallow_zsintrs--;
810 1.1 eeh }
811 1.20 eeh
812 1.20 eeh int
813 1.20 eeh zs_console_flags(promunit, node, channel)
814 1.20 eeh int promunit;
815 1.20 eeh int node;
816 1.20 eeh int channel;
817 1.20 eeh {
818 1.20 eeh int cookie, flags = 0;
819 1.20 eeh u_int chosen;
820 1.20 eeh char buf[255];
821 1.20 eeh
822 1.20 eeh /*
823 1.20 eeh * We'll just to the OBP grovelling down here since that's
824 1.20 eeh * the only type of firmware we support.
825 1.20 eeh */
826 1.20 eeh chosen = OF_finddevice("/chosen");
827 1.20 eeh
828 1.20 eeh /* Default to channel 0 if there are no explicit prom args */
829 1.20 eeh cookie = 0;
830 1.20 eeh if (node == OF_instance_to_package(OF_stdin())) {
831 1.20 eeh if (OF_getprop(chosen, "input-device", buf, sizeof(buf)) != -1) {
832 1.20 eeh
833 1.20 eeh if (!strcmp("ttyb", buf))
834 1.20 eeh cookie = 1;
835 1.20 eeh }
836 1.20 eeh
837 1.20 eeh if (channel == cookie)
838 1.20 eeh flags |= ZS_HWFLAG_CONSOLE_INPUT;
839 1.20 eeh }
840 1.20 eeh
841 1.20 eeh if (node == OF_instance_to_package(OF_stdout())) {
842 1.20 eeh if (OF_getprop(chosen, "output-device", buf, sizeof(buf)) != -1) {
843 1.20 eeh
844 1.20 eeh if (!strcmp("ttyb", buf))
845 1.20 eeh cookie = 1;
846 1.20 eeh }
847 1.20 eeh
848 1.20 eeh if (channel == cookie)
849 1.20 eeh flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
850 1.20 eeh }
851 1.20 eeh
852 1.20 eeh return (flags);
853 1.20 eeh }
854 1.20 eeh
855