cpu.h revision 1.37 1 1.37 tsutsui /* $NetBSD: cpu.h,v 1.37 2003/11/09 05:29:59 tsutsui Exp $ */
2 1.1 eeh
3 1.1 eeh /*
4 1.1 eeh * Copyright (c) 1992, 1993
5 1.1 eeh * The Regents of the University of California. All rights reserved.
6 1.1 eeh *
7 1.1 eeh * This software was developed by the Computer Systems Engineering group
8 1.1 eeh * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9 1.1 eeh * contributed to Berkeley.
10 1.1 eeh *
11 1.1 eeh * All advertising materials mentioning features or use of this software
12 1.1 eeh * must display the following acknowledgement:
13 1.1 eeh * This product includes software developed by the University of
14 1.1 eeh * California, Lawrence Berkeley Laboratory.
15 1.1 eeh *
16 1.1 eeh * Redistribution and use in source and binary forms, with or without
17 1.1 eeh * modification, are permitted provided that the following conditions
18 1.1 eeh * are met:
19 1.1 eeh * 1. Redistributions of source code must retain the above copyright
20 1.1 eeh * notice, this list of conditions and the following disclaimer.
21 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
22 1.1 eeh * notice, this list of conditions and the following disclaimer in the
23 1.1 eeh * documentation and/or other materials provided with the distribution.
24 1.36 agc * 3. Neither the name of the University nor the names of its contributors
25 1.1 eeh * may be used to endorse or promote products derived from this software
26 1.1 eeh * without specific prior written permission.
27 1.1 eeh *
28 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 1.1 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 1.1 eeh * SUCH DAMAGE.
39 1.1 eeh *
40 1.1 eeh * @(#)cpu.h 8.4 (Berkeley) 1/5/94
41 1.1 eeh */
42 1.1 eeh
43 1.1 eeh #ifndef _CPU_H_
44 1.1 eeh #define _CPU_H_
45 1.1 eeh
46 1.1 eeh /*
47 1.1 eeh * CTL_MACHDEP definitions.
48 1.1 eeh */
49 1.13 eeh #define CPU_BOOTED_KERNEL 1 /* string: booted kernel name */
50 1.33 pk #define CPU_BOOTED_DEVICE 2 /* string: device booted from */
51 1.33 pk #define CPU_BOOT_ARGS 3 /* string: args booted with */
52 1.33 pk #define CPU_ARCH 4 /* integer: cpu architecture version */
53 1.33 pk #define CPU_MAXID 5 /* number of valid machdep ids */
54 1.1 eeh
55 1.13 eeh #define CTL_MACHDEP_NAMES { \
56 1.13 eeh { 0, 0 }, \
57 1.13 eeh { "booted_kernel", CTLTYPE_STRING }, \
58 1.33 pk { "booted_device", CTLTYPE_STRING }, \
59 1.33 pk { "boot_args", CTLTYPE_STRING }, \
60 1.33 pk { "cpu_arch", CTLTYPE_INT }, \
61 1.1 eeh }
62 1.1 eeh
63 1.1 eeh #ifdef _KERNEL
64 1.1 eeh /*
65 1.1 eeh * Exported definitions unique to SPARC cpu support.
66 1.1 eeh */
67 1.1 eeh
68 1.37 tsutsui #if defined(_KERNEL_OPT)
69 1.17 thorpej #include "opt_multiprocessor.h"
70 1.17 thorpej #include "opt_lockdebug.h"
71 1.17 thorpej #endif
72 1.17 thorpej
73 1.1 eeh #include <machine/psl.h>
74 1.1 eeh #include <machine/reg.h>
75 1.6 mrg #include <machine/intr.h>
76 1.1 eeh #include <sparc64/sparc64/intreg.h>
77 1.17 thorpej
78 1.17 thorpej #include <sys/sched.h>
79 1.19 eeh /*
80 1.19 eeh * The cpu_info structure is part of a 64KB structure mapped both the kernel
81 1.19 eeh * pmap and a single locked TTE a CPUINFO_VA for that particular processor.
82 1.19 eeh * Each processor's cpu_info is accessible at CPUINFO_VA only for that
83 1.19 eeh * processor. Other processors can access that through an additional mapping
84 1.19 eeh * in the kernel pmap.
85 1.19 eeh *
86 1.19 eeh * The 64KB page contains:
87 1.19 eeh *
88 1.19 eeh * cpu_info
89 1.19 eeh * interrupt stack (all remaining space)
90 1.19 eeh * idle PCB
91 1.19 eeh * idle stack (STACKSPACE - sizeof(PCB))
92 1.19 eeh * 32KB TSB
93 1.19 eeh */
94 1.19 eeh
95 1.17 thorpej struct cpu_info {
96 1.20 eeh /* Most important fields first */
97 1.34 thorpej struct lwp *ci_curlwp;
98 1.32 chs struct pcb *ci_cpcb;
99 1.19 eeh struct cpu_info *ci_next;
100 1.20 eeh
101 1.34 thorpej struct lwp *ci_fplwp;
102 1.19 eeh int ci_number;
103 1.20 eeh int ci_upaid;
104 1.32 chs struct schedstate_percpu ci_schedstate;
105 1.20 eeh
106 1.35 nakayama /*
107 1.35 nakayama * Variables used by cc_microtime().
108 1.35 nakayama */
109 1.35 nakayama struct timeval ci_cc_time;
110 1.35 nakayama int64_t ci_cc_cc;
111 1.35 nakayama int64_t ci_cc_ms_delta;
112 1.35 nakayama int64_t ci_cc_denom;
113 1.35 nakayama
114 1.20 eeh /* DEBUG/DIAGNOSTIC stuff */
115 1.32 chs u_long ci_spin_locks;
116 1.32 chs u_long ci_simple_locks;
117 1.20 eeh
118 1.20 eeh /* Spinning up the CPU */
119 1.32 chs void (*ci_spinup) __P((void));
120 1.20 eeh void *ci_initstack;
121 1.32 chs paddr_t ci_paddr;
122 1.17 thorpej };
123 1.17 thorpej
124 1.19 eeh extern struct cpu_info *cpus;
125 1.17 thorpej extern struct cpu_info cpu_info_store;
126 1.17 thorpej
127 1.20 eeh #if 1
128 1.17 thorpej #define curcpu() (&cpu_info_store)
129 1.20 eeh #else
130 1.20 eeh #define curcpu() ((struct cpu_info *)CPUINFO_VA)
131 1.20 eeh #endif
132 1.1 eeh
133 1.1 eeh /*
134 1.1 eeh * definitions of cpu-dependent requirements
135 1.1 eeh * referenced in generic code
136 1.1 eeh */
137 1.1 eeh #define cpu_swapin(p) /* nothing */
138 1.1 eeh #define cpu_swapout(p) /* nothing */
139 1.1 eeh #define cpu_wait(p) /* nothing */
140 1.20 eeh #if 1
141 1.20 eeh #define cpu_number() 0
142 1.20 eeh #else
143 1.19 eeh #define cpu_number() (curcpu()->ci_number)
144 1.20 eeh #endif
145 1.1 eeh
146 1.34 thorpej /* This really should be somewhere else. */
147 1.34 thorpej #define cpu_proc_fork(p1, p2) /* nothing */
148 1.35 nakayama
149 1.35 nakayama /*
150 1.35 nakayama * definitions for MI microtime().
151 1.35 nakayama */
152 1.35 nakayama extern struct timeval cc_microset_time;
153 1.35 nakayama #define microtime(tv) cc_microtime(tv)
154 1.35 nakayama void cc_microtime __P((struct timeval *));
155 1.35 nakayama void cc_microset __P((struct cpu_info *));
156 1.35 nakayama
157 1.35 nakayama extern uint64_t cpu_clockrate[];
158 1.34 thorpej
159 1.1 eeh /*
160 1.1 eeh * Arguments to hardclock, softclock and gatherstats encapsulate the
161 1.1 eeh * previous machine state in an opaque clockframe. The ipl is here
162 1.1 eeh * as well for strayintr (see locore.s:interrupt and intr.c:strayintr).
163 1.1 eeh * Note that CLKF_INTR is valid only if CLKF_USERMODE is false.
164 1.1 eeh */
165 1.15 eeh extern int intstack[];
166 1.1 eeh extern int eintstack[];
167 1.1 eeh struct clockframe {
168 1.14 eeh struct trapframe64 t;
169 1.1 eeh };
170 1.1 eeh
171 1.1 eeh #define CLKF_USERMODE(framep) (((framep)->t.tf_tstate & TSTATE_PRIV) == 0)
172 1.31 eeh /*
173 1.31 eeh * XXX Disable CLKF_BASEPRI() for now. If we use a counter-timer for
174 1.31 eeh * the clock, the interrupt remains blocked until the interrupt handler
175 1.31 eeh * returns and we write to the clear interrupt register. If we use
176 1.31 eeh * %tick for the clock, we could get multiple interrupts, but the
177 1.31 eeh * currently enabled INTR_INTERLOCK will prevent the interrupt from being
178 1.31 eeh * posted twice anyway.
179 1.31 eeh *
180 1.31 eeh * Switching to %tick for all machines and disabling INTR_INTERLOCK
181 1.31 eeh * in locore.s would allow us to take advantage of CLKF_BASEPRI().
182 1.31 eeh */
183 1.31 eeh #if 0
184 1.1 eeh #define CLKF_BASEPRI(framep) (((framep)->t.tf_oldpil) == 0)
185 1.31 eeh #else
186 1.31 eeh #define CLKF_BASEPRI(framep) (0)
187 1.31 eeh #endif
188 1.1 eeh #define CLKF_PC(framep) ((framep)->t.tf_pc)
189 1.30 eeh /* Since some files in sys/kern do not know BIAS, I'm using 0x7ff here */
190 1.30 eeh #define CLKF_INTR(framep) \
191 1.30 eeh ((!CLKF_USERMODE(framep))&& \
192 1.30 eeh (((framep)->t.tf_out[6] & 1 ) ? \
193 1.30 eeh (((vaddr_t)(framep)->t.tf_out[6] < \
194 1.30 eeh (vaddr_t)EINTSTACK-0x7ff) && \
195 1.30 eeh ((vaddr_t)(framep)->t.tf_out[6] > \
196 1.30 eeh (vaddr_t)INTSTACK-0x7ff)) : \
197 1.30 eeh (((vaddr_t)(framep)->t.tf_out[6] < \
198 1.30 eeh (vaddr_t)EINTSTACK) && \
199 1.30 eeh ((vaddr_t)(framep)->t.tf_out[6] > \
200 1.30 eeh (vaddr_t)INTSTACK))))
201 1.1 eeh
202 1.1 eeh /*
203 1.1 eeh * Software interrupt request `register'.
204 1.1 eeh */
205 1.20 eeh #ifdef DEPRECATED
206 1.1 eeh union sir {
207 1.1 eeh int sir_any;
208 1.1 eeh char sir_which[4];
209 1.1 eeh } sir;
210 1.1 eeh
211 1.1 eeh #define SIR_NET 0
212 1.1 eeh #define SIR_CLOCK 1
213 1.20 eeh #endif
214 1.1 eeh
215 1.16 eeh extern struct intrhand soft01intr, soft01net, soft01clock;
216 1.16 eeh
217 1.16 eeh #if 0
218 1.16 eeh #define setsoftint() send_softint(-1, IPL_SOFTINT, &soft01intr)
219 1.16 eeh #define setsoftnet() send_softint(-1, IPL_SOFTNET, &soft01net)
220 1.16 eeh #else
221 1.16 eeh void setsoftint __P((void));
222 1.16 eeh void setsoftnet __P((void));
223 1.16 eeh #endif
224 1.1 eeh
225 1.1 eeh int want_ast;
226 1.1 eeh
227 1.1 eeh /*
228 1.1 eeh * Preempt the current process if in interrupt from user mode,
229 1.1 eeh * or after the current trap/syscall if in system mode.
230 1.1 eeh */
231 1.1 eeh int want_resched; /* resched() was called */
232 1.24 thorpej #define need_resched(ci) (want_resched = 1, want_ast = 1)
233 1.1 eeh
234 1.1 eeh /*
235 1.1 eeh * Give a profiling tick to the current process when the user profiling
236 1.1 eeh * buffer pages are invalid. On the sparc, request an ast to send us
237 1.1 eeh * through trap(), marking the proc as needing a profiling tick.
238 1.1 eeh */
239 1.1 eeh #define need_proftick(p) ((p)->p_flag |= P_OWEUPC, want_ast = 1)
240 1.1 eeh
241 1.1 eeh /*
242 1.1 eeh * Notify the current process (p) that it has a signal pending,
243 1.1 eeh * process as soon as possible.
244 1.1 eeh */
245 1.1 eeh #define signotify(p) (want_ast = 1)
246 1.1 eeh
247 1.1 eeh /*
248 1.1 eeh * Only one process may own the FPU state.
249 1.1 eeh *
250 1.1 eeh * XXX this must be per-cpu (eventually)
251 1.1 eeh */
252 1.34 thorpej struct lwp *fplwp; /* FPU owner */
253 1.1 eeh
254 1.1 eeh /*
255 1.1 eeh * Interrupt handler chains. Interrupt handlers should return 0 for
256 1.1 eeh * ``not me'' or 1 (``I took care of it''). intr_establish() inserts a
257 1.1 eeh * handler into the list. The handler is called with its (single)
258 1.1 eeh * argument, or with a pointer to a clockframe if ih_arg is NULL.
259 1.1 eeh */
260 1.1 eeh struct intrhand {
261 1.18 mrg int (*ih_fun) __P((void *));
262 1.18 mrg void *ih_arg;
263 1.18 mrg short ih_number; /* interrupt number */
264 1.18 mrg /* the H/W provides */
265 1.23 eeh char ih_pil; /* interrupt priority */
266 1.21 eeh struct intrhand *ih_next; /* global list */
267 1.26 eeh struct intrhand *ih_pending; /* interrupt queued */
268 1.18 mrg volatile u_int64_t *ih_map; /* Interrupt map reg */
269 1.18 mrg volatile u_int64_t *ih_clr; /* clear interrupt reg */
270 1.1 eeh };
271 1.29 mrg extern struct intrhand *intrhand[];
272 1.1 eeh extern struct intrhand *intrlev[MAXINTNUM];
273 1.1 eeh
274 1.1 eeh void intr_establish __P((int level, struct intrhand *));
275 1.1 eeh
276 1.19 eeh /* cpu.c */
277 1.20 eeh paddr_t cpu_alloc __P((void));
278 1.20 eeh u_int64_t cpu_init __P((paddr_t, int));
279 1.1 eeh /* disksubr.c */
280 1.1 eeh struct dkbad;
281 1.1 eeh int isbad __P((struct dkbad *bt, int, int, int));
282 1.1 eeh /* machdep.c */
283 1.1 eeh int ldcontrolb __P((caddr_t));
284 1.1 eeh void dumpconf __P((void));
285 1.1 eeh caddr_t reserve_dumppages __P((caddr_t));
286 1.1 eeh /* clock.c */
287 1.1 eeh struct timeval;
288 1.7 eeh int tickintr __P((void *)); /* level 10 (tick) interrupt code */
289 1.1 eeh int clockintr __P((void *));/* level 10 (clock) interrupt code */
290 1.1 eeh int statintr __P((void *)); /* level 14 (statclock) interrupt code */
291 1.1 eeh /* locore.s */
292 1.14 eeh struct fpstate64;
293 1.14 eeh void savefpstate __P((struct fpstate64 *));
294 1.14 eeh void loadfpstate __P((struct fpstate64 *));
295 1.25 eeh u_int64_t probeget __P((paddr_t, int, int));
296 1.9 eeh int probeset __P((paddr_t, int, int, u_int64_t));
297 1.1 eeh #if 0
298 1.1 eeh void write_all_windows __P((void));
299 1.1 eeh void write_user_windows __P((void));
300 1.1 eeh #else
301 1.1 eeh #define write_all_windows() __asm __volatile("flushw" : : )
302 1.1 eeh #define write_user_windows() __asm __volatile("flushw" : : )
303 1.1 eeh #endif
304 1.1 eeh void proc_trampoline __P((void));
305 1.1 eeh struct pcb;
306 1.1 eeh void snapshot __P((struct pcb *));
307 1.1 eeh struct frame *getfp __P((void));
308 1.1 eeh int xldcontrolb __P((caddr_t, struct pcb *));
309 1.1 eeh void copywords __P((const void *, void *, size_t));
310 1.1 eeh void qcopy __P((const void *, void *, size_t));
311 1.1 eeh void qzero __P((void *, size_t));
312 1.5 mrg void switchtoctx __P((int));
313 1.1 eeh /* locore2.c */
314 1.1 eeh void remrq __P((struct proc *));
315 1.1 eeh /* trap.c */
316 1.34 thorpej void kill_user_windows __P((struct lwp *));
317 1.34 thorpej int rwindow_save __P((struct lwp *));
318 1.1 eeh /* amd7930intr.s */
319 1.1 eeh void amd7930_trap __P((void));
320 1.1 eeh /* cons.c */
321 1.1 eeh int cnrom __P((void));
322 1.1 eeh /* zs.c */
323 1.1 eeh void zsconsole __P((struct tty *, int, int, void (**)(struct tty *, int)));
324 1.1 eeh #ifdef KGDB
325 1.1 eeh void zs_kgdb_init __P((void));
326 1.1 eeh #endif
327 1.1 eeh /* fb.c */
328 1.1 eeh void fb_unblank __P((void));
329 1.1 eeh /* kgdb_stub.c */
330 1.1 eeh #ifdef KGDB
331 1.1 eeh void kgdb_attach __P((int (*)(void *), void (*)(void *, int), void *));
332 1.1 eeh void kgdb_connect __P((int));
333 1.1 eeh void kgdb_panic __P((void));
334 1.1 eeh #endif
335 1.5 mrg /* emul.c */
336 1.34 thorpej int fixalign __P((struct lwp *, struct trapframe64 *));
337 1.14 eeh int emulinstr __P((vaddr_t, struct trapframe64 *));
338 1.1 eeh
339 1.1 eeh /*
340 1.1 eeh *
341 1.1 eeh * The SPARC has a Trap Base Register (TBR) which holds the upper 20 bits
342 1.1 eeh * of the trap vector table. The next eight bits are supplied by the
343 1.1 eeh * hardware when the trap occurs, and the bottom four bits are always
344 1.1 eeh * zero (so that we can shove up to 16 bytes of executable code---exactly
345 1.1 eeh * four instructions---into each trap vector).
346 1.1 eeh *
347 1.1 eeh * The hardware allocates half the trap vectors to hardware and half to
348 1.1 eeh * software.
349 1.1 eeh *
350 1.1 eeh * Traps have priorities assigned (lower number => higher priority).
351 1.1 eeh */
352 1.1 eeh
353 1.1 eeh struct trapvec {
354 1.1 eeh int tv_instr[8]; /* the eight instructions */
355 1.1 eeh };
356 1.1 eeh extern struct trapvec *trapbase; /* the 256 vectors */
357 1.1 eeh
358 1.1 eeh extern void wzero __P((void *, u_int));
359 1.1 eeh extern void wcopy __P((const void *, void *, u_int));
360 1.1 eeh
361 1.1 eeh #endif /* _KERNEL */
362 1.1 eeh #endif /* _CPU_H_ */
363