cpu.h revision 1.42 1 1.42 petrov /* $NetBSD: cpu.h,v 1.42 2004/01/06 09:38:19 petrov Exp $ */
2 1.1 eeh
3 1.1 eeh /*
4 1.1 eeh * Copyright (c) 1992, 1993
5 1.1 eeh * The Regents of the University of California. All rights reserved.
6 1.1 eeh *
7 1.1 eeh * This software was developed by the Computer Systems Engineering group
8 1.1 eeh * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9 1.1 eeh * contributed to Berkeley.
10 1.1 eeh *
11 1.1 eeh * All advertising materials mentioning features or use of this software
12 1.1 eeh * must display the following acknowledgement:
13 1.1 eeh * This product includes software developed by the University of
14 1.1 eeh * California, Lawrence Berkeley Laboratory.
15 1.1 eeh *
16 1.1 eeh * Redistribution and use in source and binary forms, with or without
17 1.1 eeh * modification, are permitted provided that the following conditions
18 1.1 eeh * are met:
19 1.1 eeh * 1. Redistributions of source code must retain the above copyright
20 1.1 eeh * notice, this list of conditions and the following disclaimer.
21 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
22 1.1 eeh * notice, this list of conditions and the following disclaimer in the
23 1.1 eeh * documentation and/or other materials provided with the distribution.
24 1.36 agc * 3. Neither the name of the University nor the names of its contributors
25 1.1 eeh * may be used to endorse or promote products derived from this software
26 1.1 eeh * without specific prior written permission.
27 1.1 eeh *
28 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 1.1 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 1.1 eeh * SUCH DAMAGE.
39 1.1 eeh *
40 1.1 eeh * @(#)cpu.h 8.4 (Berkeley) 1/5/94
41 1.1 eeh */
42 1.1 eeh
43 1.1 eeh #ifndef _CPU_H_
44 1.1 eeh #define _CPU_H_
45 1.1 eeh
46 1.1 eeh /*
47 1.1 eeh * CTL_MACHDEP definitions.
48 1.1 eeh */
49 1.13 eeh #define CPU_BOOTED_KERNEL 1 /* string: booted kernel name */
50 1.33 pk #define CPU_BOOTED_DEVICE 2 /* string: device booted from */
51 1.33 pk #define CPU_BOOT_ARGS 3 /* string: args booted with */
52 1.33 pk #define CPU_ARCH 4 /* integer: cpu architecture version */
53 1.33 pk #define CPU_MAXID 5 /* number of valid machdep ids */
54 1.1 eeh
55 1.13 eeh #define CTL_MACHDEP_NAMES { \
56 1.13 eeh { 0, 0 }, \
57 1.13 eeh { "booted_kernel", CTLTYPE_STRING }, \
58 1.33 pk { "booted_device", CTLTYPE_STRING }, \
59 1.33 pk { "boot_args", CTLTYPE_STRING }, \
60 1.33 pk { "cpu_arch", CTLTYPE_INT }, \
61 1.1 eeh }
62 1.1 eeh
63 1.1 eeh #ifdef _KERNEL
64 1.1 eeh /*
65 1.1 eeh * Exported definitions unique to SPARC cpu support.
66 1.1 eeh */
67 1.1 eeh
68 1.37 tsutsui #if defined(_KERNEL_OPT)
69 1.17 thorpej #include "opt_multiprocessor.h"
70 1.17 thorpej #include "opt_lockdebug.h"
71 1.17 thorpej #endif
72 1.17 thorpej
73 1.1 eeh #include <machine/psl.h>
74 1.1 eeh #include <machine/reg.h>
75 1.6 mrg #include <machine/intr.h>
76 1.1 eeh #include <sparc64/sparc64/intreg.h>
77 1.17 thorpej
78 1.17 thorpej #include <sys/sched.h>
79 1.19 eeh /*
80 1.19 eeh * The cpu_info structure is part of a 64KB structure mapped both the kernel
81 1.19 eeh * pmap and a single locked TTE a CPUINFO_VA for that particular processor.
82 1.19 eeh * Each processor's cpu_info is accessible at CPUINFO_VA only for that
83 1.19 eeh * processor. Other processors can access that through an additional mapping
84 1.19 eeh * in the kernel pmap.
85 1.19 eeh *
86 1.19 eeh * The 64KB page contains:
87 1.19 eeh *
88 1.19 eeh * cpu_info
89 1.19 eeh * interrupt stack (all remaining space)
90 1.19 eeh * idle PCB
91 1.19 eeh * idle stack (STACKSPACE - sizeof(PCB))
92 1.19 eeh * 32KB TSB
93 1.19 eeh */
94 1.19 eeh
95 1.17 thorpej struct cpu_info {
96 1.42 petrov /*
97 1.42 petrov * SPARC cpu_info structures live at two VAs: one global
98 1.42 petrov * VA (so each CPU can access any other CPU's cpu_info)
99 1.42 petrov * and an alias VA CPUINFO_VA which is the same on each
100 1.42 petrov * CPU and maps to that CPU's cpu_info. Since the alias
101 1.42 petrov * CPUINFO_VA is how we locate our cpu_info, we have to
102 1.42 petrov * self-reference the global VA so that we can return it
103 1.42 petrov * in the curcpu() macro.
104 1.42 petrov */
105 1.42 petrov struct cpu_info * __volatile ci_self;
106 1.42 petrov
107 1.20 eeh /* Most important fields first */
108 1.34 thorpej struct lwp *ci_curlwp;
109 1.32 chs struct pcb *ci_cpcb;
110 1.19 eeh struct cpu_info *ci_next;
111 1.20 eeh
112 1.34 thorpej struct lwp *ci_fplwp;
113 1.19 eeh int ci_number;
114 1.20 eeh int ci_upaid;
115 1.38 petrov int ci_cpuid;
116 1.32 chs struct schedstate_percpu ci_schedstate;
117 1.20 eeh
118 1.35 nakayama /*
119 1.35 nakayama * Variables used by cc_microtime().
120 1.35 nakayama */
121 1.35 nakayama struct timeval ci_cc_time;
122 1.35 nakayama int64_t ci_cc_cc;
123 1.35 nakayama int64_t ci_cc_ms_delta;
124 1.35 nakayama int64_t ci_cc_denom;
125 1.35 nakayama
126 1.20 eeh /* DEBUG/DIAGNOSTIC stuff */
127 1.32 chs u_long ci_spin_locks;
128 1.32 chs u_long ci_simple_locks;
129 1.20 eeh
130 1.20 eeh /* Spinning up the CPU */
131 1.32 chs void (*ci_spinup) __P((void));
132 1.20 eeh void *ci_initstack;
133 1.32 chs paddr_t ci_paddr;
134 1.42 petrov
135 1.42 petrov /* CPU PROM information. */
136 1.42 petrov u_int ci_node;
137 1.42 petrov
138 1.42 petrov int ci_flags;
139 1.42 petrov int ci_want_ast;
140 1.42 petrov int ci_want_resched;
141 1.42 petrov
142 1.42 petrov void *ci_eintstack;
143 1.42 petrov struct pcb *ci_idle_u;
144 1.17 thorpej };
145 1.17 thorpej
146 1.42 petrov #define CPUF_PRIMARY 1
147 1.42 petrov
148 1.42 petrov /*
149 1.42 petrov * CPU boot arguments. Used by secondary CPUs at the bootstrap time.
150 1.42 petrov */
151 1.42 petrov struct cpu_bootargs {
152 1.42 petrov u_int cb_node; /* PROM CPU node */
153 1.42 petrov __volatile int cb_flags;
154 1.42 petrov
155 1.42 petrov vaddr_t cb_ktext;
156 1.42 petrov paddr_t cb_ktextp;
157 1.42 petrov vaddr_t cb_ektext;
158 1.42 petrov
159 1.42 petrov vaddr_t cb_kdata;
160 1.42 petrov paddr_t cb_kdatap;
161 1.42 petrov vaddr_t cb_ekdata;
162 1.42 petrov
163 1.42 petrov paddr_t cb_cpuinfo;
164 1.42 petrov
165 1.42 petrov void *cb_initstack;
166 1.42 petrov };
167 1.42 petrov
168 1.42 petrov extern struct cpu_bootargs *cpu_args;
169 1.42 petrov
170 1.42 petrov extern int ncpus;
171 1.19 eeh extern struct cpu_info *cpus;
172 1.17 thorpej
173 1.39 petrov #define curcpu() ((struct cpu_info *)CPUINFO_VA)
174 1.40 cdi
175 1.42 petrov #define cpu_number() (curcpu()->ci_number)
176 1.42 petrov #define CPU_IS_PRIMARY(ci) ((ci)->ci_flags & CPUF_PRIMARY)
177 1.42 petrov
178 1.40 cdi #define curlwp curcpu()->ci_curlwp
179 1.40 cdi #define fplwp curcpu()->ci_fplwp
180 1.40 cdi #define curpcb curcpu()->ci_cpcb
181 1.1 eeh
182 1.42 petrov #define want_ast curcpu()->ci_want_ast
183 1.42 petrov #define want_resched curcpu()->ci_want_resched
184 1.42 petrov
185 1.1 eeh /*
186 1.1 eeh * definitions of cpu-dependent requirements
187 1.1 eeh * referenced in generic code
188 1.1 eeh */
189 1.1 eeh #define cpu_swapin(p) /* nothing */
190 1.1 eeh #define cpu_swapout(p) /* nothing */
191 1.42 petrov #define cpu_wait(p) /* nothing */
192 1.1 eeh
193 1.34 thorpej /* This really should be somewhere else. */
194 1.34 thorpej #define cpu_proc_fork(p1, p2) /* nothing */
195 1.38 petrov
196 1.38 petrov #if defined(MULTIPROCESSOR)
197 1.42 petrov void cpu_mp_startup __P((void));
198 1.38 petrov void cpu_boot_secondary_processors __P((void));
199 1.38 petrov #endif
200 1.35 nakayama
201 1.35 nakayama /*
202 1.35 nakayama * definitions for MI microtime().
203 1.35 nakayama */
204 1.35 nakayama extern struct timeval cc_microset_time;
205 1.35 nakayama #define microtime(tv) cc_microtime(tv)
206 1.35 nakayama void cc_microtime __P((struct timeval *));
207 1.35 nakayama void cc_microset __P((struct cpu_info *));
208 1.35 nakayama
209 1.35 nakayama extern uint64_t cpu_clockrate[];
210 1.34 thorpej
211 1.1 eeh /*
212 1.1 eeh * Arguments to hardclock, softclock and gatherstats encapsulate the
213 1.1 eeh * previous machine state in an opaque clockframe. The ipl is here
214 1.1 eeh * as well for strayintr (see locore.s:interrupt and intr.c:strayintr).
215 1.1 eeh * Note that CLKF_INTR is valid only if CLKF_USERMODE is false.
216 1.1 eeh */
217 1.15 eeh extern int intstack[];
218 1.1 eeh extern int eintstack[];
219 1.1 eeh struct clockframe {
220 1.14 eeh struct trapframe64 t;
221 1.1 eeh };
222 1.1 eeh
223 1.1 eeh #define CLKF_USERMODE(framep) (((framep)->t.tf_tstate & TSTATE_PRIV) == 0)
224 1.31 eeh /*
225 1.31 eeh * XXX Disable CLKF_BASEPRI() for now. If we use a counter-timer for
226 1.31 eeh * the clock, the interrupt remains blocked until the interrupt handler
227 1.31 eeh * returns and we write to the clear interrupt register. If we use
228 1.31 eeh * %tick for the clock, we could get multiple interrupts, but the
229 1.31 eeh * currently enabled INTR_INTERLOCK will prevent the interrupt from being
230 1.31 eeh * posted twice anyway.
231 1.31 eeh *
232 1.31 eeh * Switching to %tick for all machines and disabling INTR_INTERLOCK
233 1.31 eeh * in locore.s would allow us to take advantage of CLKF_BASEPRI().
234 1.31 eeh */
235 1.31 eeh #if 0
236 1.1 eeh #define CLKF_BASEPRI(framep) (((framep)->t.tf_oldpil) == 0)
237 1.31 eeh #else
238 1.31 eeh #define CLKF_BASEPRI(framep) (0)
239 1.31 eeh #endif
240 1.1 eeh #define CLKF_PC(framep) ((framep)->t.tf_pc)
241 1.30 eeh /* Since some files in sys/kern do not know BIAS, I'm using 0x7ff here */
242 1.30 eeh #define CLKF_INTR(framep) \
243 1.30 eeh ((!CLKF_USERMODE(framep))&& \
244 1.30 eeh (((framep)->t.tf_out[6] & 1 ) ? \
245 1.30 eeh (((vaddr_t)(framep)->t.tf_out[6] < \
246 1.30 eeh (vaddr_t)EINTSTACK-0x7ff) && \
247 1.30 eeh ((vaddr_t)(framep)->t.tf_out[6] > \
248 1.30 eeh (vaddr_t)INTSTACK-0x7ff)) : \
249 1.30 eeh (((vaddr_t)(framep)->t.tf_out[6] < \
250 1.30 eeh (vaddr_t)EINTSTACK) && \
251 1.30 eeh ((vaddr_t)(framep)->t.tf_out[6] > \
252 1.30 eeh (vaddr_t)INTSTACK))))
253 1.1 eeh
254 1.1 eeh
255 1.16 eeh extern struct intrhand soft01intr, soft01net, soft01clock;
256 1.16 eeh
257 1.16 eeh void setsoftint __P((void));
258 1.16 eeh void setsoftnet __P((void));
259 1.1 eeh
260 1.1 eeh /*
261 1.1 eeh * Preempt the current process if in interrupt from user mode,
262 1.1 eeh * or after the current trap/syscall if in system mode.
263 1.1 eeh */
264 1.24 thorpej #define need_resched(ci) (want_resched = 1, want_ast = 1)
265 1.1 eeh
266 1.1 eeh /*
267 1.1 eeh * Give a profiling tick to the current process when the user profiling
268 1.1 eeh * buffer pages are invalid. On the sparc, request an ast to send us
269 1.1 eeh * through trap(), marking the proc as needing a profiling tick.
270 1.1 eeh */
271 1.1 eeh #define need_proftick(p) ((p)->p_flag |= P_OWEUPC, want_ast = 1)
272 1.1 eeh
273 1.1 eeh /*
274 1.1 eeh * Notify the current process (p) that it has a signal pending,
275 1.1 eeh * process as soon as possible.
276 1.1 eeh */
277 1.1 eeh #define signotify(p) (want_ast = 1)
278 1.1 eeh
279 1.1 eeh /*
280 1.1 eeh * Interrupt handler chains. Interrupt handlers should return 0 for
281 1.1 eeh * ``not me'' or 1 (``I took care of it''). intr_establish() inserts a
282 1.1 eeh * handler into the list. The handler is called with its (single)
283 1.1 eeh * argument, or with a pointer to a clockframe if ih_arg is NULL.
284 1.1 eeh */
285 1.1 eeh struct intrhand {
286 1.18 mrg int (*ih_fun) __P((void *));
287 1.18 mrg void *ih_arg;
288 1.18 mrg short ih_number; /* interrupt number */
289 1.18 mrg /* the H/W provides */
290 1.23 eeh char ih_pil; /* interrupt priority */
291 1.21 eeh struct intrhand *ih_next; /* global list */
292 1.26 eeh struct intrhand *ih_pending; /* interrupt queued */
293 1.18 mrg volatile u_int64_t *ih_map; /* Interrupt map reg */
294 1.18 mrg volatile u_int64_t *ih_clr; /* clear interrupt reg */
295 1.1 eeh };
296 1.29 mrg extern struct intrhand *intrhand[];
297 1.1 eeh extern struct intrhand *intrlev[MAXINTNUM];
298 1.1 eeh
299 1.1 eeh void intr_establish __P((int level, struct intrhand *));
300 1.1 eeh
301 1.19 eeh /* cpu.c */
302 1.42 petrov paddr_t cpu_alloc __P((void));
303 1.42 petrov void cpu_start __P((int));
304 1.42 petrov
305 1.1 eeh /* disksubr.c */
306 1.1 eeh struct dkbad;
307 1.1 eeh int isbad __P((struct dkbad *bt, int, int, int));
308 1.1 eeh /* machdep.c */
309 1.1 eeh int ldcontrolb __P((caddr_t));
310 1.1 eeh void dumpconf __P((void));
311 1.1 eeh caddr_t reserve_dumppages __P((caddr_t));
312 1.1 eeh /* clock.c */
313 1.1 eeh struct timeval;
314 1.7 eeh int tickintr __P((void *)); /* level 10 (tick) interrupt code */
315 1.1 eeh int clockintr __P((void *));/* level 10 (clock) interrupt code */
316 1.1 eeh int statintr __P((void *)); /* level 14 (statclock) interrupt code */
317 1.1 eeh /* locore.s */
318 1.14 eeh struct fpstate64;
319 1.14 eeh void savefpstate __P((struct fpstate64 *));
320 1.14 eeh void loadfpstate __P((struct fpstate64 *));
321 1.25 eeh u_int64_t probeget __P((paddr_t, int, int));
322 1.9 eeh int probeset __P((paddr_t, int, int, u_int64_t));
323 1.42 petrov
324 1.1 eeh #define write_all_windows() __asm __volatile("flushw" : : )
325 1.1 eeh #define write_user_windows() __asm __volatile("flushw" : : )
326 1.42 petrov
327 1.1 eeh void proc_trampoline __P((void));
328 1.1 eeh struct pcb;
329 1.1 eeh void snapshot __P((struct pcb *));
330 1.1 eeh struct frame *getfp __P((void));
331 1.1 eeh int xldcontrolb __P((caddr_t, struct pcb *));
332 1.1 eeh void copywords __P((const void *, void *, size_t));
333 1.1 eeh void qcopy __P((const void *, void *, size_t));
334 1.1 eeh void qzero __P((void *, size_t));
335 1.5 mrg void switchtoctx __P((int));
336 1.1 eeh /* locore2.c */
337 1.1 eeh void remrq __P((struct proc *));
338 1.1 eeh /* trap.c */
339 1.34 thorpej void kill_user_windows __P((struct lwp *));
340 1.34 thorpej int rwindow_save __P((struct lwp *));
341 1.1 eeh /* cons.c */
342 1.1 eeh int cnrom __P((void));
343 1.1 eeh /* zs.c */
344 1.1 eeh void zsconsole __P((struct tty *, int, int, void (**)(struct tty *, int)));
345 1.1 eeh #ifdef KGDB
346 1.1 eeh void zs_kgdb_init __P((void));
347 1.1 eeh #endif
348 1.1 eeh /* fb.c */
349 1.1 eeh void fb_unblank __P((void));
350 1.1 eeh /* kgdb_stub.c */
351 1.1 eeh #ifdef KGDB
352 1.1 eeh void kgdb_attach __P((int (*)(void *), void (*)(void *, int), void *));
353 1.1 eeh void kgdb_connect __P((int));
354 1.1 eeh void kgdb_panic __P((void));
355 1.1 eeh #endif
356 1.5 mrg /* emul.c */
357 1.34 thorpej int fixalign __P((struct lwp *, struct trapframe64 *));
358 1.14 eeh int emulinstr __P((vaddr_t, struct trapframe64 *));
359 1.1 eeh
360 1.1 eeh /*
361 1.1 eeh *
362 1.1 eeh * The SPARC has a Trap Base Register (TBR) which holds the upper 20 bits
363 1.1 eeh * of the trap vector table. The next eight bits are supplied by the
364 1.1 eeh * hardware when the trap occurs, and the bottom four bits are always
365 1.1 eeh * zero (so that we can shove up to 16 bytes of executable code---exactly
366 1.1 eeh * four instructions---into each trap vector).
367 1.1 eeh *
368 1.1 eeh * The hardware allocates half the trap vectors to hardware and half to
369 1.1 eeh * software.
370 1.1 eeh *
371 1.1 eeh * Traps have priorities assigned (lower number => higher priority).
372 1.1 eeh */
373 1.1 eeh
374 1.1 eeh struct trapvec {
375 1.1 eeh int tv_instr[8]; /* the eight instructions */
376 1.1 eeh };
377 1.1 eeh extern struct trapvec *trapbase; /* the 256 vectors */
378 1.1 eeh
379 1.1 eeh #endif /* _KERNEL */
380 1.1 eeh #endif /* _CPU_H_ */
381