Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.44
      1  1.44    petrov /*	$NetBSD: cpu.h,v 1.44 2004/06/18 00:05:05 petrov Exp $ */
      2   1.1       eeh 
      3   1.1       eeh /*
      4   1.1       eeh  * Copyright (c) 1992, 1993
      5   1.1       eeh  *	The Regents of the University of California.  All rights reserved.
      6   1.1       eeh  *
      7   1.1       eeh  * This software was developed by the Computer Systems Engineering group
      8   1.1       eeh  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9   1.1       eeh  * contributed to Berkeley.
     10   1.1       eeh  *
     11   1.1       eeh  * All advertising materials mentioning features or use of this software
     12   1.1       eeh  * must display the following acknowledgement:
     13   1.1       eeh  *	This product includes software developed by the University of
     14   1.1       eeh  *	California, Lawrence Berkeley Laboratory.
     15   1.1       eeh  *
     16   1.1       eeh  * Redistribution and use in source and binary forms, with or without
     17   1.1       eeh  * modification, are permitted provided that the following conditions
     18   1.1       eeh  * are met:
     19   1.1       eeh  * 1. Redistributions of source code must retain the above copyright
     20   1.1       eeh  *    notice, this list of conditions and the following disclaimer.
     21   1.1       eeh  * 2. Redistributions in binary form must reproduce the above copyright
     22   1.1       eeh  *    notice, this list of conditions and the following disclaimer in the
     23   1.1       eeh  *    documentation and/or other materials provided with the distribution.
     24  1.36       agc  * 3. Neither the name of the University nor the names of its contributors
     25   1.1       eeh  *    may be used to endorse or promote products derived from this software
     26   1.1       eeh  *    without specific prior written permission.
     27   1.1       eeh  *
     28   1.1       eeh  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29   1.1       eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30   1.1       eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31   1.1       eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32   1.1       eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33   1.1       eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34   1.1       eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35   1.1       eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36   1.1       eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37   1.1       eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38   1.1       eeh  * SUCH DAMAGE.
     39   1.1       eeh  *
     40   1.1       eeh  *	@(#)cpu.h	8.4 (Berkeley) 1/5/94
     41   1.1       eeh  */
     42   1.1       eeh 
     43   1.1       eeh #ifndef _CPU_H_
     44   1.1       eeh #define _CPU_H_
     45   1.1       eeh 
     46   1.1       eeh /*
     47   1.1       eeh  * CTL_MACHDEP definitions.
     48   1.1       eeh  */
     49  1.13       eeh #define	CPU_BOOTED_KERNEL	1	/* string: booted kernel name */
     50  1.33        pk #define	CPU_BOOTED_DEVICE	2	/* string: device booted from */
     51  1.33        pk #define	CPU_BOOT_ARGS		3	/* string: args booted with */
     52  1.33        pk #define	CPU_ARCH		4	/* integer: cpu architecture version */
     53  1.33        pk #define	CPU_MAXID		5	/* number of valid machdep ids */
     54   1.1       eeh 
     55  1.13       eeh #define	CTL_MACHDEP_NAMES {			\
     56  1.13       eeh 	{ 0, 0 },				\
     57  1.13       eeh 	{ "booted_kernel", CTLTYPE_STRING },	\
     58  1.33        pk 	{ "booted_device", CTLTYPE_STRING },	\
     59  1.33        pk 	{ "boot_args", CTLTYPE_STRING },	\
     60  1.33        pk 	{ "cpu_arch", CTLTYPE_INT },		\
     61   1.1       eeh }
     62   1.1       eeh 
     63   1.1       eeh #ifdef _KERNEL
     64   1.1       eeh /*
     65   1.1       eeh  * Exported definitions unique to SPARC cpu support.
     66   1.1       eeh  */
     67   1.1       eeh 
     68  1.37   tsutsui #if defined(_KERNEL_OPT)
     69  1.17   thorpej #include "opt_multiprocessor.h"
     70  1.17   thorpej #include "opt_lockdebug.h"
     71  1.17   thorpej #endif
     72  1.17   thorpej 
     73   1.1       eeh #include <machine/psl.h>
     74   1.1       eeh #include <machine/reg.h>
     75   1.6       mrg #include <machine/intr.h>
     76  1.43       chs #include <machine/cpuset.h>
     77   1.1       eeh #include <sparc64/sparc64/intreg.h>
     78  1.17   thorpej 
     79  1.17   thorpej #include <sys/sched.h>
     80  1.19       eeh /*
     81  1.19       eeh  * The cpu_info structure is part of a 64KB structure mapped both the kernel
     82  1.19       eeh  * pmap and a single locked TTE a CPUINFO_VA for that particular processor.
     83  1.19       eeh  * Each processor's cpu_info is accessible at CPUINFO_VA only for that
     84  1.19       eeh  * processor.  Other processors can access that through an additional mapping
     85  1.19       eeh  * in the kernel pmap.
     86  1.19       eeh  *
     87  1.19       eeh  * The 64KB page contains:
     88  1.19       eeh  *
     89  1.19       eeh  * cpu_info
     90  1.19       eeh  * interrupt stack (all remaining space)
     91  1.19       eeh  * idle PCB
     92  1.19       eeh  * idle stack (STACKSPACE - sizeof(PCB))
     93  1.19       eeh  * 32KB TSB
     94  1.19       eeh  */
     95  1.19       eeh 
     96  1.17   thorpej struct cpu_info {
     97  1.43       chs 
     98  1.42    petrov 	/*
     99  1.42    petrov 	 * SPARC cpu_info structures live at two VAs: one global
    100  1.42    petrov 	 * VA (so each CPU can access any other CPU's cpu_info)
    101  1.42    petrov 	 * and an alias VA CPUINFO_VA which is the same on each
    102  1.42    petrov 	 * CPU and maps to that CPU's cpu_info.  Since the alias
    103  1.42    petrov 	 * CPUINFO_VA is how we locate our cpu_info, we have to
    104  1.42    petrov 	 * self-reference the global VA so that we can return it
    105  1.42    petrov 	 * in the curcpu() macro.
    106  1.42    petrov 	 */
    107  1.42    petrov 	struct cpu_info * __volatile ci_self;
    108  1.42    petrov 
    109  1.20       eeh 	/* Most important fields first */
    110  1.34   thorpej 	struct lwp		*ci_curlwp;
    111  1.32       chs 	struct pcb		*ci_cpcb;
    112  1.19       eeh 	struct cpu_info		*ci_next;
    113  1.20       eeh 
    114  1.34   thorpej 	struct lwp		*ci_fplwp;
    115  1.19       eeh 	int			ci_number;
    116  1.20       eeh 	int			ci_upaid;
    117  1.38    petrov 	int			ci_cpuid;
    118  1.32       chs 	struct schedstate_percpu ci_schedstate;
    119  1.20       eeh 
    120  1.35  nakayama 	/*
    121  1.35  nakayama 	 * Variables used by cc_microtime().
    122  1.35  nakayama 	 */
    123  1.35  nakayama 	struct timeval ci_cc_time;
    124  1.35  nakayama 	int64_t ci_cc_cc;
    125  1.35  nakayama 	int64_t ci_cc_ms_delta;
    126  1.35  nakayama 	int64_t ci_cc_denom;
    127  1.35  nakayama 
    128  1.20       eeh 	/* DEBUG/DIAGNOSTIC stuff */
    129  1.32       chs 	u_long			ci_spin_locks;
    130  1.32       chs 	u_long			ci_simple_locks;
    131  1.20       eeh 
    132  1.20       eeh 	/* Spinning up the CPU */
    133  1.32       chs 	void			(*ci_spinup) __P((void));
    134  1.20       eeh 	void			*ci_initstack;
    135  1.32       chs 	paddr_t			ci_paddr;
    136  1.42    petrov 
    137  1.42    petrov 	/* CPU PROM information. */
    138  1.42    petrov 	u_int			ci_node;
    139  1.42    petrov 
    140  1.42    petrov 	int			ci_flags;
    141  1.42    petrov 	int			ci_want_ast;
    142  1.42    petrov 	int			ci_want_resched;
    143  1.42    petrov 
    144  1.42    petrov 	void			*ci_eintstack;
    145  1.42    petrov 	struct pcb		*ci_idle_u;
    146  1.17   thorpej };
    147  1.17   thorpej 
    148  1.42    petrov #define CPUF_PRIMARY	1
    149  1.42    petrov 
    150  1.42    petrov /*
    151  1.42    petrov  * CPU boot arguments. Used by secondary CPUs at the bootstrap time.
    152  1.42    petrov  */
    153  1.42    petrov struct cpu_bootargs {
    154  1.42    petrov 	u_int	cb_node;	/* PROM CPU node */
    155  1.42    petrov 	__volatile int cb_flags;
    156  1.42    petrov 
    157  1.42    petrov 	vaddr_t cb_ktext;
    158  1.42    petrov 	paddr_t cb_ktextp;
    159  1.42    petrov 	vaddr_t cb_ektext;
    160  1.42    petrov 
    161  1.42    petrov 	vaddr_t cb_kdata;
    162  1.42    petrov 	paddr_t cb_kdatap;
    163  1.42    petrov 	vaddr_t cb_ekdata;
    164  1.42    petrov 
    165  1.42    petrov 	paddr_t	cb_cpuinfo;
    166  1.42    petrov 
    167  1.42    petrov 	void	*cb_initstack;
    168  1.42    petrov };
    169  1.42    petrov 
    170  1.42    petrov extern struct cpu_bootargs *cpu_args;
    171  1.42    petrov 
    172  1.42    petrov extern int ncpus;
    173  1.19       eeh extern struct cpu_info *cpus;
    174  1.17   thorpej 
    175  1.43       chs #define	curcpu()	(((struct cpu_info *)CPUINFO_VA)->ci_self)
    176  1.42    petrov #define	cpu_number()	(curcpu()->ci_number)
    177  1.42    petrov #define	CPU_IS_PRIMARY(ci)	((ci)->ci_flags & CPUF_PRIMARY)
    178  1.42    petrov 
    179  1.43       chs #define CPU_INFO_ITERATOR		int
    180  1.43       chs #define CPU_INFO_FOREACH(cii, ci)	cii = 0, ci = cpus; ci != NULL; \
    181  1.43       chs 					ci = ci->ci_next
    182  1.43       chs 
    183  1.40       cdi #define curlwp		curcpu()->ci_curlwp
    184  1.40       cdi #define fplwp		curcpu()->ci_fplwp
    185  1.40       cdi #define curpcb		curcpu()->ci_cpcb
    186   1.1       eeh 
    187  1.42    petrov #define want_ast	curcpu()->ci_want_ast
    188  1.42    petrov #define want_resched	curcpu()->ci_want_resched
    189  1.42    petrov 
    190   1.1       eeh /*
    191   1.1       eeh  * definitions of cpu-dependent requirements
    192   1.1       eeh  * referenced in generic code
    193   1.1       eeh  */
    194   1.1       eeh #define	cpu_swapin(p)	/* nothing */
    195   1.1       eeh #define	cpu_swapout(p)	/* nothing */
    196  1.42    petrov #define	cpu_wait(p)	/* nothing */
    197   1.1       eeh 
    198  1.34   thorpej /* This really should be somewhere else. */
    199  1.34   thorpej #define	cpu_proc_fork(p1, p2)	/* nothing */
    200  1.38    petrov 
    201  1.38    petrov #if defined(MULTIPROCESSOR)
    202  1.42    petrov void	cpu_mp_startup __P((void));
    203  1.38    petrov void	cpu_boot_secondary_processors __P((void));
    204  1.38    petrov #endif
    205  1.35  nakayama 
    206  1.35  nakayama /*
    207  1.35  nakayama  * definitions for MI microtime().
    208  1.35  nakayama  */
    209  1.35  nakayama extern struct timeval cc_microset_time;
    210  1.35  nakayama #define microtime(tv)	cc_microtime(tv)
    211  1.35  nakayama void	cc_microtime __P((struct timeval *));
    212  1.35  nakayama void	cc_microset __P((struct cpu_info *));
    213  1.35  nakayama 
    214  1.35  nakayama extern uint64_t cpu_clockrate[];
    215  1.34   thorpej 
    216   1.1       eeh /*
    217   1.1       eeh  * Arguments to hardclock, softclock and gatherstats encapsulate the
    218   1.1       eeh  * previous machine state in an opaque clockframe.  The ipl is here
    219   1.1       eeh  * as well for strayintr (see locore.s:interrupt and intr.c:strayintr).
    220   1.1       eeh  * Note that CLKF_INTR is valid only if CLKF_USERMODE is false.
    221   1.1       eeh  */
    222  1.15       eeh extern int intstack[];
    223   1.1       eeh extern int eintstack[];
    224   1.1       eeh struct clockframe {
    225  1.14       eeh 	struct trapframe64 t;
    226   1.1       eeh };
    227   1.1       eeh 
    228   1.1       eeh #define	CLKF_USERMODE(framep)	(((framep)->t.tf_tstate & TSTATE_PRIV) == 0)
    229  1.31       eeh /*
    230  1.31       eeh  * XXX Disable CLKF_BASEPRI() for now.  If we use a counter-timer for
    231  1.31       eeh  * the clock, the interrupt remains blocked until the interrupt handler
    232  1.31       eeh  * returns and we write to the clear interrupt register.  If we use
    233  1.31       eeh  * %tick for the clock, we could get multiple interrupts, but the
    234  1.31       eeh  * currently enabled INTR_INTERLOCK will prevent the interrupt from being
    235  1.31       eeh  * posted twice anyway.
    236  1.31       eeh  *
    237  1.31       eeh  * Switching to %tick for all machines and disabling INTR_INTERLOCK
    238  1.31       eeh  * in locore.s would allow us to take advantage of CLKF_BASEPRI().
    239  1.31       eeh  */
    240  1.31       eeh #if 0
    241   1.1       eeh #define	CLKF_BASEPRI(framep)	(((framep)->t.tf_oldpil) == 0)
    242  1.31       eeh #else
    243  1.31       eeh #define	CLKF_BASEPRI(framep)	(0)
    244  1.31       eeh #endif
    245   1.1       eeh #define	CLKF_PC(framep)		((framep)->t.tf_pc)
    246  1.30       eeh /* Since some files in sys/kern do not know BIAS, I'm using 0x7ff here */
    247  1.30       eeh #define	CLKF_INTR(framep)						\
    248  1.30       eeh 	((!CLKF_USERMODE(framep))&&					\
    249  1.30       eeh 		(((framep)->t.tf_out[6] & 1 ) ?				\
    250  1.30       eeh 			(((vaddr_t)(framep)->t.tf_out[6] <		\
    251  1.30       eeh 				(vaddr_t)EINTSTACK-0x7ff) &&		\
    252  1.30       eeh 			((vaddr_t)(framep)->t.tf_out[6] >		\
    253  1.30       eeh 				(vaddr_t)INTSTACK-0x7ff)) :		\
    254  1.30       eeh 			(((vaddr_t)(framep)->t.tf_out[6] <		\
    255  1.30       eeh 				(vaddr_t)EINTSTACK) &&			\
    256  1.30       eeh 			((vaddr_t)(framep)->t.tf_out[6] >		\
    257  1.30       eeh 				(vaddr_t)INTSTACK))))
    258   1.1       eeh 
    259   1.1       eeh 
    260  1.16       eeh extern struct intrhand soft01intr, soft01net, soft01clock;
    261  1.16       eeh 
    262  1.16       eeh void setsoftint __P((void));
    263  1.16       eeh void setsoftnet __P((void));
    264   1.1       eeh 
    265   1.1       eeh /*
    266   1.1       eeh  * Preempt the current process if in interrupt from user mode,
    267   1.1       eeh  * or after the current trap/syscall if in system mode.
    268   1.1       eeh  */
    269  1.24   thorpej #define	need_resched(ci)	(want_resched = 1, want_ast = 1)
    270   1.1       eeh 
    271   1.1       eeh /*
    272   1.1       eeh  * Give a profiling tick to the current process when the user profiling
    273   1.1       eeh  * buffer pages are invalid.  On the sparc, request an ast to send us
    274   1.1       eeh  * through trap(), marking the proc as needing a profiling tick.
    275   1.1       eeh  */
    276   1.1       eeh #define	need_proftick(p)	((p)->p_flag |= P_OWEUPC, want_ast = 1)
    277   1.1       eeh 
    278   1.1       eeh /*
    279   1.1       eeh  * Notify the current process (p) that it has a signal pending,
    280   1.1       eeh  * process as soon as possible.
    281   1.1       eeh  */
    282   1.1       eeh #define	signotify(p)		(want_ast = 1)
    283   1.1       eeh 
    284   1.1       eeh /*
    285   1.1       eeh  * Interrupt handler chains.  Interrupt handlers should return 0 for
    286   1.1       eeh  * ``not me'' or 1 (``I took care of it'').  intr_establish() inserts a
    287   1.1       eeh  * handler into the list.  The handler is called with its (single)
    288   1.1       eeh  * argument, or with a pointer to a clockframe if ih_arg is NULL.
    289   1.1       eeh  */
    290   1.1       eeh struct intrhand {
    291  1.18       mrg 	int			(*ih_fun) __P((void *));
    292  1.18       mrg 	void			*ih_arg;
    293  1.18       mrg 	short			ih_number;	/* interrupt number */
    294  1.18       mrg 						/* the H/W provides */
    295  1.23       eeh 	char			ih_pil;		/* interrupt priority */
    296  1.21       eeh 	struct intrhand		*ih_next;	/* global list */
    297  1.26       eeh 	struct intrhand		*ih_pending;	/* interrupt queued */
    298  1.18       mrg 	volatile u_int64_t	*ih_map;	/* Interrupt map reg */
    299  1.18       mrg 	volatile u_int64_t	*ih_clr;	/* clear interrupt reg */
    300   1.1       eeh };
    301  1.29       mrg extern struct intrhand *intrhand[];
    302   1.1       eeh extern struct intrhand *intrlev[MAXINTNUM];
    303   1.1       eeh 
    304   1.1       eeh void	intr_establish __P((int level, struct intrhand *));
    305   1.1       eeh 
    306  1.19       eeh /* cpu.c */
    307  1.42    petrov paddr_t	cpu_alloc	__P((void));
    308  1.42    petrov void	cpu_start	__P((int));
    309  1.42    petrov 
    310  1.44    petrov #define mp_pause_cpus()		sparc64_ipi_pause((void*)0)
    311  1.44    petrov #define mp_resume_cpus()	sparc64_ipi_resume_cpus()
    312  1.44    petrov 
    313   1.1       eeh /* disksubr.c */
    314   1.1       eeh struct dkbad;
    315   1.1       eeh int isbad __P((struct dkbad *bt, int, int, int));
    316   1.1       eeh /* machdep.c */
    317   1.1       eeh int	ldcontrolb __P((caddr_t));
    318   1.1       eeh void	dumpconf __P((void));
    319   1.1       eeh caddr_t	reserve_dumppages __P((caddr_t));
    320   1.1       eeh /* clock.c */
    321   1.1       eeh struct timeval;
    322   1.7       eeh int	tickintr __P((void *)); /* level 10 (tick) interrupt code */
    323   1.1       eeh int	clockintr __P((void *));/* level 10 (clock) interrupt code */
    324   1.1       eeh int	statintr __P((void *));	/* level 14 (statclock) interrupt code */
    325   1.1       eeh /* locore.s */
    326  1.14       eeh struct fpstate64;
    327  1.14       eeh void	savefpstate __P((struct fpstate64 *));
    328  1.14       eeh void	loadfpstate __P((struct fpstate64 *));
    329  1.25       eeh u_int64_t	probeget __P((paddr_t, int, int));
    330   1.9       eeh int	probeset __P((paddr_t, int, int, u_int64_t));
    331  1.42    petrov 
    332   1.1       eeh #define	 write_all_windows() __asm __volatile("flushw" : : )
    333   1.1       eeh #define	 write_user_windows() __asm __volatile("flushw" : : )
    334  1.42    petrov 
    335   1.1       eeh void 	proc_trampoline __P((void));
    336   1.1       eeh struct pcb;
    337   1.1       eeh void	snapshot __P((struct pcb *));
    338   1.1       eeh struct frame *getfp __P((void));
    339   1.1       eeh int	xldcontrolb __P((caddr_t, struct pcb *));
    340   1.1       eeh void	copywords __P((const void *, void *, size_t));
    341   1.1       eeh void	qcopy __P((const void *, void *, size_t));
    342   1.1       eeh void	qzero __P((void *, size_t));
    343   1.5       mrg void	switchtoctx __P((int));
    344   1.1       eeh /* locore2.c */
    345   1.1       eeh void	remrq __P((struct proc *));
    346   1.1       eeh /* trap.c */
    347  1.34   thorpej void	kill_user_windows __P((struct lwp *));
    348  1.34   thorpej int	rwindow_save __P((struct lwp *));
    349   1.1       eeh /* cons.c */
    350   1.1       eeh int	cnrom __P((void));
    351   1.1       eeh /* zs.c */
    352   1.1       eeh void zsconsole __P((struct tty *, int, int, void (**)(struct tty *, int)));
    353   1.1       eeh #ifdef KGDB
    354   1.1       eeh void zs_kgdb_init __P((void));
    355   1.1       eeh #endif
    356   1.1       eeh /* fb.c */
    357   1.1       eeh void	fb_unblank __P((void));
    358   1.1       eeh /* kgdb_stub.c */
    359   1.1       eeh #ifdef KGDB
    360   1.1       eeh void kgdb_attach __P((int (*)(void *), void (*)(void *, int), void *));
    361   1.1       eeh void kgdb_connect __P((int));
    362   1.1       eeh void kgdb_panic __P((void));
    363   1.1       eeh #endif
    364   1.5       mrg /* emul.c */
    365  1.34   thorpej int	fixalign __P((struct lwp *, struct trapframe64 *));
    366  1.14       eeh int	emulinstr __P((vaddr_t, struct trapframe64 *));
    367   1.1       eeh 
    368   1.1       eeh /*
    369   1.1       eeh  *
    370   1.1       eeh  * The SPARC has a Trap Base Register (TBR) which holds the upper 20 bits
    371   1.1       eeh  * of the trap vector table.  The next eight bits are supplied by the
    372   1.1       eeh  * hardware when the trap occurs, and the bottom four bits are always
    373   1.1       eeh  * zero (so that we can shove up to 16 bytes of executable code---exactly
    374   1.1       eeh  * four instructions---into each trap vector).
    375   1.1       eeh  *
    376   1.1       eeh  * The hardware allocates half the trap vectors to hardware and half to
    377   1.1       eeh  * software.
    378   1.1       eeh  *
    379   1.1       eeh  * Traps have priorities assigned (lower number => higher priority).
    380   1.1       eeh  */
    381   1.1       eeh 
    382   1.1       eeh struct trapvec {
    383   1.1       eeh 	int	tv_instr[8];		/* the eight instructions */
    384   1.1       eeh };
    385   1.1       eeh extern struct trapvec *trapbase;	/* the 256 vectors */
    386   1.1       eeh 
    387   1.1       eeh #endif /* _KERNEL */
    388   1.1       eeh #endif /* _CPU_H_ */
    389