cpu.h revision 1.16 1 /* $NetBSD: cpu.h,v 1.16 2000/03/16 02:36:58 eeh Exp $ */
2
3 /*
4 * Copyright (c) 1992, 1993
5 * The Regents of the University of California. All rights reserved.
6 *
7 * This software was developed by the Computer Systems Engineering group
8 * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9 * contributed to Berkeley.
10 *
11 * All advertising materials mentioning features or use of this software
12 * must display the following acknowledgement:
13 * This product includes software developed by the University of
14 * California, Lawrence Berkeley Laboratory.
15 *
16 * Redistribution and use in source and binary forms, with or without
17 * modification, are permitted provided that the following conditions
18 * are met:
19 * 1. Redistributions of source code must retain the above copyright
20 * notice, this list of conditions and the following disclaimer.
21 * 2. Redistributions in binary form must reproduce the above copyright
22 * notice, this list of conditions and the following disclaimer in the
23 * documentation and/or other materials provided with the distribution.
24 * 3. All advertising materials mentioning features or use of this software
25 * must display the following acknowledgement:
26 * This product includes software developed by the University of
27 * California, Berkeley and its contributors.
28 * 4. Neither the name of the University nor the names of its contributors
29 * may be used to endorse or promote products derived from this software
30 * without specific prior written permission.
31 *
32 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
33 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
34 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
35 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
36 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
37 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
38 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
39 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
40 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
41 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
42 * SUCH DAMAGE.
43 *
44 * @(#)cpu.h 8.4 (Berkeley) 1/5/94
45 */
46
47 #ifndef _CPU_H_
48 #define _CPU_H_
49
50 /*
51 * CTL_MACHDEP definitions.
52 */
53 #define CPU_BOOTED_KERNEL 1 /* string: booted kernel name */
54 #define CPU_MAXID 2 /* number of valid machdep ids */
55
56 #define CTL_MACHDEP_NAMES { \
57 { 0, 0 }, \
58 { "booted_kernel", CTLTYPE_STRING }, \
59 }
60
61 #ifdef _KERNEL
62 /*
63 * Exported definitions unique to SPARC cpu support.
64 */
65
66 #include <machine/psl.h>
67 #include <machine/reg.h>
68 #include <machine/intr.h>
69 #include <sparc64/sparc64/intreg.h>
70
71 /*
72 * definitions of cpu-dependent requirements
73 * referenced in generic code
74 */
75 #define cpu_swapin(p) /* nothing */
76 #define cpu_swapout(p) /* nothing */
77 #define cpu_wait(p) /* nothing */
78 #define cpu_number() 0
79
80 /*
81 * Arguments to hardclock, softclock and gatherstats encapsulate the
82 * previous machine state in an opaque clockframe. The ipl is here
83 * as well for strayintr (see locore.s:interrupt and intr.c:strayintr).
84 * Note that CLKF_INTR is valid only if CLKF_USERMODE is false.
85 */
86 extern int intstack[];
87 extern int eintstack[];
88 struct clockframe {
89 struct trapframe64 t;
90 };
91
92 #define CLKF_USERMODE(framep) (((framep)->t.tf_tstate & TSTATE_PRIV) == 0)
93 #define CLKF_BASEPRI(framep) (((framep)->t.tf_oldpil) == 0)
94 #define CLKF_PC(framep) ((framep)->t.tf_pc)
95 #define CLKF_INTR(framep) ((!CLKF_USERMODE(framep))&&\
96 (((framep)->t.tf_kstack < (u_int)eintstack)&&\
97 ((framep)->t.tf_kstack > (u_int)intstack)))
98
99 /*
100 * Software interrupt request `register'.
101 */
102 union sir {
103 int sir_any;
104 char sir_which[4];
105 } sir;
106
107 #define SIR_NET 0
108 #define SIR_CLOCK 1
109
110 extern struct intrhand soft01intr, soft01net, soft01clock;
111
112 #if 0
113 #define setsoftint() send_softint(-1, IPL_SOFTINT, &soft01intr)
114 #define setsoftnet() send_softint(-1, IPL_SOFTNET, &soft01net)
115 #define setsoftclock() send_softint(-1, IPL_SOFTCLOCK, &soft01clock)
116 #else
117 void setsoftint __P((void));
118 void setsoftnet __P((void));
119 void setsoftclock __P((void));
120 #endif
121
122 int want_ast;
123
124 /*
125 * Preempt the current process if in interrupt from user mode,
126 * or after the current trap/syscall if in system mode.
127 */
128 int want_resched; /* resched() was called */
129 #define need_resched() (want_resched = 1, want_ast = 1)
130
131 /*
132 * Give a profiling tick to the current process when the user profiling
133 * buffer pages are invalid. On the sparc, request an ast to send us
134 * through trap(), marking the proc as needing a profiling tick.
135 */
136 #define need_proftick(p) ((p)->p_flag |= P_OWEUPC, want_ast = 1)
137
138 /*
139 * Notify the current process (p) that it has a signal pending,
140 * process as soon as possible.
141 */
142 #define signotify(p) (want_ast = 1)
143
144 /*
145 * Only one process may own the FPU state.
146 *
147 * XXX this must be per-cpu (eventually)
148 */
149 struct proc *fpproc; /* FPU owner */
150 int foundfpu; /* true => we have an FPU */
151
152 /*
153 * Interrupt handler chains. Interrupt handlers should return 0 for
154 * ``not me'' or 1 (``I took care of it''). intr_establish() inserts a
155 * handler into the list. The handler is called with its (single)
156 * argument, or with a pointer to a clockframe if ih_arg is NULL.
157 */
158 struct intrhand {
159 int (*ih_fun) __P((void *));
160 void *ih_arg;
161 short ih_number; /* interrupt number the H/W provides */
162 short ih_pil; /* interrupt priority */
163 struct intrhand *ih_next;
164 u_int64_t *ih_map; /* Interrupt map register */
165 u_int64_t *ih_clr; /* clear interrupt register */
166 };
167 extern struct intrhand *intrhand[15];
168 extern struct intrhand *intrlev[MAXINTNUM];
169
170 void intr_establish __P((int level, struct intrhand *));
171
172 /* disksubr.c */
173 struct dkbad;
174 int isbad __P((struct dkbad *bt, int, int, int));
175 /* machdep.c */
176 int ldcontrolb __P((caddr_t));
177 void dumpconf __P((void));
178 caddr_t reserve_dumppages __P((caddr_t));
179 /* clock.c */
180 struct timeval;
181 int tickintr __P((void *)); /* level 10 (tick) interrupt code */
182 int clockintr __P((void *));/* level 10 (clock) interrupt code */
183 int statintr __P((void *)); /* level 14 (statclock) interrupt code */
184 /* locore.s */
185 struct fpstate64;
186 void savefpstate __P((struct fpstate64 *));
187 void loadfpstate __P((struct fpstate64 *));
188 int probeget __P((paddr_t, int, int));
189 int probeset __P((paddr_t, int, int, u_int64_t));
190 #if 0
191 void write_all_windows __P((void));
192 void write_user_windows __P((void));
193 #else
194 #define write_all_windows() __asm __volatile("flushw" : : )
195 #define write_user_windows() __asm __volatile("flushw" : : )
196 #endif
197 void proc_trampoline __P((void));
198 struct pcb;
199 void snapshot __P((struct pcb *));
200 struct frame *getfp __P((void));
201 int xldcontrolb __P((caddr_t, struct pcb *));
202 void copywords __P((const void *, void *, size_t));
203 void qcopy __P((const void *, void *, size_t));
204 void qzero __P((void *, size_t));
205 void switchtoctx __P((int));
206 /* locore2.c */
207 void remrq __P((struct proc *));
208 /* trap.c */
209 void kill_user_windows __P((struct proc *));
210 int rwindow_save __P((struct proc *));
211 void child_return __P((void *));
212 /* amd7930intr.s */
213 void amd7930_trap __P((void));
214 /* cons.c */
215 int cnrom __P((void));
216 /* zs.c */
217 void zsconsole __P((struct tty *, int, int, void (**)(struct tty *, int)));
218 #ifdef KGDB
219 void zs_kgdb_init __P((void));
220 #endif
221 /* fb.c */
222 void fb_unblank __P((void));
223 /* kgdb_stub.c */
224 #ifdef KGDB
225 void kgdb_attach __P((int (*)(void *), void (*)(void *, int), void *));
226 void kgdb_connect __P((int));
227 void kgdb_panic __P((void));
228 #endif
229 /* emul.c */
230 int fixalign __P((struct proc *, struct trapframe64 *));
231 int emulinstr __P((vaddr_t, struct trapframe64 *));
232
233 /*
234 *
235 * The SPARC has a Trap Base Register (TBR) which holds the upper 20 bits
236 * of the trap vector table. The next eight bits are supplied by the
237 * hardware when the trap occurs, and the bottom four bits are always
238 * zero (so that we can shove up to 16 bytes of executable code---exactly
239 * four instructions---into each trap vector).
240 *
241 * The hardware allocates half the trap vectors to hardware and half to
242 * software.
243 *
244 * Traps have priorities assigned (lower number => higher priority).
245 */
246
247 struct trapvec {
248 int tv_instr[8]; /* the eight instructions */
249 };
250 extern struct trapvec *trapbase; /* the 256 vectors */
251
252 extern void wzero __P((void *, u_int));
253 extern void wcopy __P((const void *, void *, u_int));
254
255 #endif /* _KERNEL */
256 #endif /* _CPU_H_ */
257