Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.55
      1 /*	$NetBSD: cpu.h,v 1.55 2006/09/13 11:35:53 mrg Exp $ */
      2 
      3 /*
      4  * Copyright (c) 1992, 1993
      5  *	The Regents of the University of California.  All rights reserved.
      6  *
      7  * This software was developed by the Computer Systems Engineering group
      8  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9  * contributed to Berkeley.
     10  *
     11  * All advertising materials mentioning features or use of this software
     12  * must display the following acknowledgement:
     13  *	This product includes software developed by the University of
     14  *	California, Lawrence Berkeley Laboratory.
     15  *
     16  * Redistribution and use in source and binary forms, with or without
     17  * modification, are permitted provided that the following conditions
     18  * are met:
     19  * 1. Redistributions of source code must retain the above copyright
     20  *    notice, this list of conditions and the following disclaimer.
     21  * 2. Redistributions in binary form must reproduce the above copyright
     22  *    notice, this list of conditions and the following disclaimer in the
     23  *    documentation and/or other materials provided with the distribution.
     24  * 3. Neither the name of the University nor the names of its contributors
     25  *    may be used to endorse or promote products derived from this software
     26  *    without specific prior written permission.
     27  *
     28  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38  * SUCH DAMAGE.
     39  *
     40  *	@(#)cpu.h	8.4 (Berkeley) 1/5/94
     41  */
     42 
     43 #ifndef _CPU_H_
     44 #define _CPU_H_
     45 
     46 /*
     47  * CTL_MACHDEP definitions.
     48  */
     49 #define	CPU_BOOTED_KERNEL	1	/* string: booted kernel name */
     50 #define	CPU_BOOTED_DEVICE	2	/* string: device booted from */
     51 #define	CPU_BOOT_ARGS		3	/* string: args booted with */
     52 #define	CPU_ARCH		4	/* integer: cpu architecture version */
     53 #define	CPU_MAXID		5	/* number of valid machdep ids */
     54 
     55 #define	CTL_MACHDEP_NAMES {			\
     56 	{ 0, 0 },				\
     57 	{ "booted_kernel", CTLTYPE_STRING },	\
     58 	{ "booted_device", CTLTYPE_STRING },	\
     59 	{ "boot_args", CTLTYPE_STRING },	\
     60 	{ "cpu_arch", CTLTYPE_INT },		\
     61 }
     62 
     63 #ifdef _KERNEL
     64 /*
     65  * Exported definitions unique to SPARC cpu support.
     66  */
     67 
     68 #if defined(_KERNEL_OPT)
     69 #include "opt_multiprocessor.h"
     70 #include "opt_lockdebug.h"
     71 #endif
     72 
     73 #include <machine/psl.h>
     74 #include <machine/reg.h>
     75 #include <machine/intr.h>
     76 #include <machine/cpuset.h>
     77 #include <sparc64/sparc64/intreg.h>
     78 
     79 #include <sys/cpu_data.h>
     80 /*
     81  * The cpu_info structure is part of a 64KB structure mapped both the kernel
     82  * pmap and a single locked TTE a CPUINFO_VA for that particular processor.
     83  * Each processor's cpu_info is accessible at CPUINFO_VA only for that
     84  * processor.  Other processors can access that through an additional mapping
     85  * in the kernel pmap.
     86  *
     87  * The 64KB page contains:
     88  *
     89  * cpu_info
     90  * interrupt stack (all remaining space)
     91  * idle PCB
     92  * idle stack (STACKSPACE - sizeof(PCB))
     93  * 32KB TSB
     94  */
     95 
     96 struct cpu_info {
     97 
     98 	/*
     99 	 * SPARC cpu_info structures live at two VAs: one global
    100 	 * VA (so each CPU can access any other CPU's cpu_info)
    101 	 * and an alias VA CPUINFO_VA which is the same on each
    102 	 * CPU and maps to that CPU's cpu_info.  Since the alias
    103 	 * CPUINFO_VA is how we locate our cpu_info, we have to
    104 	 * self-reference the global VA so that we can return it
    105 	 * in the curcpu() macro.
    106 	 */
    107 	struct cpu_info * volatile ci_self;
    108 
    109 	/* Most important fields first */
    110 	struct lwp		*ci_curlwp;
    111 	struct pcb		*ci_cpcb;
    112 	struct cpu_info		*ci_next;
    113 
    114 	struct lwp		*ci_fplwp;
    115 
    116 	void			*ci_eintstack;
    117 	struct pcb		*ci_idle_u;
    118 
    119 	/* Spinning up the CPU */
    120 	void			(*ci_spinup)(void);
    121 	void			*ci_initstack;
    122 	paddr_t			ci_paddr;
    123 
    124 	int			ci_number;
    125 	int			ci_upaid;
    126 	int			ci_cpuid;
    127 
    128 	/* CPU PROM information. */
    129 	u_int			ci_node;
    130 
    131 	int			ci_flags;
    132 	int			ci_want_ast;
    133 	int			ci_want_resched;
    134 
    135 	struct cpu_data		ci_data;	/* MI per-cpu data */
    136 
    137 	volatile void		*ci_ddb_regs;	/* DDB regs */
    138 };
    139 
    140 #define CPUF_PRIMARY	1
    141 
    142 /*
    143  * CPU boot arguments. Used by secondary CPUs at the bootstrap time.
    144  */
    145 struct cpu_bootargs {
    146 	u_int	cb_node;	/* PROM CPU node */
    147 	volatile int cb_flags;
    148 
    149 	vaddr_t cb_ktext;
    150 	paddr_t cb_ktextp;
    151 	vaddr_t cb_ektext;
    152 
    153 	vaddr_t cb_kdata;
    154 	paddr_t cb_kdatap;
    155 	vaddr_t cb_ekdata;
    156 
    157 	paddr_t	cb_cpuinfo;
    158 
    159 	void	*cb_initstack;
    160 };
    161 
    162 extern struct cpu_bootargs *cpu_args;
    163 
    164 extern int sparc_ncpus;
    165 extern struct cpu_info *cpus;
    166 
    167 #define	curcpu()	(((struct cpu_info *)CPUINFO_VA)->ci_self)
    168 #define	cpu_number()	(curcpu()->ci_number)
    169 #define	CPU_IS_PRIMARY(ci)	((ci)->ci_flags & CPUF_PRIMARY)
    170 
    171 #define CPU_INFO_ITERATOR		int
    172 #define CPU_INFO_FOREACH(cii, ci)	cii = 0, ci = cpus; ci != NULL; \
    173 					ci = ci->ci_next
    174 
    175 #define curlwp		curcpu()->ci_curlwp
    176 #define fplwp		curcpu()->ci_fplwp
    177 #define curpcb		curcpu()->ci_cpcb
    178 
    179 #define want_ast	curcpu()->ci_want_ast
    180 #define want_resched	curcpu()->ci_want_resched
    181 
    182 /*
    183  * definitions of cpu-dependent requirements
    184  * referenced in generic code
    185  */
    186 #define	cpu_swapin(p)	/* nothing */
    187 #define	cpu_swapout(p)	/* nothing */
    188 #define	cpu_wait(p)	/* nothing */
    189 void cpu_proc_fork(struct proc *, struct proc *);
    190 
    191 #if defined(MULTIPROCESSOR)
    192 extern vaddr_t cpu_spinup_trampoline;
    193 
    194 extern  char   *mp_tramp_code;
    195 extern  u_long  mp_tramp_code_len;
    196 extern  u_long  mp_tramp_tlb_slots;
    197 extern  u_long  mp_tramp_func;
    198 extern  u_long  mp_tramp_ci;
    199 
    200 void	cpu_hatch(void);
    201 void	cpu_boot_secondary_processors(void);
    202 #endif
    203 
    204 extern uint64_t cpu_clockrate[];
    205 
    206 /*
    207  * Arguments to hardclock, softclock and gatherstats encapsulate the
    208  * previous machine state in an opaque clockframe.  The ipl is here
    209  * as well for strayintr (see locore.s:interrupt and intr.c:strayintr).
    210  * Note that CLKF_INTR is valid only if CLKF_USERMODE is false.
    211  */
    212 extern int intstack[];
    213 extern int eintstack[];
    214 struct clockframe {
    215 	struct trapframe64 t;
    216 };
    217 
    218 #define	CLKF_USERMODE(framep)	(((framep)->t.tf_tstate & TSTATE_PRIV) == 0)
    219 /*
    220  * XXX Disable CLKF_BASEPRI() for now.  If we use a counter-timer for
    221  * the clock, the interrupt remains blocked until the interrupt handler
    222  * returns and we write to the clear interrupt register.  If we use
    223  * %tick for the clock, we could get multiple interrupts, but the
    224  * currently enabled INTR_INTERLOCK will prevent the interrupt from being
    225  * posted twice anyway.
    226  *
    227  * Switching to %tick for all machines and disabling INTR_INTERLOCK
    228  * in locore.s would allow us to take advantage of CLKF_BASEPRI().
    229  */
    230 #if 0
    231 #define	CLKF_BASEPRI(framep)	(((framep)->t.tf_oldpil) == 0)
    232 #else
    233 #define	CLKF_BASEPRI(framep)	(0)
    234 #endif
    235 #define	CLKF_PC(framep)		((framep)->t.tf_pc)
    236 /* Since some files in sys/kern do not know BIAS, I'm using 0x7ff here */
    237 #define	CLKF_INTR(framep)						\
    238 	((!CLKF_USERMODE(framep))&&					\
    239 		(((framep)->t.tf_out[6] & 1 ) ?				\
    240 			(((vaddr_t)(framep)->t.tf_out[6] <		\
    241 				(vaddr_t)EINTSTACK-0x7ff) &&		\
    242 			((vaddr_t)(framep)->t.tf_out[6] >		\
    243 				(vaddr_t)INTSTACK-0x7ff)) :		\
    244 			(((vaddr_t)(framep)->t.tf_out[6] <		\
    245 				(vaddr_t)EINTSTACK) &&			\
    246 			((vaddr_t)(framep)->t.tf_out[6] >		\
    247 				(vaddr_t)INTSTACK))))
    248 
    249 
    250 extern struct intrhand soft01intr, soft01net, soft01clock;
    251 
    252 void setsoftint(void);
    253 void setsoftnet(void);
    254 
    255 /*
    256  * Preempt the current process if in interrupt from user mode,
    257  * or after the current trap/syscall if in system mode.
    258  */
    259 #define	need_resched(ci)	(want_resched = 1, want_ast = 1)
    260 
    261 /*
    262  * Give a profiling tick to the current process when the user profiling
    263  * buffer pages are invalid.  On the sparc, request an ast to send us
    264  * through trap(), marking the proc as needing a profiling tick.
    265  */
    266 #define	need_proftick(p)	((p)->p_flag |= P_OWEUPC, want_ast = 1)
    267 
    268 /*
    269  * Notify the current process (p) that it has a signal pending,
    270  * process as soon as possible.
    271  */
    272 #define	signotify(p)		(want_ast = 1)
    273 
    274 /*
    275  * Interrupt handler chains.  Interrupt handlers should return 0 for
    276  * ``not me'' or 1 (``I took care of it'').  intr_establish() inserts a
    277  * handler into the list.  The handler is called with its (single)
    278  * argument, or with a pointer to a clockframe if ih_arg is NULL.
    279  */
    280 struct intrhand {
    281 	int			(*ih_fun)(void *);
    282 	void			*ih_arg;
    283 	short			ih_number;	/* interrupt number */
    284 						/* the H/W provides */
    285 	char			ih_pil;		/* interrupt priority */
    286 	struct intrhand		*ih_next;	/* global list */
    287 	struct intrhand		*ih_pending;	/* interrupt queued */
    288 	volatile uint64_t	*ih_map;	/* Interrupt map reg */
    289 	volatile uint64_t	*ih_clr;	/* clear interrupt reg */
    290 };
    291 extern struct intrhand *intrhand[];
    292 extern struct intrhand *intrlev[MAXINTNUM];
    293 
    294 void	intr_establish(int level, struct intrhand *);
    295 
    296 /* disksubr.c */
    297 struct dkbad;
    298 int isbad(struct dkbad *bt, int, int, int);
    299 /* machdep.c */
    300 caddr_t	reserve_dumppages(caddr_t);
    301 /* clock.c */
    302 struct timeval;
    303 int	tickintr(void *);	/* level 10 (tick) interrupt code */
    304 int	clockintr(void *);	/* level 10 (clock) interrupt code */
    305 int	statintr(void *);	/* level 14 (statclock) interrupt code */
    306 /* locore.s */
    307 struct fpstate64;
    308 void	savefpstate(struct fpstate64 *);
    309 void	loadfpstate(struct fpstate64 *);
    310 uint64_t	probeget(paddr_t, int, int);
    311 int	probeset(paddr_t, int, int, uint64_t);
    312 
    313 #define	 write_all_windows() __asm volatile("flushw" : : )
    314 #define	 write_user_windows() __asm volatile("flushw" : : )
    315 
    316 void 	proc_trampoline(void);
    317 struct pcb;
    318 void	snapshot(struct pcb *);
    319 struct frame *getfp(void);
    320 void	switchtoctx(int);
    321 /* trap.c */
    322 void	kill_user_windows(struct lwp *);
    323 int	rwindow_save(struct lwp *);
    324 /* cons.c */
    325 int	cnrom(void);
    326 /* zs.c */
    327 void zsconsole(struct tty *, int, int, void (**)(struct tty *, int));
    328 #ifdef KGDB
    329 void zs_kgdb_init(void);
    330 #endif
    331 /* fb.c */
    332 void	fb_unblank(void);
    333 /* kgdb_stub.c */
    334 #ifdef KGDB
    335 void kgdb_attach(int (*)(void *), void (*)(void *, int), void *);
    336 void kgdb_connect(int);
    337 void kgdb_panic(void);
    338 #endif
    339 /* emul.c */
    340 int	fixalign(struct lwp *, struct trapframe64 *);
    341 int	emulinstr(vaddr_t, struct trapframe64 *);
    342 
    343 /*
    344  *
    345  * The SPARC has a Trap Base Register (TBR) which holds the upper 20 bits
    346  * of the trap vector table.  The next eight bits are supplied by the
    347  * hardware when the trap occurs, and the bottom four bits are always
    348  * zero (so that we can shove up to 16 bytes of executable code---exactly
    349  * four instructions---into each trap vector).
    350  *
    351  * The hardware allocates half the trap vectors to hardware and half to
    352  * software.
    353  *
    354  * Traps have priorities assigned (lower number => higher priority).
    355  */
    356 
    357 struct trapvec {
    358 	int	tv_instr[8];		/* the eight instructions */
    359 };
    360 extern struct trapvec *trapbase;	/* the 256 vectors */
    361 
    362 #endif /* _KERNEL */
    363 #endif /* _CPU_H_ */
    364