ctlreg.h revision 1.12 1 1.12 mrg /* $NetBSD: ctlreg.h,v 1.12 1999/06/08 10:35:36 mrg Exp $ */
2 1.1 eeh
3 1.1 eeh /*
4 1.11 eeh * Copyright (c) 1996-1999 Eduardo Horvath
5 1.1 eeh *
6 1.1 eeh * Redistribution and use in source and binary forms, with or without
7 1.1 eeh * modification, are permitted provided that the following conditions
8 1.1 eeh * are met:
9 1.1 eeh * 1. Redistributions of source code must retain the above copyright
10 1.1 eeh * notice, this list of conditions and the following disclaimer.
11 1.11 eeh *
12 1.11 eeh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND
13 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
14 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
15 1.11 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE
16 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
17 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
18 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
19 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
20 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
21 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
22 1.1 eeh * SUCH DAMAGE.
23 1.1 eeh *
24 1.1 eeh */
25 1.1 eeh
26 1.1 eeh /*
27 1.1 eeh * Sun 4u control registers. (includes address space definitions
28 1.1 eeh * and some registers in control space).
29 1.1 eeh */
30 1.1 eeh
31 1.1 eeh /*
32 1.1 eeh * The Alternate address spaces.
33 1.1 eeh *
34 1.1 eeh * 0x00-0x7f are privileged
35 1.1 eeh * 0x80-0xff can be used by users
36 1.1 eeh */
37 1.1 eeh
38 1.1 eeh #define ASI_LITTLE 0x08 /* This bit should make an ASI little endian */
39 1.1 eeh
40 1.1 eeh #define ASI_NUCLEUS 0x04 /* [4u] kernel address space */
41 1.1 eeh #define ASI_NUCLEUS_LITTLE 0x0c /* [4u] kernel address space, little endian */
42 1.1 eeh
43 1.1 eeh #define ASI_AS_IF_USER_PRIMARY 0x10 /* [4u] primary user address space */
44 1.1 eeh #define ASI_AS_IF_USER_SECONDARY 0x11 /* [4u] secondary user address space */
45 1.1 eeh
46 1.1 eeh #define ASI_PHYS_CACHED 0x14 /* [4u] MMU bypass to main memory */
47 1.1 eeh #define ASI_PHYS_NON_CACHED 0x15 /* [4u] MMU bypass to I/O location */
48 1.1 eeh
49 1.1 eeh #define ASI_AS_IF_USER_PRIMARY_LITTLE 0x18 /* [4u] primary user address space, little endian */
50 1.1 eeh #define ASI_AS_IF_USER_SECONDARY_LITTIE 0x19 /* [4u] secondary user address space, little endian */
51 1.1 eeh
52 1.1 eeh #define ASI_PHYS_CACHED_LITTLE 0x1c /* [4u] MMU bypass to main memory, little endian */
53 1.1 eeh #define ASI_PHYS_NON_CACHED_LITTLE 0x1d /* [4u] MMU bypass to I/O location, little endian */
54 1.1 eeh
55 1.1 eeh #define ASI_NUCLEUS_QUAD_LDD 0x24 /* [4u] use w/LDDA to load 128-bit item */
56 1.1 eeh #define ASI_NUCLEUS_QUAD_LDD_LITTLE 0x2c /* [4u] use w/LDDA to load 128-bit item, little endian */
57 1.1 eeh
58 1.1 eeh #define ASI_FLUSH_D_PAGE_PRIMARY 0x38 /* [4u] flush D-cache page using primary context */
59 1.1 eeh #define ASI_FLUSH_D_PAGE_SECONDARY 0x39 /* [4u] flush D-cache page using secondary context */
60 1.1 eeh #define ASI_FLUSH_D_CTX_PRIMARY 0x3a /* [4u] flush D-cache context using primary context */
61 1.1 eeh #define ASI_FLUSH_D_CTX_SECONDARY 0x3b /* [4u] flush D-cache context using secondary context */
62 1.6 eeh
63 1.6 eeh #define ASI_LSU_CONTROL_REGISTER 0x45 /* [4u] load/store unit control register */
64 1.6 eeh
65 1.1 eeh #define ASI_DCACHE_DATA 0x46 /* [4u] diagnostic access to D-cache data RAM */
66 1.1 eeh #define ASI_DCACHE_TAG 0x47 /* [4u] diagnostic access to D-cache tag RAM */
67 1.1 eeh
68 1.1 eeh #define ASI_INTR_DISPATCH_STATUS 0x48 /* [4u] interrupt dispatch status register */
69 1.1 eeh #define ASI_INTR_RECEIVE 0x49 /* [4u] interrupt receive status register */
70 1.1 eeh #define ASI_MID_REG 0x4a /* [4u] hardware config and MID */
71 1.1 eeh #define ASI_ERROR_EN_REG 0x4b /* [4u] asynchronous error enables */
72 1.1 eeh #define ASI_AFSR 0x4c /* [4u] asynchronous fault status register */
73 1.1 eeh #define ASI_AFAR 0x4d /* [4u] asynchronous fault address register */
74 1.1 eeh
75 1.1 eeh #define ASI_ICACHE_DATA 0x66 /* [4u] diagnostic access to D-cache data RAM */
76 1.1 eeh #define ASI_ICACHE_TAG 0x67 /* [4u] diagnostic access to D-cache tag RAM */
77 1.1 eeh #define ASI_FLUSH_I_PAGE_PRIMARY 0x68 /* [4u] flush D-cache page using primary context */
78 1.1 eeh #define ASI_FLUSH_I_PAGE_SECONDARY 0x69 /* [4u] flush D-cache page using secondary context */
79 1.1 eeh #define ASI_FLUSH_I_CTX_PRIMARY 0x6a /* [4u] flush D-cache context using primary context */
80 1.1 eeh #define ASI_FLUSH_I_CTX_SECONDARY 0x6b /* [4u] flush D-cache context using secondary context */
81 1.1 eeh
82 1.1 eeh #define ASI_BLOCK_AS_IF_USER_PRIMARY 0x70 /* [4u] primary user address space, block loads/stores */
83 1.1 eeh #define ASI_BLOCK_AS_IF_USER_SECONDARY 0x71 /* [4u] secondary user address space, block loads/stores */
84 1.1 eeh
85 1.1 eeh #define ASI_ECACHE_DIAG 0x76 /* [4u] diag access to E-cache tag and data */
86 1.1 eeh #define ASI_DATAPATH_ERR_REG_WRITE 0x77 /* [4u] ASI is reused */
87 1.1 eeh
88 1.1 eeh #define ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE 0x78 /* [4u] primary user address space, block loads/stores */
89 1.1 eeh #define ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE 0x79 /* [4u] secondary user address space, block loads/stores */
90 1.1 eeh
91 1.1 eeh #define ASI_INTERRUPT_RECEIVE_DATA 0x7f /* [4u] interrupt receive data registers {0,1,2} */
92 1.1 eeh #define ASI_DATAPATH_ERR_REG_READ 0x7f /* [4u] read access to datapath error registers (ASI reused) */
93 1.1 eeh
94 1.1 eeh #define ASI_PRIMARY 0x80 /* [4u] primary address space */
95 1.1 eeh #define ASI_SECONDARY 0x81 /* [4u] secondary address space */
96 1.1 eeh #define ASI_PRIMARY_NO_FAULT 0x82 /* [4u] primary address space, no fault */
97 1.1 eeh #define ASI_SECONDARY_NO_FAULT 0x83 /* [4u] secondary address space, no fault */
98 1.1 eeh
99 1.1 eeh #define ASI_PRIMARY_LITTLE 0x88 /* [4u] primary address space, little endian */
100 1.1 eeh #define ASI_SECONDARY_LITTLE 0x89 /* [4u] secondary address space, little endian */
101 1.1 eeh #define ASI_PRIMARY_NO_FAULT_LITTLE 0x8a /* [4u] primary address space, no fault, little endian */
102 1.1 eeh #define ASI_SECONDARY_NO_FAULT_LITTLE 0x8b /* [4u] secondary address space, no fault, little endian */
103 1.1 eeh
104 1.1 eeh #define ASI_PST8_PRIMARY 0xc0 /* [VIS] Eight 8-bit partial store, primary */
105 1.1 eeh #define ASI_PST8_SECONDARY 0xc1 /* [VIS] Eight 8-bit partial store, secondary */
106 1.1 eeh #define ASI_PST16_PRIMARY 0xc2 /* [VIS] Four 16-bit partial store, primary */
107 1.1 eeh #define ASI_PST16_SECONDARY 0xc3 /* [VIS] Fout 16-bit partial store, secondary */
108 1.1 eeh #define ASI_PST32_PRIMARY 0xc4 /* [VIS] Two 32-bit partial store, primary */
109 1.1 eeh #define ASI_PST32_SECONDARY 0xc5 /* [VIS] Two 32-bit partial store, secondary */
110 1.1 eeh
111 1.1 eeh #define ASI_PST8_PRIMARY_LITTLE 0xc8 /* [VIS] Eight 8-bit partial store, primary, little endian */
112 1.1 eeh #define ASI_PST8_SECONDARY_LITTLE 0xc9 /* [VIS] Eight 8-bit partial store, secondary, little endian */
113 1.1 eeh #define ASI_PST16_PRIMARY_LITTLE 0xca /* [VIS] Four 16-bit partial store, primary, little endian */
114 1.1 eeh #define ASI_PST16_SECONDARY_LITTLE 0xcb /* [VIS] Fout 16-bit partial store, secondary, little endian */
115 1.1 eeh #define ASI_PST32_PRIMARY_LITTLE 0xcc /* [VIS] Two 32-bit partial store, primary, little endian */
116 1.1 eeh #define ASI_PST32_SECONDARY_LITTLE 0xcd /* [VIS] Two 32-bit partial store, secondary, little endian */
117 1.1 eeh
118 1.1 eeh #define ASI_FL8_PRIMARY 0xd0 /* [VIS] One 8-bit load/store floating, primary */
119 1.1 eeh #define ASI_FL8_SECONDARY 0xd1 /* [VIS] One 8-bit load/store floating, secondary */
120 1.1 eeh #define ASI_FL16_PRIMARY 0xd2 /* [VIS] One 16-bit load/store floating, primary */
121 1.1 eeh #define ASI_FL16_SECONDARY 0xd3 /* [VIS] One 16-bit load/store floating, secondary */
122 1.1 eeh
123 1.1 eeh #define ASI_FL8_PRIMARY_LITTLE 0xd8 /* [VIS] One 8-bit load/store floating, primary, little endian */
124 1.1 eeh #define ASI_FL8_SECONDARY_LITTLE 0xd9 /* [VIS] One 8-bit load/store floating, secondary, little endian */
125 1.1 eeh #define ASI_FL16_PRIMARY_LITTLE 0xda /* [VIS] One 16-bit load/store floating, primary, little endian */
126 1.1 eeh #define ASI_FL16_SECONDARY_LITTLE 0xdb /* [VIS] One 16-bit load/store floating, secondary, little endian */
127 1.1 eeh
128 1.1 eeh #define ASI_BLOCK_COMMIT_PRIMARY 0xe0 /* [4u] block store with commit, primary */
129 1.1 eeh #define ASI_BLOCK_COMMIT_SECONDARY 0xe1 /* [4u] block store with commit, secondary */
130 1.1 eeh #define ASI_BLOCK_PRIMARY 0xf0 /* [4u] block load/store, primary */
131 1.1 eeh #define ASI_BLOCK_SECONDARY 0xf1 /* [4u] block load/store, secondary */
132 1.1 eeh #define ASI_BLOCK_PRIMARY_LITTLE 0xf8 /* [4u] block load/store, primary, little endian */
133 1.1 eeh #define ASI_BLOCK_SECONDARY_LITTLE 0xf9 /* [4u] block load/store, secondary, little endian */
134 1.1 eeh
135 1.1 eeh
136 1.1 eeh /*
137 1.1 eeh * These are the shorter names used by Solaris
138 1.1 eeh */
139 1.1 eeh
140 1.1 eeh #define ASI_N ASI_NUCLEUS
141 1.1 eeh #define ASI_NL ASI_NUCLEUS_LITTLE
142 1.1 eeh #define ASI_AIUP ASI_AS_IF_USER_PRIMARY
143 1.1 eeh #define ASI_AIUS ASI_AS_IF_USER_SECONDARY
144 1.1 eeh #define ASI_AIUPL ASI_AS_IF_USER_PRIMARY_LITTLE
145 1.1 eeh #define ASI_AIUSL ASI_AS_IF_USER_SECONDARY_LITTLE
146 1.1 eeh #define ASI_P ASI_PRIMARY
147 1.1 eeh #define ASI_S ASI_SECONDARY
148 1.1 eeh #define ASI_PNF ASI_PRIMARY_NO_FAULT
149 1.1 eeh #define ASI_SNF ASI_SECONDARY_NO_FAULT
150 1.1 eeh #define ASI_PL ASI_PRIMARY_LITTLE
151 1.1 eeh #define ASI_SL ASI_SECONDARY_LITTLE
152 1.1 eeh #define ASI_PNFL ASI_PRIMARY_NO_FAULT_LITTLE
153 1.1 eeh #define ASI_SNFL ASI_SECONDARY_NO_FAULT_LITTLE
154 1.1 eeh #define ASI_BLK_AIUP ASI_BLOCK_AS_IF_USER_PRIMARY
155 1.1 eeh #define ASI_BLK_AIUPL ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE
156 1.1 eeh #define ASI_BLK_AIUS ASI_BLOCK_AS_IF_USER_SECONDARY
157 1.1 eeh #define ASI_BLK_AIUSL ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE
158 1.1 eeh #define ASI_BLK_COMMIT_P ASI_BLOCK_COMMIT_PRIMARY
159 1.1 eeh #define ASI_BLK_COMMIT_PRIMARY ASI_BLOCK_COMMIT_PRIMARY
160 1.1 eeh #define ASI_BLK_COMMIT_S ASI_BLOCK_COMMIT_SECONDARY
161 1.1 eeh #define ASI_BLK_COMMIT_SECONDARY ASI_BLOCK_COMMIT_SECONDARY
162 1.1 eeh #define ASI_BLK_P ASI_BLOCK_PRIMARY
163 1.1 eeh #define ASI_BLK_PL ASI_BLOCK_PRIMARY_LITTLE
164 1.1 eeh #define ASI_BLK_S ASI_BLOCK_SECONDARY
165 1.1 eeh #define ASI_BLK_SL ASI_BLOCK_SECONDARY_LITTLE
166 1.1 eeh
167 1.1 eeh /*
168 1.1 eeh * The following are 4u control registers
169 1.1 eeh */
170 1.1 eeh
171 1.1 eeh /*
172 1.1 eeh * [4u] MMU and Cache Control Register (MCCR)
173 1.1 eeh * use ASI = 0x45
174 1.1 eeh */
175 1.6 eeh #define ASI_MCCR ASI_LSU_CONTROL_REGISTER
176 1.1 eeh #define MCCR 0x00
177 1.1 eeh
178 1.1 eeh /* MCCR Bits and their meanings */
179 1.1 eeh #define MCCR_DMMU_EN 0x08
180 1.1 eeh #define MCCR_IMMU_EN 0x04
181 1.1 eeh #define MCCR_DCACHE_EN 0x02
182 1.1 eeh #define MCCR_ICACHE_EN 0x01
183 1.1 eeh
184 1.1 eeh
185 1.1 eeh /*
186 1.1 eeh * MMU control registers
187 1.1 eeh */
188 1.1 eeh
189 1.1 eeh /* Choose an MMU */
190 1.1 eeh #define ASI_DMMU 0x58
191 1.1 eeh #define ASI_IMMU 0x50
192 1.1 eeh
193 1.1 eeh /* Other assorted MMU ASIs */
194 1.1 eeh #define ASI_IMMU_8KPTR 0x51
195 1.1 eeh #define ASI_IMMU_64KPTR 0x52
196 1.1 eeh #define ASI_IMMU_DATA_IN 0x54
197 1.1 eeh #define ASI_IMMU_TLB_DATA 0x55
198 1.1 eeh #define ASI_IMMU_TLB_TAG 0x56
199 1.1 eeh #define ASI_DMMU_8KPTR 0x59
200 1.1 eeh #define ASI_DMMU_64KPTR 0x5a
201 1.1 eeh #define ASI_DMMU_DATA_IN 0x5c
202 1.1 eeh #define ASI_DMMU_TLB_DATA 0x5d
203 1.1 eeh #define ASI_DMMU_TLB_TAG 0x5e
204 1.1 eeh
205 1.1 eeh /*
206 1.1 eeh * The following are the control registers
207 1.1 eeh * They work on both MMUs unless noted.
208 1.1 eeh *
209 1.1 eeh * Register contents are defined later on individual registers.
210 1.1 eeh */
211 1.1 eeh #define TSB_TAG_TARGET 0x0
212 1.1 eeh #define TLB_DATA_IN 0x0
213 1.1 eeh #define CTX_PRIMARY 0x08 /* primary context -- DMMU only */
214 1.1 eeh #define CTX_SECONDARY 0x10 /* secondary context -- DMMU only */
215 1.1 eeh #define SFSR 0x18
216 1.1 eeh #define SFAR 0x20 /* fault address -- DMMU only */
217 1.1 eeh #define TSB 0x28
218 1.1 eeh #define TLB_TAG_ACCESS 0x30
219 1.1 eeh #define VIRTUAL_WATCHPOINT 0x38
220 1.1 eeh #define PHYSICAL_WATCHPOINT 0x40
221 1.1 eeh
222 1.1 eeh /* Tag Target bits */
223 1.1 eeh #define TAG_TARGET_VA_MASK 0x03ffffffffffffffffLL
224 1.1 eeh #define TAG_TARGET_VA(x) (((x)<<22)&TAG_TARGET_VA_MASK)
225 1.1 eeh #define TAG_TARGET_CONTEXT(x) ((x)>>48)
226 1.1 eeh #define TAG_TARGET(c,v) ((((uint64_t)c)<<48)|(((uint64_t)v)&TAG_TARGET_VA_MASK))
227 1.1 eeh
228 1.1 eeh /* SFSR bits for both D_SFSR and I_SFSR */
229 1.1 eeh #define SFSR_ASI(x) ((x)>>16)
230 1.1 eeh #define SFSR_FT_VA_OOR_2 0x02000 /* IMMU: jumpl or return to unsupportd VA */
231 1.1 eeh #define SFSR_FT_VA_OOR_1 0x01000 /* fault at unsupported VA */
232 1.1 eeh #define SFSR_FT_NFO 0x00800 /* DMMU: Access to page marked NFO */
233 1.1 eeh #define SFSR_ILL_ASI 0x00400 /* DMMU: Illegal (unsupported) ASI */
234 1.1 eeh #define SFSR_FT_IO_ATOMIC 0x00200 /* DMMU: Atomic access to noncacheable page */
235 1.1 eeh #define SFSR_FT_ILL_NF 0x00100 /* DMMU: NF load or flush to page marked E (has side effects) */
236 1.1 eeh #define SFSR_FT_PRIV 0x00080 /* Privilege violation */
237 1.1 eeh #define SFSR_FT_E 0x00040 /* DMUU: value of E bit associated address */
238 1.1 eeh #define SFSR_CTXT(x) (((x)>>4)&0x3)
239 1.1 eeh #define SFSR_CTXT_IS_PRIM(x) (SFSR_CTXT(x)==0x00)
240 1.1 eeh #define SFSR_CTXT_IS_SECOND(x) (SFSR_CTXT(x)==0x01)
241 1.1 eeh #define SFSR_CTXT_IS_NUCLEUS(x) (SFSR_CTXT(x)==0x02)
242 1.1 eeh #define SFSR_PRIV 0x00008 /* value of PSTATE.PRIV for faulting access */
243 1.1 eeh #define SFSR_W 0x00004 /* DMMU: attempted write */
244 1.1 eeh #define SFSR_OW 0x00002 /* Overwrite; prev vault was still valid */
245 1.1 eeh #define SFSR_FV 0x00001 /* Fault is valid */
246 1.1 eeh #define SFSR_FT (SFSR_FT_VA_OOR_2|SFSR_FT_VA_OOR_1|SFSR_FT_NFO|SFSR_ILL_ASI|SFSR_FT_IO_ATOMIC|SFSR_FT_ILL_NF|SFSR_FT_PRIV)
247 1.1 eeh
248 1.3 eeh #if 0
249 1.3 eeh /* Old bits */
250 1.1 eeh #define SFSR_BITS "\40\16VAT\15VAD\14NFO\13ASI\12A\11NF\10PRIV\7E\6NUCLEUS\5SECONDCTX\4PRIV\3W\2OW\1FV"
251 1.3 eeh #else
252 1.3 eeh /* New bits */
253 1.3 eeh #define SFSR_BITS "\177\20" \
254 1.3 eeh "f\20\30ASI\0" "b\16VAT\0" "b\15VAD\0" "b\14NFO\0" "b\13ASI\0" "b\12A\0" "b\11NF\0" "b\10PRIV\0" \
255 1.3 eeh "b\7E\0" "b\6NUCLEUS\0" "b\5SECONDCTX\0" "b\4PRIV\0" "b\3W\0" "b\2OW\0" "b\1FV\0"
256 1.3 eeh #endif
257 1.3 eeh
258 1.3 eeh /* ASFR bits */
259 1.3 eeh #define ASFR_ME 0x100000000LL
260 1.3 eeh #define ASFR_PRIV 0x080000000LL
261 1.3 eeh #define ASFR_ISAP 0x040000000LL
262 1.3 eeh #define ASFR_ETP 0x020000000LL
263 1.3 eeh #define ASFR_IVUE 0x010000000LL
264 1.3 eeh #define ASFR_TO 0x008000000LL
265 1.3 eeh #define ASFR_BERR 0x004000000LL
266 1.3 eeh #define ASFR_LDP 0x002000000LL
267 1.3 eeh #define ASFR_CP 0x001000000LL
268 1.3 eeh #define ASFR_WP 0x000800000LL
269 1.3 eeh #define ASFR_EDP 0x000400000LL
270 1.3 eeh #define ASFR_UE 0x000200000LL
271 1.3 eeh #define ASFR_CE 0x000100000LL
272 1.3 eeh #define ASFR_ETS 0x0000f0000LL
273 1.3 eeh #define ASFT_P_SYND 0x00000ffffLL
274 1.3 eeh
275 1.3 eeh #define AFSR_BITS "\177\20" \
276 1.3 eeh "b\40ME\0" "b\37PRIV\0" "b\36ISAP\0" "b\35ETP\0" \
277 1.3 eeh "b\34IVUE\0" "b\33TO\0" "b\32BERR\0" "b\31LDP\0" \
278 1.3 eeh "b\30CP\0" "b\27WP\0" "b\26EDP\0" "b\25UE\0" \
279 1.3 eeh "b\24CE\0" "f\20\4ETS\0" "f\0\20P_SYND\0"
280 1.3 eeh
281 1.1 eeh /*
282 1.1 eeh * Here's the spitfire TSB control register bits.
283 1.1 eeh *
284 1.1 eeh * Each TSB entry is 16-bytes wide. The TSB must be size aligned
285 1.1 eeh */
286 1.1 eeh #define TSB_SIZE_512 0x0 /* 8kB, etc. */
287 1.1 eeh #define TSB_SIZE_1K 0x01
288 1.1 eeh #define TSB_SIZE_2K 0x02
289 1.1 eeh #define TSB_SIZE_4K 0x03
290 1.1 eeh #define TSB_SIZE_8K 0x04
291 1.1 eeh #define TSB_SIZE_16K 0x05
292 1.1 eeh #define TSB_SIZE_32K 0x06
293 1.1 eeh #define TSB_SIZE_64K 0x07
294 1.1 eeh #define TSB_SPLIT 0x1000
295 1.1 eeh #define TSB_BASE 0xffffffffffffe000
296 1.1 eeh
297 1.1 eeh /* TLB Tag Access bits */
298 1.1 eeh #define TLB_TAG_ACCESS_VA 0xffffffffffffe000
299 1.1 eeh #define TLB_TAG_ACCESS_CTX 0x0000000000001fff
300 1.1 eeh
301 1.1 eeh /*
302 1.1 eeh * TLB demap registers. TTEs are defined in v9pte.h
303 1.1 eeh *
304 1.1 eeh * Use the address space to select between IMMU and DMMU.
305 1.1 eeh * The address of the register selects which context register
306 1.1 eeh * to read the ASI from.
307 1.1 eeh *
308 1.1 eeh * The data stored in the register is interpreted as the VA to
309 1.1 eeh * use. The DEMAP_CTX_<> registers ignore the address and demap the
310 1.1 eeh * entire ASI.
311 1.1 eeh *
312 1.1 eeh */
313 1.1 eeh #define ASI_IMMU_DEMAP 0x57 /* [4u] IMMU TLB demap */
314 1.1 eeh #define ASI_DMMU_DEMAP 0x5f /* [4u] IMMU TLB demap */
315 1.1 eeh
316 1.1 eeh #define DEMAP_PAGE_NUCLEUS ((0x02)<<4) /* Demap page from kernel AS */
317 1.1 eeh #define DEMAP_PAGE_PRIMARY ((0x00)<<4) /* Demap a page from primary CTXT */
318 1.1 eeh #define DEMAP_PAGE_SECONDARY ((0x01)<<4) /* Demap page from secondary CTXT (DMMU only) */
319 1.1 eeh #define DEMAP_CTX_NUCLEUS ((0x06)<<4) /* Demap all of kernel CTXT */
320 1.1 eeh #define DEMAP_CTX_PRIMARY ((0x04)<<4) /* Demap all of primary CTXT */
321 1.1 eeh #define DEMAP_CTX_SECONDARY ((0x05)<<4) /* Demap all of secondary CTXT */
322 1.1 eeh
323 1.1 eeh /*
324 1.1 eeh * Interrupt registers. This really gets hairy.
325 1.1 eeh */
326 1.1 eeh
327 1.1 eeh /* IRSR -- Interrupt Receive Status Ragister */
328 1.1 eeh #define ASI_IRSR 0x49
329 1.1 eeh #define IRSR 0x00
330 1.1 eeh #define IRSR_BUSY 0x010
331 1.1 eeh #define IRSR_MID(x) (x&0xf)
332 1.1 eeh
333 1.1 eeh /* IRDR -- Interrupt Receive Data Registers */
334 1.1 eeh #define ASI_IRDR 0x7f
335 1.1 eeh #define IRDR_0H 0x40
336 1.1 eeh #define IRDR_0L 0x48 /* unimplemented */
337 1.1 eeh #define IRDR_1H 0x50
338 1.1 eeh #define IRDR_1L 0x58 /* unimplemented */
339 1.1 eeh #define IRDR_2H 0x60
340 1.1 eeh #define IRDR_2L 0x68 /* unimplemented */
341 1.1 eeh #define IRDR_3H 0x70 /* unimplemented */
342 1.1 eeh #define IRDR_3L 0x78 /* unimplemented */
343 1.1 eeh
344 1.1 eeh /* SOFTINT ASRs */
345 1.1 eeh #define SET_SOFTINT %asr20 /* Sets these bits */
346 1.1 eeh #define CLEAR_SOFTINT %asr21 /* Clears these bits */
347 1.1 eeh #define SOFTINT %asr22 /* Reads the register */
348 1.9 eeh #define TICK_CMPR %asr23
349 1.1 eeh
350 1.1 eeh #define TICK_INT 0x01 /* level-14 clock tick */
351 1.1 eeh #define SOFTINT1 (0x1<<1)
352 1.1 eeh #define SOFTINT2 (0x1<<2)
353 1.1 eeh #define SOFTINT3 (0x1<<3)
354 1.1 eeh #define SOFTINT4 (0x1<<4)
355 1.1 eeh #define SOFTINT5 (0x1<<5)
356 1.1 eeh #define SOFTINT6 (0x1<<6)
357 1.1 eeh #define SOFTINT7 (0x1<<7)
358 1.1 eeh #define SOFTINT8 (0x1<<8)
359 1.1 eeh #define SOFTINT9 (0x1<<9)
360 1.1 eeh #define SOFTINT10 (0x1<<10)
361 1.1 eeh #define SOFTINT11 (0x1<<11)
362 1.1 eeh #define SOFTINT12 (0x1<<12)
363 1.1 eeh #define SOFTINT13 (0x1<<13)
364 1.1 eeh #define SOFTINT14 (0x1<<14)
365 1.1 eeh #define SOFTINT15 (0x1<<15)
366 1.1 eeh
367 1.1 eeh /* Interrupt Dispatch -- usually reserved for cross-calls */
368 1.1 eeh #define ASR_IDSR 0x48 /* Interrupt dispatch status reg */
369 1.1 eeh #define IDSR 0x00
370 1.1 eeh #define IDSR_NACK 0x02
371 1.1 eeh #define IDSR_BUSY 0x01
372 1.1 eeh
373 1.1 eeh #define ASI_INTERRUPT_DISPATCH 0x77 /* [4u] spitfire interrupt dispatch regs */
374 1.1 eeh #define IDCR(x) (((x)<<14)&0x70) /* Store anything to this address to dispatch crosscall to CPU (x) */
375 1.1 eeh #define IDDR_0H 0x40 /* Store data to send in these regs */
376 1.1 eeh #define IDDR_0L 0x48 /* unimplemented */
377 1.1 eeh #define IDDR_1H 0x50
378 1.1 eeh #define IDDR_1L 0x58 /* unimplemented */
379 1.1 eeh #define IDDR_2H 0x60
380 1.1 eeh #define IDDR_2L 0x68 /* unimplemented */
381 1.1 eeh #define IDDR_3H 0x70 /* unimplemented */
382 1.1 eeh #define IDDR_3L 0x78 /* unimplemented */
383 1.1 eeh
384 1.1 eeh /*
385 1.1 eeh * Error registers
386 1.1 eeh */
387 1.1 eeh
388 1.1 eeh /* Since we won't try to fix async errs, we don't care about the bits in the regs */
389 1.1 eeh #define ASI_AFAR 0x4d /* Asynchronous fault address register */
390 1.1 eeh #define AFAR 0x00
391 1.1 eeh #define ASI_AFSR 0x4c /* Asynchronous fault status register */
392 1.1 eeh #define AFSR 0x00
393 1.1 eeh
394 1.1 eeh #define ASI_P_EER 0x4b /* Error enable register */
395 1.1 eeh #define P_EER 0x00
396 1.1 eeh #define P_EER_ISAPEN 0x04 /* Enable fatal on ISAP */
397 1.1 eeh #define P_EER_NCEEN 0x02 /* Enable trap on uncorrectable errs */
398 1.1 eeh #define P_EER_CEEN 0x01 /* Enable trap on correctable errs */
399 1.1 eeh
400 1.1 eeh #define ASI_DATAPATH_READ 0x7f /* Read the regs */
401 1.1 eeh #define ASI_DATAPATH_WRITE 0x77 /* Write to the regs */
402 1.1 eeh #define P_DPER_0 0x00 /* Datapath err reg 0 */
403 1.1 eeh #define P_DPER_1 0x18 /* Datapath err reg 1 */
404 1.1 eeh #define P_DCR_0 0x20 /* Datapath control reg 0 */
405 1.1 eeh #define P_DCR_1 0x38 /* Datapath control reg 0 */
406 1.1 eeh
407 1.2 eeh
408 1.2 eeh /* From sparc64/asm.h which I think I'll deprecate since it makes bus.h a pain. */
409 1.2 eeh
410 1.1 eeh /*
411 1.2 eeh * GCC __asm constructs for doing assembly stuff.
412 1.1 eeh */
413 1.2 eeh
414 1.2 eeh /*
415 1.2 eeh * ``Routines'' to load and store from/to alternate address space.
416 1.2 eeh * The location can be a variable, the asi value (address space indicator)
417 1.2 eeh * must be a constant.
418 1.1 eeh *
419 1.2 eeh * N.B.: You can put as many special functions here as you like, since
420 1.2 eeh * they cost no kernel space or time if they are not used.
421 1.1 eeh *
422 1.2 eeh * These were static inline functions, but gcc screws up the constraints
423 1.2 eeh * on the address space identifiers (the "n"umeric value part) because
424 1.2 eeh * it inlines too late, so we have to use the funny valued-macro syntax.
425 1.2 eeh */
426 1.6 eeh
427 1.6 eeh /* DCACHE_BUG forces a flush of the D$ line on every ASI load */
428 1.6 eeh #define DCACHE_BUG
429 1.6 eeh
430 1.9 eeh #ifdef __arch64__
431 1.2 eeh /* load byte from alternate address space */
432 1.6 eeh #ifdef DCACHE_BUG
433 1.6 eeh #define lduba(loc, asi) ({ \
434 1.6 eeh register int _lduba_v; \
435 1.6 eeh if (asi == ASI_PHYS_CACHED) { \
436 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
437 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
438 1.9 eeh " lduba [%1]%%asi,%0" : "=&r" (_lduba_v) : \
439 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
440 1.6 eeh } else { \
441 1.9 eeh __asm __volatile("wr %2,%%g0,%%asi; lduba [%1]%%asi,%0" : "=r" (_lduba_v) : \
442 1.9 eeh "r" ((long)(loc)), "r" (asi)); \
443 1.6 eeh } \
444 1.6 eeh _lduba_v; \
445 1.6 eeh })
446 1.6 eeh #else
447 1.2 eeh #define lduba(loc, asi) ({ \
448 1.2 eeh register int _lduba_v; \
449 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; lduba [%1]%%asi,%0" : "=r" (_lduba_v) : \
450 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
451 1.2 eeh _lduba_v; \
452 1.2 eeh })
453 1.6 eeh #endif
454 1.9 eeh #else
455 1.9 eeh /* load byte from alternate address space */
456 1.9 eeh #ifdef DCACHE_BUG
457 1.9 eeh #define lduba(loc, asi) ({ \
458 1.9 eeh register int _lduba_v, _loc_hi; \
459 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
460 1.9 eeh if (asi == ASI_PHYS_CACHED) { \
461 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; " \
462 1.10 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %4; " \
463 1.10 eeh " sllx %2,32,%0; or %0,%1,%0; membar #Sync; lduba [%0]%%asi,%0" : "=&r" (_lduba_v) : \
464 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
465 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
466 1.9 eeh } else { \
467 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
468 1.9 eeh " or %0,%1,%0; lduba [%0]%%asi,%0" : "=&r" (_lduba_v) : \
469 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
470 1.9 eeh } \
471 1.9 eeh _lduba_v; \
472 1.9 eeh })
473 1.9 eeh #else
474 1.9 eeh #define lduba(loc, asi) ({ \
475 1.9 eeh register int _lduba_v, _loc_hi; \
476 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
477 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
478 1.9 eeh " or %0,%1,%0; lduba [%0]%%asi,%0" : "=&r" (_lduba_v) : \
479 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
480 1.9 eeh _lduba_v; \
481 1.9 eeh })
482 1.9 eeh #endif
483 1.9 eeh #endif
484 1.2 eeh
485 1.9 eeh #ifdef __arch64__
486 1.2 eeh /* load half-word from alternate address space */
487 1.6 eeh #ifdef DCACHE_BUG
488 1.6 eeh #define lduha(loc, asi) ({ \
489 1.6 eeh register int _lduha_v; \
490 1.6 eeh if (asi == ASI_PHYS_CACHED) { \
491 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
492 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
493 1.9 eeh " lduha [%1]%%asi,%0" : "=&r" (_lduha_v) : \
494 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
495 1.6 eeh } else { \
496 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; lduha [%1]%%asi,%0" : "=r" (_lduha_v) : \
497 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
498 1.6 eeh } \
499 1.6 eeh _lduha_v; \
500 1.6 eeh })
501 1.6 eeh #else
502 1.2 eeh #define lduha(loc, asi) ({ \
503 1.2 eeh register int _lduha_v; \
504 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; lduha [%1]%%asi,%0" : "=r" (_lduha_v) : \
505 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
506 1.2 eeh _lduha_v; \
507 1.2 eeh })
508 1.6 eeh #endif
509 1.9 eeh #else
510 1.9 eeh /* load half-word from alternate address space */
511 1.9 eeh #ifdef DCACHE_BUG
512 1.9 eeh #define lduha(loc, asi) ({ \
513 1.9 eeh register int _lduha_v, _loc_hi; \
514 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
515 1.9 eeh if (asi == ASI_PHYS_CACHED) { \
516 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; " \
517 1.10 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %4; " \
518 1.10 eeh " sllx %2,32,%0; or %0,%1,%0; membar #Sync; lduha [%0]%%asi,%0" : "=&r" (_lduha_v) : \
519 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
520 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
521 1.9 eeh } else { \
522 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
523 1.9 eeh " or %0,%1,%0; lduha [%0]%%asi,%0" : "=&r" (_lduha_v) : \
524 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
525 1.9 eeh } \
526 1.9 eeh _lduha_v; \
527 1.9 eeh })
528 1.9 eeh #else
529 1.9 eeh #define lduha(loc, asi) ({ \
530 1.9 eeh register int _lduha_v, _loc_hi; \
531 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
532 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
533 1.9 eeh " or %0,%1,%0; lduha [%0]%%asi,%0" : "=&r" (_lduha_v) : \
534 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
535 1.9 eeh _lduha_v; \
536 1.9 eeh })
537 1.9 eeh #endif
538 1.9 eeh #endif
539 1.2 eeh
540 1.9 eeh #ifdef __arch64__
541 1.6 eeh /* load unsigned int from alternate address space */
542 1.6 eeh #ifdef DCACHE_BUG
543 1.6 eeh #define lda(loc, asi) ({ \
544 1.6 eeh register int _lda_v; \
545 1.6 eeh if (asi == ASI_PHYS_CACHED) { \
546 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
547 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
548 1.9 eeh " lda [%1]%%asi,%0" : "=&r" (_lda_v) : \
549 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
550 1.6 eeh } else { \
551 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; lda [%1]%%asi,%0" : "=r" (_lda_v) : \
552 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
553 1.6 eeh } \
554 1.6 eeh _lda_v; \
555 1.6 eeh })
556 1.6 eeh
557 1.6 eeh /* load signed int from alternate address space */
558 1.6 eeh #define ldswa(loc, asi) ({ \
559 1.6 eeh register int _lda_v; \
560 1.6 eeh if (asi == ASI_PHYS_CACHED) { \
561 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
562 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
563 1.9 eeh " ldswa [%1]%%asi,%0" : "=&r" (_lda_v) : \
564 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
565 1.6 eeh } else { \
566 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; ldswa [%1]%%asi,%0" : "=r" (_lda_v) : \
567 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
568 1.6 eeh } \
569 1.6 eeh _lda_v; \
570 1.6 eeh })
571 1.6 eeh #else
572 1.2 eeh #define lda(loc, asi) ({ \
573 1.2 eeh register int _lda_v; \
574 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; lda [%1]%%asi,%0" : "=r" (_lda_v) : \
575 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
576 1.2 eeh _lda_v; \
577 1.2 eeh })
578 1.2 eeh
579 1.2 eeh #define ldswa(loc, asi) ({ \
580 1.2 eeh register int _lda_v; \
581 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; ldswa [%1]%%asi,%0" : "=r" (_lda_v) : \
582 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
583 1.2 eeh _lda_v; \
584 1.2 eeh })
585 1.6 eeh #endif
586 1.9 eeh #else /* __arch64__ */
587 1.9 eeh /* load unsigned int from alternate address space */
588 1.9 eeh #ifdef DCACHE_BUG
589 1.9 eeh #define lda(loc, asi) ({ \
590 1.9 eeh register int _lda_v, _loc_hi; \
591 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
592 1.9 eeh if (asi == ASI_PHYS_CACHED) { \
593 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; " \
594 1.10 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %4; " \
595 1.10 eeh " sllx %2,32,%0; or %0,%1,%0; membar #Sync; lda [%1]%%asi,%0" : "=&r" (_lda_v) : \
596 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
597 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
598 1.9 eeh } else { \
599 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
600 1.9 eeh " or %0,%1,%0; lda [%0]%%asi,%0" : "=&r" (_lda_v) : \
601 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
602 1.9 eeh } \
603 1.9 eeh _lda_v; \
604 1.9 eeh })
605 1.9 eeh
606 1.9 eeh /* load signed int from alternate address space */
607 1.9 eeh #define ldswa(loc, asi) ({ \
608 1.9 eeh register int _lda_v, _loc_hi; \
609 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
610 1.9 eeh if (asi == ASI_PHYS_CACHED) { \
611 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; " \
612 1.10 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %4; " \
613 1.10 eeh " sllx %2,32,%0; or %0,%1,%0; membar #Sync; ldswa [%1]%%asi,%0" : "=&r" (_lda_v) : \
614 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
615 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
616 1.9 eeh } else { \
617 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
618 1.9 eeh " or %0,%1,%0; ldswa [%0]%%asi,%0" : "=&r" (_lda_v) : \
619 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
620 1.9 eeh } \
621 1.9 eeh _lda_v; \
622 1.9 eeh })
623 1.9 eeh #else
624 1.9 eeh #define lda(loc, asi) ({ \
625 1.9 eeh register int _lda_v, _loc_hi; \
626 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
627 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
628 1.9 eeh " or %0,%1,%0; lda [%0]%%asi,%0" : "=&r" (_lda_v) : \
629 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
630 1.9 eeh _lda_v; \
631 1.9 eeh })
632 1.9 eeh
633 1.9 eeh #define ldswa(loc, asi) ({ \
634 1.9 eeh register int _lda_v, _loc_hi; \
635 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
636 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
637 1.9 eeh " or %0,%1,%0; ldswa [%0]%%asi,%0" : "=&r" (_lda_v) : \
638 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
639 1.9 eeh _lda_v; \
640 1.9 eeh })
641 1.9 eeh #endif
642 1.9 eeh #endif /* __arch64__ */
643 1.6 eeh
644 1.6 eeh #ifdef DCACHE_BUG
645 1.2 eeh
646 1.9 eeh #ifdef __arch64__
647 1.6 eeh /* load 64-bit int from alternate address space */
648 1.6 eeh #define ldda(loc, asi) ({ \
649 1.6 eeh register long long _lda_v; \
650 1.6 eeh if (asi == ASI_PHYS_CACHED) { \
651 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
652 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
653 1.9 eeh " ldda [%1]%%asi,%0" : "=&r" (_lda_v) : \
654 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
655 1.6 eeh } else { \
656 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; ldda [%1]%%asi,%0" : "=r" (_lda_v) : \
657 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
658 1.6 eeh } \
659 1.6 eeh _lda_v; \
660 1.2 eeh })
661 1.9 eeh #else
662 1.9 eeh /* load 64-bit int from alternate address space */
663 1.9 eeh #define ldda(loc, asi) ({ \
664 1.9 eeh register long long _lda_v, _loc_hi; \
665 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
666 1.9 eeh if (asi == ASI_PHYS_CACHED) { \
667 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; " \
668 1.10 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %4; " \
669 1.10 eeh " sllx %2,32,%0; or %0,%1,%0; membar #Sync; ldda [%0]%%asi,%0" : "=&r" (_lda_v) : \
670 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi), "n" (ASI_DCACHE_TAG)); \
671 1.9 eeh } else { \
672 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
673 1.9 eeh " or %0,%1,%0; ldda [%0]%%asi,%0" : "=&r" (_lda_v) : \
674 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
675 1.9 eeh } \
676 1.9 eeh _lda_v; \
677 1.9 eeh })
678 1.9 eeh #endif
679 1.2 eeh
680 1.6 eeh #ifdef __arch64__
681 1.6 eeh /* native load 64-bit int from alternate address space w/64-bit compiler*/
682 1.6 eeh #define ldxa(loc, asi) ({ \
683 1.6 eeh register long _lda_v; \
684 1.6 eeh if (asi == ASI_PHYS_CACHED) { \
685 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; "\
686 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
687 1.9 eeh " ldxa [%1]%%asi,%0" : "=&r" (_lda_v) : \
688 1.6 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
689 1.6 eeh } else { \
690 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; ldxa [%1]%%asi,%0" : "=r" (_lda_v) : \
691 1.6 eeh "r" ((long)(loc)), "r" (asi)); \
692 1.6 eeh } \
693 1.6 eeh _lda_v; \
694 1.6 eeh })
695 1.6 eeh #else
696 1.6 eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
697 1.6 eeh #define ldxa(loc, asi) ({ \
698 1.10 eeh register long _ldxa_lo, _ldxa_hi, _loc_hi; \
699 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
700 1.6 eeh if (asi == ASI_PHYS_CACHED) { \
701 1.9 eeh __asm __volatile("wr %4,%%g0,%%asi; " \
702 1.10 eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; " \
703 1.10 eeh " sllx %3,32,%0; or %0,%2,%0; membar #Sync; ldxa [%0]%%asi,%0; " \
704 1.9 eeh " srlx %0,32,%1; srl %0,0,%0" : \
705 1.9 eeh "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) : \
706 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
707 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
708 1.6 eeh } else { \
709 1.10 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
710 1.10 eeh " or %0,%2,%0; ldxa [%0]%%asi,%0; srlx %0,32,%1; srl %0,0,%0;" : \
711 1.9 eeh "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) : \
712 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
713 1.6 eeh } \
714 1.6 eeh ((((int64_t)_ldxa_hi)<<32)|_ldxa_lo); \
715 1.2 eeh })
716 1.6 eeh #endif
717 1.2 eeh
718 1.6 eeh #else
719 1.2 eeh
720 1.9 eeh #ifdef __arch64__
721 1.2 eeh /* load 64-bit int from alternate address space */
722 1.2 eeh #define ldda(loc, asi) ({ \
723 1.2 eeh register long long _lda_v; \
724 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; ldda [%1]%%asi,%0" : "=r" (_lda_v) : \
725 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
726 1.2 eeh _lda_v; \
727 1.2 eeh })
728 1.9 eeh #else
729 1.9 eeh #define ldda(loc, asi) ({ \
730 1.9 eeh register long long _lda_v, _loc_hi; \
731 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
732 1.9 eeh __asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
733 1.9 eeh " or %0,%1,%0; ldda [%0]%%asi,%0" : "=&r" (_lda_v) : \
734 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
735 1.9 eeh _lda_v; \
736 1.9 eeh })
737 1.9 eeh #endif
738 1.2 eeh
739 1.5 mrg #ifdef __arch64__
740 1.2 eeh /* native load 64-bit int from alternate address space w/64-bit compiler*/
741 1.2 eeh #define ldxa(loc, asi) ({ \
742 1.2 eeh register long _lda_v; \
743 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; ldxa [%1]%%asi,%0" : "=r" (_lda_v) : \
744 1.2 eeh "r" ((long)(loc)), "r" (asi)); \
745 1.2 eeh _lda_v; \
746 1.2 eeh })
747 1.2 eeh #else
748 1.2 eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
749 1.2 eeh #define ldxa(loc, asi) ({ \
750 1.10 eeh register long _ldxa_lo, _ldxa_hi, _loc_hi; \
751 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
752 1.9 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %2,32,%0; " \
753 1.9 eeh " or %0,%1,%0; ldxa [%2]%%asi,%0; srlx %0,32,%1; srl %0,0,%0;" : \
754 1.9 eeh "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) : \
755 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
756 1.4 eeh ((((int64_t)_ldxa_hi)<<32)|_ldxa_lo); \
757 1.2 eeh })
758 1.2 eeh #endif
759 1.6 eeh #endif
760 1.6 eeh
761 1.6 eeh
762 1.6 eeh /* store byte to alternate address space */
763 1.9 eeh #ifdef __arch64__
764 1.6 eeh #define stba(loc, asi, value) ({ \
765 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; stba %0,[%1]%%asi" : : \
766 1.8 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (asi)); \
767 1.6 eeh })
768 1.9 eeh #else
769 1.9 eeh #define stba(loc, asi, value) ({ \
770 1.9 eeh register int _loc_hi; \
771 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
772 1.9 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
773 1.9 eeh " or %2,%0,%0; stba %1,[%0]%%asi" : "=&r" (_loc_hi) : \
774 1.9 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
775 1.9 eeh })
776 1.9 eeh #endif
777 1.6 eeh
778 1.6 eeh /* store half-word to alternate address space */
779 1.9 eeh #ifdef __arch64__
780 1.6 eeh #define stha(loc, asi, value) ({ \
781 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; stha %0,[%1]%%asi" : : \
782 1.8 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (asi)); \
783 1.6 eeh })
784 1.9 eeh #else
785 1.9 eeh #define stha(loc, asi, value) ({ \
786 1.9 eeh register int _loc_hi; \
787 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
788 1.9 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
789 1.9 eeh " or %2,%0,%0; stha %1,[%0]%%asi" : "=&r" (_loc_hi) : \
790 1.9 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
791 1.9 eeh })
792 1.9 eeh #endif
793 1.6 eeh
794 1.6 eeh /* store int to alternate address space */
795 1.9 eeh #ifdef __arch64__
796 1.6 eeh #define sta(loc, asi, value) ({ \
797 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; sta %0,[%1]%%asi" : : \
798 1.8 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (asi)); \
799 1.6 eeh })
800 1.9 eeh #else
801 1.9 eeh #define sta(loc, asi, value) ({ \
802 1.9 eeh register int _loc_hi; \
803 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
804 1.9 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
805 1.9 eeh " or %2,%0,%0; sta %1,[%0]%%asi" : "=&r" (_loc_hi) : \
806 1.9 eeh "r" ((int)(value)), "r" ((int)(loc)), "r" (_loc_hi), "r" (asi)); \
807 1.9 eeh })
808 1.9 eeh #endif
809 1.6 eeh
810 1.6 eeh /* store 64-bit int to alternate address space */
811 1.9 eeh #ifdef __arch64__
812 1.6 eeh #define stda(loc, asi, value) ({ \
813 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; stda %0,[%1]%%asi" : : \
814 1.8 eeh "r" ((long long)(value)), "r" ((long)(loc)), "r" (asi)); \
815 1.6 eeh })
816 1.9 eeh #else
817 1.9 eeh #define stda(loc, asi, value) ({ \
818 1.9 eeh register int _loc_hi; \
819 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
820 1.9 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
821 1.9 eeh " or %2,%0,%0; stda %1,[%0]%%asi" : "=&r" (_loc_hi) : \
822 1.9 eeh "r" ((long long)(value)), "r" ((int)(loc)), "r" (_loc_hi), "r" (asi)); \
823 1.9 eeh })
824 1.9 eeh #endif
825 1.1 eeh
826 1.5 mrg #ifdef __arch64__
827 1.2 eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
828 1.2 eeh #define stxa(loc, asi, value) ({ \
829 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; stxa %0,[%1]%%asi" : : \
830 1.2 eeh "r" ((long)(value)), "r" ((long)(loc)), "r" (asi)); \
831 1.2 eeh })
832 1.2 eeh #else
833 1.2 eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
834 1.2 eeh #define stxa(loc, asi, value) ({ \
835 1.9 eeh int _stxa_lo, _stxa_hi, _loc_hi; \
836 1.9 eeh _stxa_lo = value; _stxa_hi = ((u_int64_t)value)>>32; \
837 1.10 eeh _loc_hi = (((u_int64_t)(long)loc)>>32); \
838 1.9 eeh __asm __volatile("wr %6,%%g0,%%asi; sllx %3,32,%1; sllx %5,32,%0; " \
839 1.9 eeh " or %1,%2,%1; or %0,%4,%0; stxa %1,[%0]%%asi" : \
840 1.9 eeh "=&r" (_loc_hi), "=&r" (_stxa_hi) : \
841 1.9 eeh "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)), \
842 1.9 eeh "r" ((int)(loc)), "r" (_loc_hi), "r" (asi)); \
843 1.2 eeh })
844 1.1 eeh #endif
845 1.1 eeh
846 1.2 eeh /* flush address from data cache */
847 1.2 eeh #define flush(loc) ({ \
848 1.2 eeh __asm __volatile("flush %0" : : \
849 1.2 eeh "r" ((long)(loc))); \
850 1.2 eeh })
851 1.2 eeh
852 1.6 eeh /* Flush a D$ line */
853 1.6 eeh #if 0
854 1.6 eeh #define flushline(loc) ({ \
855 1.6 eeh stxa(((paddr_t)loc)&(~0x1f), (ASI_DCACHE_TAG), 0); \
856 1.6 eeh membar_sync(); \
857 1.6 eeh })
858 1.6 eeh #else
859 1.6 eeh #define flushline(loc)
860 1.6 eeh #endif
861 1.6 eeh
862 1.6 eeh /* The following two enable or disable the dcache in the LSU control register */
863 1.6 eeh #define dcenable() ({ \
864 1.6 eeh int res; \
865 1.6 eeh __asm __volatile("ldxa [%%g0] %1,%0; or %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
866 1.6 eeh : "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
867 1.6 eeh })
868 1.6 eeh #define dcdisable() ({ \
869 1.6 eeh int res; \
870 1.6 eeh __asm __volatile("ldxa [%%g0] %1,%0; andn %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
871 1.6 eeh : "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
872 1.6 eeh })
873 1.6 eeh
874 1.6 eeh /*
875 1.6 eeh * SPARC V9 memory barrier instructions.
876 1.6 eeh */
877 1.6 eeh /* Make all stores complete before next store */
878 1.6 eeh #define membar_storestore() __asm __volatile("membar #StoreStore" : :)
879 1.6 eeh /* Make all loads complete before next store */
880 1.6 eeh #define membar_loadstore() __asm __volatile("membar #LoadStore" : :)
881 1.6 eeh /* Make all stores complete before next load */
882 1.6 eeh #define membar_storeload() __asm __volatile("membar #StoreLoad" : :)
883 1.6 eeh /* Make all loads complete before next load */
884 1.6 eeh #define membar_loadload() __asm __volatile("membar #LoadLoad" : :)
885 1.6 eeh /* Complete all outstanding memory operations and exceptions */
886 1.2 eeh #define membar_sync() __asm __volatile("membar #Sync" : :)
887 1.6 eeh /* Complete all outstanding memory operations */
888 1.6 eeh #define membar_memissue() __asm __volatile("membar #MemIssue" : :)
889 1.6 eeh /* Complete all outstanding stores before any new loads */
890 1.6 eeh #define membar_lookaside() __asm __volatile("membar #Lookaside" : :)
891 1.2 eeh
892 1.5 mrg #ifdef __arch64__
893 1.2 eeh /* read 64-bit %tick register */
894 1.2 eeh #define tick() ({ \
895 1.3 eeh register u_long _tick_tmp; \
896 1.2 eeh __asm __volatile("rdpr %%tick, %0" : "=r" (_tick_tmp) :); \
897 1.2 eeh _tick_tmp; \
898 1.2 eeh })
899 1.2 eeh #else
900 1.9 eeh /* read 64-bit %tick register on 32-bit system */
901 1.2 eeh #define tick() ({ \
902 1.10 eeh register int _tick_hi = 0, _tick_lo = 0; \
903 1.10 eeh __asm __volatile("rdpr %%tick, %1; srlx %0,32,%2; srl %0,0,%0 " \
904 1.10 eeh : "=r" (_tick_hi), "=r" (_tick_lo) : ); \
905 1.10 eeh (((u_int64_t)_tick_hi)<<32)|((u_int64_t)_tick_lo); \
906 1.2 eeh })
907 1.1 eeh #endif
908 1.2 eeh
909 1.9 eeh #ifndef _LOCORE
910 1.12 mrg extern void next_tick __P((long));
911 1.9 eeh #endif
912