ctlreg.h revision 1.15 1 1.15 pk /* $NetBSD: ctlreg.h,v 1.15 2000/06/07 09:16:41 pk Exp $ */
2 1.1 eeh
3 1.1 eeh /*
4 1.11 eeh * Copyright (c) 1996-1999 Eduardo Horvath
5 1.1 eeh *
6 1.1 eeh * Redistribution and use in source and binary forms, with or without
7 1.1 eeh * modification, are permitted provided that the following conditions
8 1.1 eeh * are met:
9 1.1 eeh * 1. Redistributions of source code must retain the above copyright
10 1.1 eeh * notice, this list of conditions and the following disclaimer.
11 1.11 eeh *
12 1.11 eeh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND
13 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
14 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
15 1.11 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE
16 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
17 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
18 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
19 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
20 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
21 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
22 1.1 eeh * SUCH DAMAGE.
23 1.1 eeh *
24 1.1 eeh */
25 1.1 eeh
26 1.1 eeh /*
27 1.1 eeh * Sun 4u control registers. (includes address space definitions
28 1.1 eeh * and some registers in control space).
29 1.1 eeh */
30 1.1 eeh
31 1.1 eeh /*
32 1.1 eeh * The Alternate address spaces.
33 1.1 eeh *
34 1.1 eeh * 0x00-0x7f are privileged
35 1.1 eeh * 0x80-0xff can be used by users
36 1.1 eeh */
37 1.1 eeh
38 1.1 eeh #define ASI_LITTLE 0x08 /* This bit should make an ASI little endian */
39 1.1 eeh
40 1.1 eeh #define ASI_NUCLEUS 0x04 /* [4u] kernel address space */
41 1.1 eeh #define ASI_NUCLEUS_LITTLE 0x0c /* [4u] kernel address space, little endian */
42 1.1 eeh
43 1.1 eeh #define ASI_AS_IF_USER_PRIMARY 0x10 /* [4u] primary user address space */
44 1.1 eeh #define ASI_AS_IF_USER_SECONDARY 0x11 /* [4u] secondary user address space */
45 1.1 eeh
46 1.1 eeh #define ASI_PHYS_CACHED 0x14 /* [4u] MMU bypass to main memory */
47 1.1 eeh #define ASI_PHYS_NON_CACHED 0x15 /* [4u] MMU bypass to I/O location */
48 1.1 eeh
49 1.1 eeh #define ASI_AS_IF_USER_PRIMARY_LITTLE 0x18 /* [4u] primary user address space, little endian */
50 1.1 eeh #define ASI_AS_IF_USER_SECONDARY_LITTIE 0x19 /* [4u] secondary user address space, little endian */
51 1.1 eeh
52 1.1 eeh #define ASI_PHYS_CACHED_LITTLE 0x1c /* [4u] MMU bypass to main memory, little endian */
53 1.1 eeh #define ASI_PHYS_NON_CACHED_LITTLE 0x1d /* [4u] MMU bypass to I/O location, little endian */
54 1.1 eeh
55 1.1 eeh #define ASI_NUCLEUS_QUAD_LDD 0x24 /* [4u] use w/LDDA to load 128-bit item */
56 1.1 eeh #define ASI_NUCLEUS_QUAD_LDD_LITTLE 0x2c /* [4u] use w/LDDA to load 128-bit item, little endian */
57 1.1 eeh
58 1.1 eeh #define ASI_FLUSH_D_PAGE_PRIMARY 0x38 /* [4u] flush D-cache page using primary context */
59 1.1 eeh #define ASI_FLUSH_D_PAGE_SECONDARY 0x39 /* [4u] flush D-cache page using secondary context */
60 1.1 eeh #define ASI_FLUSH_D_CTX_PRIMARY 0x3a /* [4u] flush D-cache context using primary context */
61 1.1 eeh #define ASI_FLUSH_D_CTX_SECONDARY 0x3b /* [4u] flush D-cache context using secondary context */
62 1.6 eeh
63 1.6 eeh #define ASI_LSU_CONTROL_REGISTER 0x45 /* [4u] load/store unit control register */
64 1.6 eeh
65 1.1 eeh #define ASI_DCACHE_DATA 0x46 /* [4u] diagnostic access to D-cache data RAM */
66 1.1 eeh #define ASI_DCACHE_TAG 0x47 /* [4u] diagnostic access to D-cache tag RAM */
67 1.1 eeh
68 1.1 eeh #define ASI_INTR_DISPATCH_STATUS 0x48 /* [4u] interrupt dispatch status register */
69 1.1 eeh #define ASI_INTR_RECEIVE 0x49 /* [4u] interrupt receive status register */
70 1.1 eeh #define ASI_MID_REG 0x4a /* [4u] hardware config and MID */
71 1.1 eeh #define ASI_ERROR_EN_REG 0x4b /* [4u] asynchronous error enables */
72 1.1 eeh #define ASI_AFSR 0x4c /* [4u] asynchronous fault status register */
73 1.1 eeh #define ASI_AFAR 0x4d /* [4u] asynchronous fault address register */
74 1.1 eeh
75 1.1 eeh #define ASI_ICACHE_DATA 0x66 /* [4u] diagnostic access to D-cache data RAM */
76 1.1 eeh #define ASI_ICACHE_TAG 0x67 /* [4u] diagnostic access to D-cache tag RAM */
77 1.1 eeh #define ASI_FLUSH_I_PAGE_PRIMARY 0x68 /* [4u] flush D-cache page using primary context */
78 1.1 eeh #define ASI_FLUSH_I_PAGE_SECONDARY 0x69 /* [4u] flush D-cache page using secondary context */
79 1.1 eeh #define ASI_FLUSH_I_CTX_PRIMARY 0x6a /* [4u] flush D-cache context using primary context */
80 1.1 eeh #define ASI_FLUSH_I_CTX_SECONDARY 0x6b /* [4u] flush D-cache context using secondary context */
81 1.1 eeh
82 1.1 eeh #define ASI_BLOCK_AS_IF_USER_PRIMARY 0x70 /* [4u] primary user address space, block loads/stores */
83 1.1 eeh #define ASI_BLOCK_AS_IF_USER_SECONDARY 0x71 /* [4u] secondary user address space, block loads/stores */
84 1.1 eeh
85 1.1 eeh #define ASI_ECACHE_DIAG 0x76 /* [4u] diag access to E-cache tag and data */
86 1.1 eeh #define ASI_DATAPATH_ERR_REG_WRITE 0x77 /* [4u] ASI is reused */
87 1.1 eeh
88 1.1 eeh #define ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE 0x78 /* [4u] primary user address space, block loads/stores */
89 1.1 eeh #define ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE 0x79 /* [4u] secondary user address space, block loads/stores */
90 1.1 eeh
91 1.1 eeh #define ASI_INTERRUPT_RECEIVE_DATA 0x7f /* [4u] interrupt receive data registers {0,1,2} */
92 1.1 eeh #define ASI_DATAPATH_ERR_REG_READ 0x7f /* [4u] read access to datapath error registers (ASI reused) */
93 1.1 eeh
94 1.1 eeh #define ASI_PRIMARY 0x80 /* [4u] primary address space */
95 1.1 eeh #define ASI_SECONDARY 0x81 /* [4u] secondary address space */
96 1.1 eeh #define ASI_PRIMARY_NO_FAULT 0x82 /* [4u] primary address space, no fault */
97 1.1 eeh #define ASI_SECONDARY_NO_FAULT 0x83 /* [4u] secondary address space, no fault */
98 1.1 eeh
99 1.1 eeh #define ASI_PRIMARY_LITTLE 0x88 /* [4u] primary address space, little endian */
100 1.1 eeh #define ASI_SECONDARY_LITTLE 0x89 /* [4u] secondary address space, little endian */
101 1.1 eeh #define ASI_PRIMARY_NO_FAULT_LITTLE 0x8a /* [4u] primary address space, no fault, little endian */
102 1.1 eeh #define ASI_SECONDARY_NO_FAULT_LITTLE 0x8b /* [4u] secondary address space, no fault, little endian */
103 1.1 eeh
104 1.1 eeh #define ASI_PST8_PRIMARY 0xc0 /* [VIS] Eight 8-bit partial store, primary */
105 1.1 eeh #define ASI_PST8_SECONDARY 0xc1 /* [VIS] Eight 8-bit partial store, secondary */
106 1.1 eeh #define ASI_PST16_PRIMARY 0xc2 /* [VIS] Four 16-bit partial store, primary */
107 1.1 eeh #define ASI_PST16_SECONDARY 0xc3 /* [VIS] Fout 16-bit partial store, secondary */
108 1.1 eeh #define ASI_PST32_PRIMARY 0xc4 /* [VIS] Two 32-bit partial store, primary */
109 1.1 eeh #define ASI_PST32_SECONDARY 0xc5 /* [VIS] Two 32-bit partial store, secondary */
110 1.1 eeh
111 1.1 eeh #define ASI_PST8_PRIMARY_LITTLE 0xc8 /* [VIS] Eight 8-bit partial store, primary, little endian */
112 1.1 eeh #define ASI_PST8_SECONDARY_LITTLE 0xc9 /* [VIS] Eight 8-bit partial store, secondary, little endian */
113 1.1 eeh #define ASI_PST16_PRIMARY_LITTLE 0xca /* [VIS] Four 16-bit partial store, primary, little endian */
114 1.1 eeh #define ASI_PST16_SECONDARY_LITTLE 0xcb /* [VIS] Fout 16-bit partial store, secondary, little endian */
115 1.1 eeh #define ASI_PST32_PRIMARY_LITTLE 0xcc /* [VIS] Two 32-bit partial store, primary, little endian */
116 1.1 eeh #define ASI_PST32_SECONDARY_LITTLE 0xcd /* [VIS] Two 32-bit partial store, secondary, little endian */
117 1.1 eeh
118 1.1 eeh #define ASI_FL8_PRIMARY 0xd0 /* [VIS] One 8-bit load/store floating, primary */
119 1.1 eeh #define ASI_FL8_SECONDARY 0xd1 /* [VIS] One 8-bit load/store floating, secondary */
120 1.1 eeh #define ASI_FL16_PRIMARY 0xd2 /* [VIS] One 16-bit load/store floating, primary */
121 1.1 eeh #define ASI_FL16_SECONDARY 0xd3 /* [VIS] One 16-bit load/store floating, secondary */
122 1.1 eeh
123 1.1 eeh #define ASI_FL8_PRIMARY_LITTLE 0xd8 /* [VIS] One 8-bit load/store floating, primary, little endian */
124 1.1 eeh #define ASI_FL8_SECONDARY_LITTLE 0xd9 /* [VIS] One 8-bit load/store floating, secondary, little endian */
125 1.1 eeh #define ASI_FL16_PRIMARY_LITTLE 0xda /* [VIS] One 16-bit load/store floating, primary, little endian */
126 1.1 eeh #define ASI_FL16_SECONDARY_LITTLE 0xdb /* [VIS] One 16-bit load/store floating, secondary, little endian */
127 1.1 eeh
128 1.1 eeh #define ASI_BLOCK_COMMIT_PRIMARY 0xe0 /* [4u] block store with commit, primary */
129 1.1 eeh #define ASI_BLOCK_COMMIT_SECONDARY 0xe1 /* [4u] block store with commit, secondary */
130 1.1 eeh #define ASI_BLOCK_PRIMARY 0xf0 /* [4u] block load/store, primary */
131 1.1 eeh #define ASI_BLOCK_SECONDARY 0xf1 /* [4u] block load/store, secondary */
132 1.1 eeh #define ASI_BLOCK_PRIMARY_LITTLE 0xf8 /* [4u] block load/store, primary, little endian */
133 1.1 eeh #define ASI_BLOCK_SECONDARY_LITTLE 0xf9 /* [4u] block load/store, secondary, little endian */
134 1.1 eeh
135 1.1 eeh
136 1.1 eeh /*
137 1.1 eeh * These are the shorter names used by Solaris
138 1.1 eeh */
139 1.1 eeh
140 1.1 eeh #define ASI_N ASI_NUCLEUS
141 1.1 eeh #define ASI_NL ASI_NUCLEUS_LITTLE
142 1.1 eeh #define ASI_AIUP ASI_AS_IF_USER_PRIMARY
143 1.1 eeh #define ASI_AIUS ASI_AS_IF_USER_SECONDARY
144 1.1 eeh #define ASI_AIUPL ASI_AS_IF_USER_PRIMARY_LITTLE
145 1.1 eeh #define ASI_AIUSL ASI_AS_IF_USER_SECONDARY_LITTLE
146 1.1 eeh #define ASI_P ASI_PRIMARY
147 1.1 eeh #define ASI_S ASI_SECONDARY
148 1.1 eeh #define ASI_PNF ASI_PRIMARY_NO_FAULT
149 1.1 eeh #define ASI_SNF ASI_SECONDARY_NO_FAULT
150 1.1 eeh #define ASI_PL ASI_PRIMARY_LITTLE
151 1.1 eeh #define ASI_SL ASI_SECONDARY_LITTLE
152 1.1 eeh #define ASI_PNFL ASI_PRIMARY_NO_FAULT_LITTLE
153 1.1 eeh #define ASI_SNFL ASI_SECONDARY_NO_FAULT_LITTLE
154 1.1 eeh #define ASI_BLK_AIUP ASI_BLOCK_AS_IF_USER_PRIMARY
155 1.1 eeh #define ASI_BLK_AIUPL ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE
156 1.1 eeh #define ASI_BLK_AIUS ASI_BLOCK_AS_IF_USER_SECONDARY
157 1.1 eeh #define ASI_BLK_AIUSL ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE
158 1.1 eeh #define ASI_BLK_COMMIT_P ASI_BLOCK_COMMIT_PRIMARY
159 1.1 eeh #define ASI_BLK_COMMIT_PRIMARY ASI_BLOCK_COMMIT_PRIMARY
160 1.1 eeh #define ASI_BLK_COMMIT_S ASI_BLOCK_COMMIT_SECONDARY
161 1.1 eeh #define ASI_BLK_COMMIT_SECONDARY ASI_BLOCK_COMMIT_SECONDARY
162 1.1 eeh #define ASI_BLK_P ASI_BLOCK_PRIMARY
163 1.1 eeh #define ASI_BLK_PL ASI_BLOCK_PRIMARY_LITTLE
164 1.1 eeh #define ASI_BLK_S ASI_BLOCK_SECONDARY
165 1.1 eeh #define ASI_BLK_SL ASI_BLOCK_SECONDARY_LITTLE
166 1.1 eeh
167 1.14 eeh #define PHYS_ASI(x) (((x) | 0x09) == 0x1d)
168 1.14 eeh #define LITTLE_ASI(x) ((x) & ASI_LITTLE)
169 1.14 eeh
170 1.1 eeh /*
171 1.1 eeh * The following are 4u control registers
172 1.1 eeh */
173 1.1 eeh
174 1.1 eeh /*
175 1.1 eeh * [4u] MMU and Cache Control Register (MCCR)
176 1.1 eeh * use ASI = 0x45
177 1.1 eeh */
178 1.6 eeh #define ASI_MCCR ASI_LSU_CONTROL_REGISTER
179 1.1 eeh #define MCCR 0x00
180 1.1 eeh
181 1.1 eeh /* MCCR Bits and their meanings */
182 1.1 eeh #define MCCR_DMMU_EN 0x08
183 1.1 eeh #define MCCR_IMMU_EN 0x04
184 1.1 eeh #define MCCR_DCACHE_EN 0x02
185 1.1 eeh #define MCCR_ICACHE_EN 0x01
186 1.1 eeh
187 1.1 eeh
188 1.1 eeh /*
189 1.1 eeh * MMU control registers
190 1.1 eeh */
191 1.1 eeh
192 1.1 eeh /* Choose an MMU */
193 1.1 eeh #define ASI_DMMU 0x58
194 1.1 eeh #define ASI_IMMU 0x50
195 1.1 eeh
196 1.1 eeh /* Other assorted MMU ASIs */
197 1.1 eeh #define ASI_IMMU_8KPTR 0x51
198 1.1 eeh #define ASI_IMMU_64KPTR 0x52
199 1.1 eeh #define ASI_IMMU_DATA_IN 0x54
200 1.1 eeh #define ASI_IMMU_TLB_DATA 0x55
201 1.1 eeh #define ASI_IMMU_TLB_TAG 0x56
202 1.1 eeh #define ASI_DMMU_8KPTR 0x59
203 1.1 eeh #define ASI_DMMU_64KPTR 0x5a
204 1.1 eeh #define ASI_DMMU_DATA_IN 0x5c
205 1.1 eeh #define ASI_DMMU_TLB_DATA 0x5d
206 1.1 eeh #define ASI_DMMU_TLB_TAG 0x5e
207 1.1 eeh
208 1.1 eeh /*
209 1.1 eeh * The following are the control registers
210 1.1 eeh * They work on both MMUs unless noted.
211 1.1 eeh *
212 1.1 eeh * Register contents are defined later on individual registers.
213 1.1 eeh */
214 1.1 eeh #define TSB_TAG_TARGET 0x0
215 1.1 eeh #define TLB_DATA_IN 0x0
216 1.1 eeh #define CTX_PRIMARY 0x08 /* primary context -- DMMU only */
217 1.1 eeh #define CTX_SECONDARY 0x10 /* secondary context -- DMMU only */
218 1.1 eeh #define SFSR 0x18
219 1.1 eeh #define SFAR 0x20 /* fault address -- DMMU only */
220 1.1 eeh #define TSB 0x28
221 1.1 eeh #define TLB_TAG_ACCESS 0x30
222 1.1 eeh #define VIRTUAL_WATCHPOINT 0x38
223 1.1 eeh #define PHYSICAL_WATCHPOINT 0x40
224 1.1 eeh
225 1.1 eeh /* Tag Target bits */
226 1.1 eeh #define TAG_TARGET_VA_MASK 0x03ffffffffffffffffLL
227 1.1 eeh #define TAG_TARGET_VA(x) (((x)<<22)&TAG_TARGET_VA_MASK)
228 1.1 eeh #define TAG_TARGET_CONTEXT(x) ((x)>>48)
229 1.1 eeh #define TAG_TARGET(c,v) ((((uint64_t)c)<<48)|(((uint64_t)v)&TAG_TARGET_VA_MASK))
230 1.1 eeh
231 1.1 eeh /* SFSR bits for both D_SFSR and I_SFSR */
232 1.1 eeh #define SFSR_ASI(x) ((x)>>16)
233 1.1 eeh #define SFSR_FT_VA_OOR_2 0x02000 /* IMMU: jumpl or return to unsupportd VA */
234 1.1 eeh #define SFSR_FT_VA_OOR_1 0x01000 /* fault at unsupported VA */
235 1.1 eeh #define SFSR_FT_NFO 0x00800 /* DMMU: Access to page marked NFO */
236 1.1 eeh #define SFSR_ILL_ASI 0x00400 /* DMMU: Illegal (unsupported) ASI */
237 1.1 eeh #define SFSR_FT_IO_ATOMIC 0x00200 /* DMMU: Atomic access to noncacheable page */
238 1.1 eeh #define SFSR_FT_ILL_NF 0x00100 /* DMMU: NF load or flush to page marked E (has side effects) */
239 1.1 eeh #define SFSR_FT_PRIV 0x00080 /* Privilege violation */
240 1.1 eeh #define SFSR_FT_E 0x00040 /* DMUU: value of E bit associated address */
241 1.1 eeh #define SFSR_CTXT(x) (((x)>>4)&0x3)
242 1.1 eeh #define SFSR_CTXT_IS_PRIM(x) (SFSR_CTXT(x)==0x00)
243 1.1 eeh #define SFSR_CTXT_IS_SECOND(x) (SFSR_CTXT(x)==0x01)
244 1.1 eeh #define SFSR_CTXT_IS_NUCLEUS(x) (SFSR_CTXT(x)==0x02)
245 1.1 eeh #define SFSR_PRIV 0x00008 /* value of PSTATE.PRIV for faulting access */
246 1.1 eeh #define SFSR_W 0x00004 /* DMMU: attempted write */
247 1.1 eeh #define SFSR_OW 0x00002 /* Overwrite; prev vault was still valid */
248 1.1 eeh #define SFSR_FV 0x00001 /* Fault is valid */
249 1.1 eeh #define SFSR_FT (SFSR_FT_VA_OOR_2|SFSR_FT_VA_OOR_1|SFSR_FT_NFO|SFSR_ILL_ASI|SFSR_FT_IO_ATOMIC|SFSR_FT_ILL_NF|SFSR_FT_PRIV)
250 1.1 eeh
251 1.3 eeh #if 0
252 1.3 eeh /* Old bits */
253 1.1 eeh #define SFSR_BITS "\40\16VAT\15VAD\14NFO\13ASI\12A\11NF\10PRIV\7E\6NUCLEUS\5SECONDCTX\4PRIV\3W\2OW\1FV"
254 1.3 eeh #else
255 1.3 eeh /* New bits */
256 1.3 eeh #define SFSR_BITS "\177\20" \
257 1.3 eeh "f\20\30ASI\0" "b\16VAT\0" "b\15VAD\0" "b\14NFO\0" "b\13ASI\0" "b\12A\0" "b\11NF\0" "b\10PRIV\0" \
258 1.3 eeh "b\7E\0" "b\6NUCLEUS\0" "b\5SECONDCTX\0" "b\4PRIV\0" "b\3W\0" "b\2OW\0" "b\1FV\0"
259 1.3 eeh #endif
260 1.3 eeh
261 1.3 eeh /* ASFR bits */
262 1.3 eeh #define ASFR_ME 0x100000000LL
263 1.3 eeh #define ASFR_PRIV 0x080000000LL
264 1.3 eeh #define ASFR_ISAP 0x040000000LL
265 1.3 eeh #define ASFR_ETP 0x020000000LL
266 1.3 eeh #define ASFR_IVUE 0x010000000LL
267 1.3 eeh #define ASFR_TO 0x008000000LL
268 1.3 eeh #define ASFR_BERR 0x004000000LL
269 1.3 eeh #define ASFR_LDP 0x002000000LL
270 1.3 eeh #define ASFR_CP 0x001000000LL
271 1.3 eeh #define ASFR_WP 0x000800000LL
272 1.3 eeh #define ASFR_EDP 0x000400000LL
273 1.3 eeh #define ASFR_UE 0x000200000LL
274 1.3 eeh #define ASFR_CE 0x000100000LL
275 1.3 eeh #define ASFR_ETS 0x0000f0000LL
276 1.3 eeh #define ASFT_P_SYND 0x00000ffffLL
277 1.3 eeh
278 1.3 eeh #define AFSR_BITS "\177\20" \
279 1.3 eeh "b\40ME\0" "b\37PRIV\0" "b\36ISAP\0" "b\35ETP\0" \
280 1.3 eeh "b\34IVUE\0" "b\33TO\0" "b\32BERR\0" "b\31LDP\0" \
281 1.3 eeh "b\30CP\0" "b\27WP\0" "b\26EDP\0" "b\25UE\0" \
282 1.3 eeh "b\24CE\0" "f\20\4ETS\0" "f\0\20P_SYND\0"
283 1.3 eeh
284 1.1 eeh /*
285 1.1 eeh * Here's the spitfire TSB control register bits.
286 1.1 eeh *
287 1.1 eeh * Each TSB entry is 16-bytes wide. The TSB must be size aligned
288 1.1 eeh */
289 1.1 eeh #define TSB_SIZE_512 0x0 /* 8kB, etc. */
290 1.1 eeh #define TSB_SIZE_1K 0x01
291 1.1 eeh #define TSB_SIZE_2K 0x02
292 1.1 eeh #define TSB_SIZE_4K 0x03
293 1.1 eeh #define TSB_SIZE_8K 0x04
294 1.1 eeh #define TSB_SIZE_16K 0x05
295 1.1 eeh #define TSB_SIZE_32K 0x06
296 1.1 eeh #define TSB_SIZE_64K 0x07
297 1.1 eeh #define TSB_SPLIT 0x1000
298 1.1 eeh #define TSB_BASE 0xffffffffffffe000
299 1.1 eeh
300 1.1 eeh /* TLB Tag Access bits */
301 1.1 eeh #define TLB_TAG_ACCESS_VA 0xffffffffffffe000
302 1.1 eeh #define TLB_TAG_ACCESS_CTX 0x0000000000001fff
303 1.1 eeh
304 1.1 eeh /*
305 1.1 eeh * TLB demap registers. TTEs are defined in v9pte.h
306 1.1 eeh *
307 1.1 eeh * Use the address space to select between IMMU and DMMU.
308 1.1 eeh * The address of the register selects which context register
309 1.1 eeh * to read the ASI from.
310 1.1 eeh *
311 1.1 eeh * The data stored in the register is interpreted as the VA to
312 1.1 eeh * use. The DEMAP_CTX_<> registers ignore the address and demap the
313 1.1 eeh * entire ASI.
314 1.1 eeh *
315 1.1 eeh */
316 1.1 eeh #define ASI_IMMU_DEMAP 0x57 /* [4u] IMMU TLB demap */
317 1.1 eeh #define ASI_DMMU_DEMAP 0x5f /* [4u] IMMU TLB demap */
318 1.1 eeh
319 1.1 eeh #define DEMAP_PAGE_NUCLEUS ((0x02)<<4) /* Demap page from kernel AS */
320 1.1 eeh #define DEMAP_PAGE_PRIMARY ((0x00)<<4) /* Demap a page from primary CTXT */
321 1.1 eeh #define DEMAP_PAGE_SECONDARY ((0x01)<<4) /* Demap page from secondary CTXT (DMMU only) */
322 1.1 eeh #define DEMAP_CTX_NUCLEUS ((0x06)<<4) /* Demap all of kernel CTXT */
323 1.1 eeh #define DEMAP_CTX_PRIMARY ((0x04)<<4) /* Demap all of primary CTXT */
324 1.1 eeh #define DEMAP_CTX_SECONDARY ((0x05)<<4) /* Demap all of secondary CTXT */
325 1.1 eeh
326 1.1 eeh /*
327 1.1 eeh * Interrupt registers. This really gets hairy.
328 1.1 eeh */
329 1.1 eeh
330 1.1 eeh /* IRSR -- Interrupt Receive Status Ragister */
331 1.1 eeh #define ASI_IRSR 0x49
332 1.1 eeh #define IRSR 0x00
333 1.13 mrg #define IRSR_BUSY 0x020
334 1.13 mrg #define IRSR_MID(x) (x&0x1f)
335 1.1 eeh
336 1.1 eeh /* IRDR -- Interrupt Receive Data Registers */
337 1.1 eeh #define ASI_IRDR 0x7f
338 1.1 eeh #define IRDR_0H 0x40
339 1.1 eeh #define IRDR_0L 0x48 /* unimplemented */
340 1.1 eeh #define IRDR_1H 0x50
341 1.1 eeh #define IRDR_1L 0x58 /* unimplemented */
342 1.1 eeh #define IRDR_2H 0x60
343 1.1 eeh #define IRDR_2L 0x68 /* unimplemented */
344 1.1 eeh #define IRDR_3H 0x70 /* unimplemented */
345 1.1 eeh #define IRDR_3L 0x78 /* unimplemented */
346 1.1 eeh
347 1.1 eeh /* SOFTINT ASRs */
348 1.1 eeh #define SET_SOFTINT %asr20 /* Sets these bits */
349 1.1 eeh #define CLEAR_SOFTINT %asr21 /* Clears these bits */
350 1.1 eeh #define SOFTINT %asr22 /* Reads the register */
351 1.9 eeh #define TICK_CMPR %asr23
352 1.1 eeh
353 1.1 eeh #define TICK_INT 0x01 /* level-14 clock tick */
354 1.1 eeh #define SOFTINT1 (0x1<<1)
355 1.1 eeh #define SOFTINT2 (0x1<<2)
356 1.1 eeh #define SOFTINT3 (0x1<<3)
357 1.1 eeh #define SOFTINT4 (0x1<<4)
358 1.1 eeh #define SOFTINT5 (0x1<<5)
359 1.1 eeh #define SOFTINT6 (0x1<<6)
360 1.1 eeh #define SOFTINT7 (0x1<<7)
361 1.1 eeh #define SOFTINT8 (0x1<<8)
362 1.1 eeh #define SOFTINT9 (0x1<<9)
363 1.1 eeh #define SOFTINT10 (0x1<<10)
364 1.1 eeh #define SOFTINT11 (0x1<<11)
365 1.1 eeh #define SOFTINT12 (0x1<<12)
366 1.1 eeh #define SOFTINT13 (0x1<<13)
367 1.1 eeh #define SOFTINT14 (0x1<<14)
368 1.1 eeh #define SOFTINT15 (0x1<<15)
369 1.1 eeh
370 1.1 eeh /* Interrupt Dispatch -- usually reserved for cross-calls */
371 1.1 eeh #define ASR_IDSR 0x48 /* Interrupt dispatch status reg */
372 1.1 eeh #define IDSR 0x00
373 1.1 eeh #define IDSR_NACK 0x02
374 1.1 eeh #define IDSR_BUSY 0x01
375 1.1 eeh
376 1.1 eeh #define ASI_INTERRUPT_DISPATCH 0x77 /* [4u] spitfire interrupt dispatch regs */
377 1.1 eeh #define IDCR(x) (((x)<<14)&0x70) /* Store anything to this address to dispatch crosscall to CPU (x) */
378 1.1 eeh #define IDDR_0H 0x40 /* Store data to send in these regs */
379 1.1 eeh #define IDDR_0L 0x48 /* unimplemented */
380 1.1 eeh #define IDDR_1H 0x50
381 1.1 eeh #define IDDR_1L 0x58 /* unimplemented */
382 1.1 eeh #define IDDR_2H 0x60
383 1.1 eeh #define IDDR_2L 0x68 /* unimplemented */
384 1.1 eeh #define IDDR_3H 0x70 /* unimplemented */
385 1.1 eeh #define IDDR_3L 0x78 /* unimplemented */
386 1.1 eeh
387 1.1 eeh /*
388 1.1 eeh * Error registers
389 1.1 eeh */
390 1.1 eeh
391 1.1 eeh /* Since we won't try to fix async errs, we don't care about the bits in the regs */
392 1.1 eeh #define ASI_AFAR 0x4d /* Asynchronous fault address register */
393 1.1 eeh #define AFAR 0x00
394 1.1 eeh #define ASI_AFSR 0x4c /* Asynchronous fault status register */
395 1.1 eeh #define AFSR 0x00
396 1.1 eeh
397 1.1 eeh #define ASI_P_EER 0x4b /* Error enable register */
398 1.1 eeh #define P_EER 0x00
399 1.1 eeh #define P_EER_ISAPEN 0x04 /* Enable fatal on ISAP */
400 1.1 eeh #define P_EER_NCEEN 0x02 /* Enable trap on uncorrectable errs */
401 1.1 eeh #define P_EER_CEEN 0x01 /* Enable trap on correctable errs */
402 1.1 eeh
403 1.1 eeh #define ASI_DATAPATH_READ 0x7f /* Read the regs */
404 1.1 eeh #define ASI_DATAPATH_WRITE 0x77 /* Write to the regs */
405 1.1 eeh #define P_DPER_0 0x00 /* Datapath err reg 0 */
406 1.1 eeh #define P_DPER_1 0x18 /* Datapath err reg 1 */
407 1.1 eeh #define P_DCR_0 0x20 /* Datapath control reg 0 */
408 1.1 eeh #define P_DCR_1 0x38 /* Datapath control reg 0 */
409 1.1 eeh
410 1.2 eeh
411 1.2 eeh /* From sparc64/asm.h which I think I'll deprecate since it makes bus.h a pain. */
412 1.2 eeh
413 1.1 eeh /*
414 1.2 eeh * GCC __asm constructs for doing assembly stuff.
415 1.1 eeh */
416 1.2 eeh
417 1.2 eeh /*
418 1.2 eeh * ``Routines'' to load and store from/to alternate address space.
419 1.2 eeh * The location can be a variable, the asi value (address space indicator)
420 1.2 eeh * must be a constant.
421 1.1 eeh *
422 1.2 eeh * N.B.: You can put as many special functions here as you like, since
423 1.2 eeh * they cost no kernel space or time if they are not used.
424 1.1 eeh *
425 1.2 eeh * These were static inline functions, but gcc screws up the constraints
426 1.2 eeh * on the address space identifiers (the "n"umeric value part) because
427 1.2 eeh * it inlines too late, so we have to use the funny valued-macro syntax.
428 1.2 eeh */
429 1.6 eeh
430 1.6 eeh /* DCACHE_BUG forces a flush of the D$ line on every ASI load */
431 1.6 eeh #define DCACHE_BUG
432 1.6 eeh
433 1.9 eeh #ifdef __arch64__
434 1.2 eeh /* load byte from alternate address space */
435 1.6 eeh #ifdef DCACHE_BUG
436 1.6 eeh #define lduba(loc, asi) ({ \
437 1.6 eeh register int _lduba_v; \
438 1.14 eeh if (PHYS_ASI(asi)) { \
439 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
440 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
441 1.9 eeh " lduba [%1]%%asi,%0" : "=&r" (_lduba_v) : \
442 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
443 1.6 eeh } else { \
444 1.9 eeh __asm __volatile("wr %2,%%g0,%%asi; lduba [%1]%%asi,%0" : "=r" (_lduba_v) : \
445 1.9 eeh "r" ((long)(loc)), "r" (asi)); \
446 1.6 eeh } \
447 1.6 eeh _lduba_v; \
448 1.6 eeh })
449 1.6 eeh #else
450 1.2 eeh #define lduba(loc, asi) ({ \
451 1.2 eeh register int _lduba_v; \
452 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; lduba [%1]%%asi,%0" : "=r" (_lduba_v) : \
453 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
454 1.2 eeh _lduba_v; \
455 1.2 eeh })
456 1.6 eeh #endif
457 1.9 eeh #else
458 1.9 eeh /* load byte from alternate address space */
459 1.9 eeh #ifdef DCACHE_BUG
460 1.9 eeh #define lduba(loc, asi) ({ \
461 1.14 eeh register int _lduba_v, _loc_hi, _pstate; \
462 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
463 1.14 eeh if (PHYS_ASI(asi)) { \
464 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; " \
465 1.14 eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; rdpr %%pstate,%1; " \
466 1.14 eeh " sllx %3,32,%0; or %0,%2,%0; wrpr %1,8,%%pstate; " \
467 1.14 eeh " membar #Sync; lduba [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
468 1.14 eeh "=&r" (_lduba_v), "=&r" (_pstate) : \
469 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
470 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
471 1.9 eeh } else { \
472 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
473 1.14 eeh " rdpr %%pstate,%1; wrpr %1,8,%%pstate; " \
474 1.14 eeh " or %0,%2,%0; lduba [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
475 1.14 eeh "=&r" (_lduba_v), "=&r" (_pstate) : \
476 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
477 1.9 eeh } \
478 1.9 eeh _lduba_v; \
479 1.9 eeh })
480 1.9 eeh #else
481 1.9 eeh #define lduba(loc, asi) ({ \
482 1.14 eeh register int _lduba_v, _loc_hi, _pstate; \
483 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
484 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1; sllx %3,32,%0; " \
485 1.14 eeh " wrpr %1,8,%%pstate; or %0,%2,%0; lduba [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
486 1.14 eeh "=&r" (_lduba_v), "=&r" (_pstate) : \
487 1.14 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
488 1.9 eeh _lduba_v; \
489 1.9 eeh })
490 1.9 eeh #endif
491 1.9 eeh #endif
492 1.2 eeh
493 1.9 eeh #ifdef __arch64__
494 1.2 eeh /* load half-word from alternate address space */
495 1.6 eeh #ifdef DCACHE_BUG
496 1.6 eeh #define lduha(loc, asi) ({ \
497 1.6 eeh register int _lduha_v; \
498 1.14 eeh if (PHYS_ASI(asi)) { \
499 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
500 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
501 1.9 eeh " lduha [%1]%%asi,%0" : "=&r" (_lduha_v) : \
502 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
503 1.6 eeh } else { \
504 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; lduha [%1]%%asi,%0" : "=r" (_lduha_v) : \
505 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
506 1.6 eeh } \
507 1.6 eeh _lduha_v; \
508 1.6 eeh })
509 1.6 eeh #else
510 1.2 eeh #define lduha(loc, asi) ({ \
511 1.2 eeh register int _lduha_v; \
512 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; lduha [%1]%%asi,%0" : "=r" (_lduha_v) : \
513 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
514 1.2 eeh _lduha_v; \
515 1.2 eeh })
516 1.6 eeh #endif
517 1.9 eeh #else
518 1.9 eeh /* load half-word from alternate address space */
519 1.9 eeh #ifdef DCACHE_BUG
520 1.9 eeh #define lduha(loc, asi) ({ \
521 1.14 eeh register int _lduha_v, _loc_hi, _pstate; \
522 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
523 1.14 eeh if (PHYS_ASI(asi)) { \
524 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1; " \
525 1.14 eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; sllx %3,32,%0; " \
526 1.14 eeh " or %0,%2,%0; membar #Sync; lduha [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
527 1.14 eeh "=&r" (_lduha_v), "=&r" (_pstate) : \
528 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
529 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
530 1.9 eeh } else { \
531 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1; " \
532 1.14 eeh " sllx %3,32,%0; wrpr %1,8,%%pstate; " \
533 1.14 eeh " or %0,%2,%0; lduha [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
534 1.14 eeh "=&r" (_lduha_v), "=&r" (_pstate) : \
535 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
536 1.9 eeh } \
537 1.9 eeh _lduha_v; \
538 1.9 eeh })
539 1.9 eeh #else
540 1.9 eeh #define lduha(loc, asi) ({ \
541 1.15 pk register int _lduha_v, _loc_hi, _pstate; \
542 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
543 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; rdpr %%pstate,%1; " \
544 1.14 eeh " or %0,%2,%0; wrpr %1,8,%%pstate; lduha [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
545 1.14 eeh "=&r" (_lduha_v), "=&r" (_pstate) : \
546 1.14 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
547 1.9 eeh _lduha_v; \
548 1.9 eeh })
549 1.9 eeh #endif
550 1.9 eeh #endif
551 1.2 eeh
552 1.9 eeh #ifdef __arch64__
553 1.6 eeh /* load unsigned int from alternate address space */
554 1.6 eeh #ifdef DCACHE_BUG
555 1.6 eeh #define lda(loc, asi) ({ \
556 1.6 eeh register int _lda_v; \
557 1.14 eeh if (PHYS_ASI(asi)) { \
558 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
559 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
560 1.9 eeh " lda [%1]%%asi,%0" : "=&r" (_lda_v) : \
561 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
562 1.6 eeh } else { \
563 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; lda [%1]%%asi,%0" : "=r" (_lda_v) : \
564 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
565 1.6 eeh } \
566 1.6 eeh _lda_v; \
567 1.6 eeh })
568 1.6 eeh
569 1.6 eeh /* load signed int from alternate address space */
570 1.6 eeh #define ldswa(loc, asi) ({ \
571 1.6 eeh register int _lda_v; \
572 1.14 eeh if (PHYS_ASI(asi)) { \
573 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
574 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
575 1.9 eeh " ldswa [%1]%%asi,%0" : "=&r" (_lda_v) : \
576 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
577 1.6 eeh } else { \
578 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; ldswa [%1]%%asi,%0" : "=r" (_lda_v) : \
579 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
580 1.6 eeh } \
581 1.6 eeh _lda_v; \
582 1.6 eeh })
583 1.6 eeh #else
584 1.2 eeh #define lda(loc, asi) ({ \
585 1.2 eeh register int _lda_v; \
586 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; lda [%1]%%asi,%0" : "=r" (_lda_v) : \
587 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
588 1.2 eeh _lda_v; \
589 1.2 eeh })
590 1.2 eeh
591 1.2 eeh #define ldswa(loc, asi) ({ \
592 1.2 eeh register int _lda_v; \
593 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; ldswa [%1]%%asi,%0" : "=r" (_lda_v) : \
594 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
595 1.2 eeh _lda_v; \
596 1.2 eeh })
597 1.6 eeh #endif
598 1.9 eeh #else /* __arch64__ */
599 1.9 eeh /* load unsigned int from alternate address space */
600 1.9 eeh #ifdef DCACHE_BUG
601 1.9 eeh #define lda(loc, asi) ({ \
602 1.14 eeh register int _lda_v, _loc_hi, _pstate; \
603 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
604 1.14 eeh if (PHYS_ASI(asi)) { \
605 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;" \
606 1.14 eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; " \
607 1.14 eeh " sllx %3,32,%0; or %0,%2,%0; membar #Sync;lda [%0]%%asi,%0; " \
608 1.14 eeh " wrpr %1,0,%%pstate" : "=&r" (_lda_v), "=&r" (_pstate) : \
609 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
610 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
611 1.9 eeh } else { \
612 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;" \
613 1.14 eeh " sllx %3,32,%0; wrpr %1,8,%%pstate;" \
614 1.14 eeh " or %0,%2,%0; lda [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
615 1.14 eeh "=&r" (_lda_v), "=&r" (_pstate) : \
616 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
617 1.9 eeh } \
618 1.9 eeh _lda_v; \
619 1.9 eeh })
620 1.9 eeh
621 1.9 eeh /* load signed int from alternate address space */
622 1.9 eeh #define ldswa(loc, asi) ({ \
623 1.14 eeh register int _lda_v, _loc_hi, _pstate; \
624 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
625 1.14 eeh if (PHYS_ASI(asi)) { \
626 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;" \
627 1.14 eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; sllx %3,32,%0;" \
628 1.15 pk " or %0,%2,%0; membar #Sync; ldswa [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
629 1.14 eeh "=&r" (_lda_v), "=&r" (_pstate) : \
630 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
631 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
632 1.9 eeh } else { \
633 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0;" \
634 1.14 eeh " rdpr %%pstate,%1; wrpr %1,8,%%pstate;" \
635 1.14 eeh " or %0,%2,%0; ldswa [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
636 1.14 eeh "=&r" (_lda_v), "=&r" (_pstate) : \
637 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
638 1.9 eeh } \
639 1.9 eeh _lda_v; \
640 1.9 eeh })
641 1.9 eeh #else
642 1.9 eeh #define lda(loc, asi) ({ \
643 1.14 eeh register int _lda_v, _loc_hi, _pstate; \
644 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
645 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; rdpr %%pstate,%1;" \
646 1.15 pk " wrpr %1,8,%%pstate; or %0,%2,%0; lda [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
647 1.14 eeh "=&r" (_lda_v), "=&r" (_pstate) : \
648 1.14 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
649 1.9 eeh _lda_v; \
650 1.9 eeh })
651 1.9 eeh
652 1.9 eeh #define ldswa(loc, asi) ({ \
653 1.14 eeh register int _lda_v, _loc_hi, _pstate;; \
654 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
655 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; rdpr %%pstate,%1;" \
656 1.14 eeh " wrpr %1,8,%%pstate; or %0,%2,%0; ldswa [%0]%%asi,%0; wrpr %1,0,%pstate" : \
657 1.14 eeh "=&r" (_lda_v), "=&r" (_pstate) : \
658 1.14 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
659 1.9 eeh _lda_v; \
660 1.9 eeh })
661 1.9 eeh #endif
662 1.9 eeh #endif /* __arch64__ */
663 1.6 eeh
664 1.6 eeh #ifdef DCACHE_BUG
665 1.2 eeh
666 1.9 eeh #ifdef __arch64__
667 1.6 eeh /* load 64-bit int from alternate address space */
668 1.6 eeh #define ldda(loc, asi) ({ \
669 1.6 eeh register long long _lda_v; \
670 1.14 eeh if (PHYS_ASI(asi)) { \
671 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; " \
672 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
673 1.9 eeh " ldda [%1]%%asi,%0" : "=&r" (_lda_v) : \
674 1.8 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
675 1.6 eeh } else { \
676 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; ldda [%1]%%asi,%0" : "=r" (_lda_v) : \
677 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
678 1.6 eeh } \
679 1.6 eeh _lda_v; \
680 1.2 eeh })
681 1.9 eeh #else
682 1.9 eeh /* load 64-bit int from alternate address space */
683 1.9 eeh #define ldda(loc, asi) ({ \
684 1.14 eeh register long long _lda_v, _loc_hi, _pstate; \
685 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
686 1.14 eeh if (PHYS_ASI(asi)) { \
687 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;" \
688 1.14 eeh " andn %2,0x1f,%0; rdpr %%pstate,%1; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate;" \
689 1.14 eeh " sllx %3,32,%0; or %0,%2,%0; membar #Sync; ldda [%0]%%asi,%0; wrpr %1,0,%%pstate" :\
690 1.14 eeh "=&r" (_lda_v), "=&r" (_pstate) : \
691 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi), "n" (ASI_DCACHE_TAG)); \
692 1.9 eeh } else { \
693 1.14 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
694 1.14 eeh " rdpr %%pstate,%1; or %0,%2,%0; wrpr %1,8,%%pstate; ldda [%0]%%asi,%0;" \
695 1.14 eeh " wrpr %1,0,%%pstate" : "=&r" (_lda_v), "=&r" (_pstate) : \
696 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
697 1.9 eeh } \
698 1.9 eeh _lda_v; \
699 1.9 eeh })
700 1.9 eeh #endif
701 1.2 eeh
702 1.6 eeh #ifdef __arch64__
703 1.6 eeh /* native load 64-bit int from alternate address space w/64-bit compiler*/
704 1.6 eeh #define ldxa(loc, asi) ({ \
705 1.6 eeh register long _lda_v; \
706 1.14 eeh if (PHYS_ASI(asi)) { \
707 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; "\
708 1.7 eeh " andn %1,0x1f,%0; stxa %%g0,[%0] %3; membar #Sync; " \
709 1.9 eeh " ldxa [%1]%%asi,%0" : "=&r" (_lda_v) : \
710 1.6 eeh "r" ((long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
711 1.6 eeh } else { \
712 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; ldxa [%1]%%asi,%0" : "=r" (_lda_v) : \
713 1.6 eeh "r" ((long)(loc)), "r" (asi)); \
714 1.6 eeh } \
715 1.6 eeh _lda_v; \
716 1.6 eeh })
717 1.6 eeh #else
718 1.6 eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
719 1.6 eeh #define ldxa(loc, asi) ({ \
720 1.10 eeh register long _ldxa_lo, _ldxa_hi, _loc_hi; \
721 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
722 1.14 eeh if (PHYS_ASI(asi)) { \
723 1.9 eeh __asm __volatile("wr %4,%%g0,%%asi; " \
724 1.14 eeh " andn %2,0x1f,%0; rdpr %%pstate,%1; stxa %%g0,[%0] %5; " \
725 1.14 eeh " sllx %3,32,%0; wrpr %1,8,%%pstate; or %0,%2,%0; membar #Sync; ldxa [%0]%%asi,%0; " \
726 1.14 eeh " wrpr %1,0,%%pstate; srlx %0,32,%1; srl %0,0,%0" : \
727 1.9 eeh "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) : \
728 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), \
729 1.9 eeh "r" (asi), "n" (ASI_DCACHE_TAG)); \
730 1.6 eeh } else { \
731 1.10 eeh __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
732 1.14 eeh " rdpr %%pstate,%1; or %0,%2,%0; wrpr %1,8,%%pstate; ldxa [%0]%%asi,%0; " \
733 1.14 eeh " wrpr %1,0,%%pstate; srlx %0,32,%1; srl %0,0,%0;" : \
734 1.9 eeh "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) : \
735 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
736 1.6 eeh } \
737 1.6 eeh ((((int64_t)_ldxa_hi)<<32)|_ldxa_lo); \
738 1.2 eeh })
739 1.6 eeh #endif
740 1.2 eeh
741 1.6 eeh #else
742 1.2 eeh
743 1.9 eeh #ifdef __arch64__
744 1.2 eeh /* load 64-bit int from alternate address space */
745 1.2 eeh #define ldda(loc, asi) ({ \
746 1.2 eeh register long long _lda_v; \
747 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; ldda [%1]%%asi,%0" : "=r" (_lda_v) : \
748 1.8 eeh "r" ((long)(loc)), "r" (asi)); \
749 1.2 eeh _lda_v; \
750 1.2 eeh })
751 1.9 eeh #else
752 1.9 eeh #define ldda(loc, asi) ({ \
753 1.14 eeh register long long _lda_v, _loc_hi, _pstate; \
754 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
755 1.15 pk __asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; rdpr %%pstate,%1;" \
756 1.14 eeh " or %0,%2,%0; wrpr %1,8,%%pstate; ldda [%0]%%asi,%0; wrpr %1,0,%%pstate" : \
757 1.14 eeh "=&r" (_lda_v), "=&r" (_pstate) : \
758 1.14 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
759 1.9 eeh _lda_v; \
760 1.9 eeh })
761 1.9 eeh #endif
762 1.2 eeh
763 1.5 mrg #ifdef __arch64__
764 1.2 eeh /* native load 64-bit int from alternate address space w/64-bit compiler*/
765 1.2 eeh #define ldxa(loc, asi) ({ \
766 1.2 eeh register long _lda_v; \
767 1.2 eeh __asm __volatile("wr %2,%%g0,%%asi; ldxa [%1]%%asi,%0" : "=r" (_lda_v) : \
768 1.2 eeh "r" ((long)(loc)), "r" (asi)); \
769 1.2 eeh _lda_v; \
770 1.2 eeh })
771 1.2 eeh #else
772 1.2 eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
773 1.2 eeh #define ldxa(loc, asi) ({ \
774 1.10 eeh register long _ldxa_lo, _ldxa_hi, _loc_hi; \
775 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
776 1.15 pk __asm __volatile("wr %4,%%g0,%%asi; sllx %2,32,%0; rdpr %%pstate,%1;" \
777 1.14 eeh " or %0,%1,%0; wrpr %1,8,%%pstate; ldxa [%0]%%asi,%0; wrpr %1,0,%%pstate;" \
778 1.14 eeh " srlx %0,32,%1; srl %0,0,%0;" : \
779 1.9 eeh "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) : \
780 1.9 eeh "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
781 1.4 eeh ((((int64_t)_ldxa_hi)<<32)|_ldxa_lo); \
782 1.2 eeh })
783 1.2 eeh #endif
784 1.6 eeh #endif
785 1.6 eeh
786 1.6 eeh
787 1.6 eeh /* store byte to alternate address space */
788 1.9 eeh #ifdef __arch64__
789 1.6 eeh #define stba(loc, asi, value) ({ \
790 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; stba %0,[%1]%%asi" : : \
791 1.8 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (asi)); \
792 1.6 eeh })
793 1.9 eeh #else
794 1.9 eeh #define stba(loc, asi, value) ({ \
795 1.14 eeh register int _loc_hi, _pstate; \
796 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
797 1.14 eeh __asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;" \
798 1.14 eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stba %2,[%0]%%asi; wrpr %1,0,%%pstate" : \
799 1.14 eeh "=&r" (_loc_hi), "=&r" (_pstate) : \
800 1.14 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
801 1.9 eeh })
802 1.9 eeh #endif
803 1.6 eeh
804 1.6 eeh /* store half-word to alternate address space */
805 1.9 eeh #ifdef __arch64__
806 1.6 eeh #define stha(loc, asi, value) ({ \
807 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; stha %0,[%1]%%asi" : : \
808 1.8 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (asi)); \
809 1.6 eeh })
810 1.9 eeh #else
811 1.9 eeh #define stha(loc, asi, value) ({ \
812 1.14 eeh register int _loc_hi, _pstate; \
813 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
814 1.14 eeh __asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;" \
815 1.14 eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stha %2,[%0]%%asi; wrpr %1,0,%%pstate" : \
816 1.14 eeh "=&r" (_loc_hi), "=&r" (_pstate) : \
817 1.14 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (_loc_hi), "r" (asi)); \
818 1.9 eeh })
819 1.9 eeh #endif
820 1.6 eeh
821 1.6 eeh /* store int to alternate address space */
822 1.9 eeh #ifdef __arch64__
823 1.6 eeh #define sta(loc, asi, value) ({ \
824 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; sta %0,[%1]%%asi" : : \
825 1.8 eeh "r" ((int)(value)), "r" ((long)(loc)), "r" (asi)); \
826 1.6 eeh })
827 1.9 eeh #else
828 1.9 eeh #define sta(loc, asi, value) ({ \
829 1.14 eeh register int _loc_hi, _pstate; \
830 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
831 1.14 eeh __asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;" \
832 1.14 eeh " or %3,%0,%0; wrpr %1,8,%%pstate; sta %2,[%0]%%asi; wrpr %1,0,%%pstate" : \
833 1.14 eeh "=&r" (_loc_hi), "=&r" (_pstate) : \
834 1.14 eeh "r" ((int)(value)), "r" ((int)(loc)), "r" (_loc_hi), "r" (asi)); \
835 1.9 eeh })
836 1.9 eeh #endif
837 1.6 eeh
838 1.6 eeh /* store 64-bit int to alternate address space */
839 1.9 eeh #ifdef __arch64__
840 1.6 eeh #define stda(loc, asi, value) ({ \
841 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; stda %0,[%1]%%asi" : : \
842 1.8 eeh "r" ((long long)(value)), "r" ((long)(loc)), "r" (asi)); \
843 1.6 eeh })
844 1.9 eeh #else
845 1.9 eeh #define stda(loc, asi, value) ({ \
846 1.14 eeh register int _loc_hi, _pstate; \
847 1.9 eeh _loc_hi = (((u_int64_t)loc)>>32); \
848 1.14 eeh __asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1; " \
849 1.14 eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stda %2,[%0]%%asi; wrpr %1,0,%%pstate" : \
850 1.14 eeh "=&r" (_loc_hi), "=&r" (_pstate) : \
851 1.14 eeh "r" ((long long)(value)), "r" ((int)(loc)), "r" (_loc_hi), "r" (asi)); \
852 1.9 eeh })
853 1.9 eeh #endif
854 1.1 eeh
855 1.5 mrg #ifdef __arch64__
856 1.2 eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
857 1.2 eeh #define stxa(loc, asi, value) ({ \
858 1.6 eeh __asm __volatile("wr %2,%%g0,%%asi; stxa %0,[%1]%%asi" : : \
859 1.2 eeh "r" ((long)(value)), "r" ((long)(loc)), "r" (asi)); \
860 1.2 eeh })
861 1.2 eeh #else
862 1.2 eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
863 1.2 eeh #define stxa(loc, asi, value) ({ \
864 1.9 eeh int _stxa_lo, _stxa_hi, _loc_hi; \
865 1.9 eeh _stxa_lo = value; _stxa_hi = ((u_int64_t)value)>>32; \
866 1.14 eeh _loc_hi = (((u_int64_t)(u_long)loc)>>32); \
867 1.14 eeh __asm __volatile("wr %7,%%g0,%%asi; sllx %4,32,%1; sllx %6,32,%0; " \
868 1.14 eeh " or %1,%3,%1; rdpr %%pstate,%3; or %0,%5,%0; wrpr %3,8,%%pstate; " \
869 1.14 eeh " stxa %1,[%0]%%asi; wrpr %3,0,%%pstate" : \
870 1.14 eeh "=&r" (_loc_hi), "=&r" (_stxa_hi), "=&r" ((int)(_stxa_lo)): \
871 1.9 eeh "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)), \
872 1.9 eeh "r" ((int)(loc)), "r" (_loc_hi), "r" (asi)); \
873 1.2 eeh })
874 1.1 eeh #endif
875 1.1 eeh
876 1.2 eeh /* flush address from data cache */
877 1.2 eeh #define flush(loc) ({ \
878 1.2 eeh __asm __volatile("flush %0" : : \
879 1.2 eeh "r" ((long)(loc))); \
880 1.2 eeh })
881 1.2 eeh
882 1.6 eeh /* Flush a D$ line */
883 1.6 eeh #if 0
884 1.6 eeh #define flushline(loc) ({ \
885 1.6 eeh stxa(((paddr_t)loc)&(~0x1f), (ASI_DCACHE_TAG), 0); \
886 1.6 eeh membar_sync(); \
887 1.6 eeh })
888 1.6 eeh #else
889 1.6 eeh #define flushline(loc)
890 1.6 eeh #endif
891 1.6 eeh
892 1.6 eeh /* The following two enable or disable the dcache in the LSU control register */
893 1.6 eeh #define dcenable() ({ \
894 1.6 eeh int res; \
895 1.6 eeh __asm __volatile("ldxa [%%g0] %1,%0; or %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
896 1.6 eeh : "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
897 1.6 eeh })
898 1.6 eeh #define dcdisable() ({ \
899 1.6 eeh int res; \
900 1.6 eeh __asm __volatile("ldxa [%%g0] %1,%0; andn %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
901 1.6 eeh : "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
902 1.6 eeh })
903 1.6 eeh
904 1.6 eeh /*
905 1.6 eeh * SPARC V9 memory barrier instructions.
906 1.6 eeh */
907 1.6 eeh /* Make all stores complete before next store */
908 1.6 eeh #define membar_storestore() __asm __volatile("membar #StoreStore" : :)
909 1.6 eeh /* Make all loads complete before next store */
910 1.6 eeh #define membar_loadstore() __asm __volatile("membar #LoadStore" : :)
911 1.6 eeh /* Make all stores complete before next load */
912 1.6 eeh #define membar_storeload() __asm __volatile("membar #StoreLoad" : :)
913 1.6 eeh /* Make all loads complete before next load */
914 1.6 eeh #define membar_loadload() __asm __volatile("membar #LoadLoad" : :)
915 1.6 eeh /* Complete all outstanding memory operations and exceptions */
916 1.2 eeh #define membar_sync() __asm __volatile("membar #Sync" : :)
917 1.6 eeh /* Complete all outstanding memory operations */
918 1.6 eeh #define membar_memissue() __asm __volatile("membar #MemIssue" : :)
919 1.6 eeh /* Complete all outstanding stores before any new loads */
920 1.6 eeh #define membar_lookaside() __asm __volatile("membar #Lookaside" : :)
921 1.2 eeh
922 1.5 mrg #ifdef __arch64__
923 1.2 eeh /* read 64-bit %tick register */
924 1.2 eeh #define tick() ({ \
925 1.3 eeh register u_long _tick_tmp; \
926 1.2 eeh __asm __volatile("rdpr %%tick, %0" : "=r" (_tick_tmp) :); \
927 1.2 eeh _tick_tmp; \
928 1.2 eeh })
929 1.2 eeh #else
930 1.9 eeh /* read 64-bit %tick register on 32-bit system */
931 1.2 eeh #define tick() ({ \
932 1.10 eeh register int _tick_hi = 0, _tick_lo = 0; \
933 1.10 eeh __asm __volatile("rdpr %%tick, %1; srlx %0,32,%2; srl %0,0,%0 " \
934 1.10 eeh : "=r" (_tick_hi), "=r" (_tick_lo) : ); \
935 1.10 eeh (((u_int64_t)_tick_hi)<<32)|((u_int64_t)_tick_lo); \
936 1.2 eeh })
937 1.1 eeh #endif
938 1.2 eeh
939 1.9 eeh #ifndef _LOCORE
940 1.12 mrg extern void next_tick __P((long));
941 1.9 eeh #endif
942