Home | History | Annotate | Line # | Download | only in include
ctlreg.h revision 1.26.2.1
      1  1.26.2.1  lukem /*	$NetBSD: ctlreg.h,v 1.26.2.1 2001/08/03 04:12:27 lukem Exp $ */
      2       1.1    eeh 
      3       1.1    eeh /*
      4      1.26    eeh  * Copyright (c) 1996-2001 Eduardo Horvath
      5       1.1    eeh  *
      6       1.1    eeh  * Redistribution and use in source and binary forms, with or without
      7       1.1    eeh  * modification, are permitted provided that the following conditions
      8       1.1    eeh  * are met:
      9       1.1    eeh  * 1. Redistributions of source code must retain the above copyright
     10       1.1    eeh  *    notice, this list of conditions and the following disclaimer.
     11      1.11    eeh  *
     12      1.11    eeh  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
     13       1.1    eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     14       1.1    eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     15      1.11    eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
     16       1.1    eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     17       1.1    eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     18       1.1    eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     19       1.1    eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     20       1.1    eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     21       1.1    eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     22       1.1    eeh  * SUCH DAMAGE.
     23       1.1    eeh  *
     24       1.1    eeh  */
     25       1.1    eeh 
     26       1.1    eeh /*
     27       1.1    eeh  * Sun 4u control registers. (includes address space definitions
     28       1.1    eeh  * and some registers in control space).
     29       1.1    eeh  */
     30       1.1    eeh 
     31       1.1    eeh /*
     32       1.1    eeh  * The Alternate address spaces.
     33       1.1    eeh  *
     34       1.1    eeh  * 0x00-0x7f are privileged
     35       1.1    eeh  * 0x80-0xff can be used by users
     36       1.1    eeh  */
     37       1.1    eeh 
     38      1.26    eeh #define	ASI_LITTLE	0x08		/* This bit should make an ASI little endian */
     39       1.1    eeh 
     40      1.26    eeh #define	ASI_NUCLEUS			0x04	/* [4u] kernel address space */
     41      1.26    eeh #define	ASI_NUCLEUS_LITTLE		0x0c	/* [4u] kernel address space, little endian */
     42       1.1    eeh 
     43      1.26    eeh #define	ASI_AS_IF_USER_PRIMARY		0x10	/* [4u] primary user address space */
     44      1.26    eeh #define	ASI_AS_IF_USER_SECONDARY	0x11	/* [4u] secondary user address space */
     45       1.1    eeh 
     46      1.26    eeh #define	ASI_PHYS_CACHED			0x14	/* [4u] MMU bypass to main memory */
     47      1.26    eeh #define	ASI_PHYS_NON_CACHED		0x15	/* [4u] MMU bypass to I/O location */
     48      1.26    eeh 
     49      1.26    eeh #define	ASI_AS_IF_USER_PRIMARY_LITTLE	0x18	/* [4u] primary user address space, little endian  */
     50      1.26    eeh #define	ASI_AS_IF_USER_SECONDARY_LITTIE	0x19	/* [4u] secondary user address space, little endian  */
     51      1.26    eeh 
     52      1.26    eeh #define	ASI_PHYS_CACHED_LITTLE		0x1c	/* [4u] MMU bypass to main memory, little endian */
     53      1.26    eeh #define	ASI_PHYS_NON_CACHED_LITTLE	0x1d	/* [4u] MMU bypass to I/O location, little endian */
     54      1.26    eeh 
     55      1.26    eeh #define	ASI_NUCLEUS_QUAD_LDD		0x24	/* [4u] use w/LDDA to load 128-bit item */
     56      1.26    eeh #define	ASI_NUCLEUS_QUAD_LDD_LITTLE	0x2c	/* [4u] use w/LDDA to load 128-bit item, little endian */
     57      1.26    eeh 
     58      1.26    eeh #define	ASI_FLUSH_D_PAGE_PRIMARY	0x38	/* [4u] flush D-cache page using primary context */
     59      1.26    eeh #define	ASI_FLUSH_D_PAGE_SECONDARY	0x39	/* [4u] flush D-cache page using secondary context */
     60      1.26    eeh #define	ASI_FLUSH_D_CTX_PRIMARY		0x3a	/* [4u] flush D-cache context using primary context */
     61      1.26    eeh #define	ASI_FLUSH_D_CTX_SECONDARY	0x3b	/* [4u] flush D-cache context using secondary context */
     62      1.26    eeh 
     63      1.26    eeh #define	ASI_LSU_CONTROL_REGISTER	0x45	/* [4u] load/store unit control register */
     64      1.26    eeh 
     65      1.26    eeh #define	ASI_DCACHE_DATA			0x46	/* [4u] diagnostic access to D-cache data RAM */
     66      1.26    eeh #define	ASI_DCACHE_TAG			0x47	/* [4u] diagnostic access to D-cache tag RAM */
     67      1.26    eeh 
     68      1.26    eeh #define	ASI_INTR_DISPATCH_STATUS	0x48	/* [4u] interrupt dispatch status register */
     69      1.26    eeh #define	ASI_INTR_RECEIVE		0x49	/* [4u] interrupt receive status register */
     70      1.26    eeh #define	ASI_MID_REG			0x4a	/* [4u] hardware config and MID */
     71      1.26    eeh #define	ASI_ERROR_EN_REG		0x4b	/* [4u] asynchronous error enables */
     72      1.26    eeh #define	ASI_AFSR			0x4c	/* [4u] asynchronous fault status register */
     73      1.26    eeh #define	ASI_AFAR			0x4d	/* [4u] asynchronous fault address register */
     74      1.26    eeh 
     75      1.26    eeh #define	ASI_ICACHE_DATA			0x66	/* [4u] diagnostic access to D-cache data RAM */
     76      1.26    eeh #define	ASI_ICACHE_TAG			0x67	/* [4u] diagnostic access to D-cache tag RAM */
     77      1.26    eeh #define	ASI_FLUSH_I_PAGE_PRIMARY	0x68	/* [4u] flush D-cache page using primary context */
     78      1.26    eeh #define	ASI_FLUSH_I_PAGE_SECONDARY	0x69	/* [4u] flush D-cache page using secondary context */
     79      1.26    eeh #define	ASI_FLUSH_I_CTX_PRIMARY		0x6a	/* [4u] flush D-cache context using primary context */
     80      1.26    eeh #define	ASI_FLUSH_I_CTX_SECONDARY	0x6b	/* [4u] flush D-cache context using secondary context */
     81      1.26    eeh 
     82      1.26    eeh #define	ASI_BLOCK_AS_IF_USER_PRIMARY	0x70	/* [4u] primary user address space, block loads/stores */
     83      1.26    eeh #define	ASI_BLOCK_AS_IF_USER_SECONDARY	0x71	/* [4u] secondary user address space, block loads/stores */
     84      1.26    eeh 
     85      1.26    eeh #define	ASI_ECACHE_DIAG			0x76	/* [4u] diag access to E-cache tag and data */
     86      1.26    eeh #define	ASI_DATAPATH_ERR_REG_WRITE	0x77	/* [4u] ASI is reused */
     87      1.26    eeh 
     88      1.26    eeh #define	ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE	0x78	/* [4u] primary user address space, block loads/stores */
     89      1.26    eeh #define	ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE	0x79	/* [4u] secondary user address space, block loads/stores */
     90      1.26    eeh 
     91      1.26    eeh #define	ASI_INTERRUPT_RECEIVE_DATA	0x7f	/* [4u] interrupt receive data registers {0,1,2} */
     92      1.26    eeh #define	ASI_DATAPATH_ERR_REG_READ	0x7f	/* [4u] read access to datapath error registers (ASI reused) */
     93      1.26    eeh 
     94      1.26    eeh #define	ASI_PRIMARY			0x80	/* [4u] primary address space */
     95      1.26    eeh #define	ASI_SECONDARY			0x81	/* [4u] secondary address space */
     96      1.26    eeh #define	ASI_PRIMARY_NO_FAULT		0x82	/* [4u] primary address space, no fault */
     97      1.26    eeh #define	ASI_SECONDARY_NO_FAULT		0x83	/* [4u] secondary address space, no fault */
     98      1.26    eeh 
     99      1.26    eeh #define	ASI_PRIMARY_LITTLE		0x88	/* [4u] primary address space, little endian */
    100      1.26    eeh #define	ASI_SECONDARY_LITTLE		0x89	/* [4u] secondary address space, little endian */
    101      1.26    eeh #define	ASI_PRIMARY_NO_FAULT_LITTLE	0x8a	/* [4u] primary address space, no fault, little endian */
    102      1.26    eeh #define	ASI_SECONDARY_NO_FAULT_LITTLE	0x8b	/* [4u] secondary address space, no fault, little endian */
    103      1.26    eeh 
    104      1.26    eeh #define	ASI_PST8_PRIMARY		0xc0	/* [VIS] Eight 8-bit partial store, primary */
    105      1.26    eeh #define	ASI_PST8_SECONDARY		0xc1	/* [VIS] Eight 8-bit partial store, secondary */
    106      1.26    eeh #define	ASI_PST16_PRIMARY		0xc2	/* [VIS] Four 16-bit partial store, primary */
    107      1.26    eeh #define	ASI_PST16_SECONDARY		0xc3	/* [VIS] Fout 16-bit partial store, secondary */
    108      1.26    eeh #define	ASI_PST32_PRIMARY		0xc4	/* [VIS] Two 32-bit partial store, primary */
    109      1.26    eeh #define	ASI_PST32_SECONDARY		0xc5	/* [VIS] Two 32-bit partial store, secondary */
    110      1.26    eeh 
    111      1.26    eeh #define	ASI_PST8_PRIMARY_LITTLE		0xc8	/* [VIS] Eight 8-bit partial store, primary, little endian */
    112      1.26    eeh #define	ASI_PST8_SECONDARY_LITTLE	0xc9	/* [VIS] Eight 8-bit partial store, secondary, little endian */
    113      1.26    eeh #define	ASI_PST16_PRIMARY_LITTLE	0xca	/* [VIS] Four 16-bit partial store, primary, little endian */
    114      1.26    eeh #define	ASI_PST16_SECONDARY_LITTLE	0xcb	/* [VIS] Fout 16-bit partial store, secondary, little endian */
    115      1.26    eeh #define	ASI_PST32_PRIMARY_LITTLE	0xcc	/* [VIS] Two 32-bit partial store, primary, little endian */
    116      1.26    eeh #define	ASI_PST32_SECONDARY_LITTLE	0xcd	/* [VIS] Two 32-bit partial store, secondary, little endian */
    117      1.26    eeh 
    118      1.26    eeh #define	ASI_FL8_PRIMARY			0xd0	/* [VIS] One 8-bit load/store floating, primary */
    119      1.26    eeh #define	ASI_FL8_SECONDARY		0xd1	/* [VIS] One 8-bit load/store floating, secondary */
    120      1.26    eeh #define	ASI_FL16_PRIMARY		0xd2	/* [VIS] One 16-bit load/store floating, primary */
    121      1.26    eeh #define	ASI_FL16_SECONDARY		0xd3	/* [VIS] One 16-bit load/store floating, secondary */
    122      1.26    eeh 
    123      1.26    eeh #define	ASI_FL8_PRIMARY_LITTLE		0xd8	/* [VIS] One 8-bit load/store floating, primary, little endian */
    124      1.26    eeh #define	ASI_FL8_SECONDARY_LITTLE	0xd9	/* [VIS] One 8-bit load/store floating, secondary, little endian */
    125      1.26    eeh #define	ASI_FL16_PRIMARY_LITTLE		0xda	/* [VIS] One 16-bit load/store floating, primary, little endian */
    126      1.26    eeh #define	ASI_FL16_SECONDARY_LITTLE	0xdb	/* [VIS] One 16-bit load/store floating, secondary, little endian */
    127      1.26    eeh 
    128      1.26    eeh #define	ASI_BLOCK_COMMIT_PRIMARY	0xe0	/* [4u] block store with commit, primary */
    129      1.26    eeh #define	ASI_BLOCK_COMMIT_SECONDARY	0xe1	/* [4u] block store with commit, secondary */
    130      1.26    eeh #define	ASI_BLOCK_PRIMARY		0xf0	/* [4u] block load/store, primary */
    131      1.26    eeh #define	ASI_BLOCK_SECONDARY		0xf1	/* [4u] block load/store, secondary */
    132      1.26    eeh #define	ASI_BLOCK_PRIMARY_LITTLE	0xf8	/* [4u] block load/store, primary, little endian */
    133      1.26    eeh #define	ASI_BLOCK_SECONDARY_LITTLE	0xf9	/* [4u] block load/store, secondary, little endian */
    134       1.1    eeh 
    135       1.1    eeh 
    136       1.1    eeh /*
    137       1.1    eeh  * These are the shorter names used by Solaris
    138       1.1    eeh  */
    139       1.1    eeh 
    140      1.26    eeh #define	ASI_N		ASI_NUCLEUS
    141      1.26    eeh #define	ASI_NL		ASI_NUCLEUS_LITTLE
    142      1.26    eeh #define	ASI_AIUP	ASI_AS_IF_USER_PRIMARY
    143      1.26    eeh #define	ASI_AIUS	ASI_AS_IF_USER_SECONDARY
    144      1.26    eeh #define	ASI_AIUPL	ASI_AS_IF_USER_PRIMARY_LITTLE
    145      1.26    eeh #define	ASI_AIUSL	ASI_AS_IF_USER_SECONDARY_LITTLE
    146      1.26    eeh #define	ASI_P		ASI_PRIMARY
    147      1.26    eeh #define	ASI_S		ASI_SECONDARY
    148      1.26    eeh #define	ASI_PNF		ASI_PRIMARY_NO_FAULT
    149      1.26    eeh #define	ASI_SNF		ASI_SECONDARY_NO_FAULT
    150      1.26    eeh #define	ASI_PL		ASI_PRIMARY_LITTLE
    151      1.26    eeh #define	ASI_SL		ASI_SECONDARY_LITTLE
    152      1.26    eeh #define	ASI_PNFL	ASI_PRIMARY_NO_FAULT_LITTLE
    153      1.26    eeh #define	ASI_SNFL	ASI_SECONDARY_NO_FAULT_LITTLE
    154      1.26    eeh #define	ASI_FL8_P	ASI_FL8_PRIMARY
    155      1.26    eeh #define	ASI_FL8_S	ASI_FL8_SECONDARY
    156      1.26    eeh #define	ASI_FL16_P	ASI_FL16_PRIMARY
    157      1.26    eeh #define	ASI_FL16_S	ASI_FL16_SECONDARY
    158      1.26    eeh #define	ASI_FL8_PL	ASI_FL8_PRIMARY_LITTLE
    159      1.26    eeh #define	ASI_FL8_SL	ASI_FL8_SECONDARY_LITTLE
    160      1.26    eeh #define	ASI_FL16_PL	ASI_FL16_PRIMARY_LITTLE
    161      1.26    eeh #define	ASI_FL16_SL	ASI_FL16_SECONDARY_LITTLE
    162      1.26    eeh #define	ASI_BLK_AIUP	ASI_BLOCK_AS_IF_USER_PRIMARY
    163      1.26    eeh #define	ASI_BLK_AIUPL	ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE
    164      1.26    eeh #define	ASI_BLK_AIUS	ASI_BLOCK_AS_IF_USER_SECONDARY
    165      1.26    eeh #define	ASI_BLK_AIUSL	ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE
    166      1.26    eeh #define	ASI_BLK_COMMIT_P		ASI_BLOCK_COMMIT_PRIMARY
    167      1.26    eeh #define	ASI_BLK_COMMIT_PRIMARY		ASI_BLOCK_COMMIT_PRIMARY
    168      1.26    eeh #define	ASI_BLK_COMMIT_S		ASI_BLOCK_COMMIT_SECONDARY
    169      1.26    eeh #define	ASI_BLK_COMMIT_SECONDARY	ASI_BLOCK_COMMIT_SECONDARY
    170      1.26    eeh #define	ASI_BLK_P			ASI_BLOCK_PRIMARY
    171      1.26    eeh #define	ASI_BLK_PL			ASI_BLOCK_PRIMARY_LITTLE
    172      1.26    eeh #define	ASI_BLK_S			ASI_BLOCK_SECONDARY
    173      1.26    eeh #define	ASI_BLK_SL			ASI_BLOCK_SECONDARY_LITTLE
    174       1.1    eeh 
    175  1.26.2.1  lukem #define	PHYS_ASI(x)	(((x) | 0x08) == 0x1c)
    176      1.26    eeh #define	LITTLE_ASI(x)	((x) & ASI_LITTLE)
    177      1.14    eeh 
    178       1.1    eeh /*
    179       1.1    eeh  * The following are 4u control registers
    180       1.1    eeh  */
    181      1.18    eeh 
    182      1.18    eeh 
    183      1.18    eeh /* Get the CPU's UPAID */
    184      1.18    eeh #define	UPA_CR_MID(x)	(((x)>>17)&0x1f)
    185      1.18    eeh #define	CPU_UPAID	UPA_CR_MID(ldxa(0, ASI_MID_REG))
    186       1.1    eeh 
    187       1.1    eeh /*
    188       1.1    eeh  * [4u] MMU and Cache Control Register (MCCR)
    189       1.1    eeh  * use ASI = 0x45
    190       1.1    eeh  */
    191      1.26    eeh #define	ASI_MCCR	ASI_LSU_CONTROL_REGISTER
    192      1.26    eeh #define	MCCR		0x00
    193       1.1    eeh 
    194       1.1    eeh /* MCCR Bits and their meanings */
    195      1.26    eeh #define	MCCR_DMMU_EN	0x08
    196      1.26    eeh #define	MCCR_IMMU_EN	0x04
    197      1.26    eeh #define	MCCR_DCACHE_EN	0x02
    198      1.26    eeh #define	MCCR_ICACHE_EN	0x01
    199       1.1    eeh 
    200       1.1    eeh 
    201       1.1    eeh /*
    202       1.1    eeh  * MMU control registers
    203       1.1    eeh  */
    204       1.1    eeh 
    205       1.1    eeh /* Choose an MMU */
    206      1.26    eeh #define	ASI_DMMU		0x58
    207      1.26    eeh #define	ASI_IMMU		0x50
    208       1.1    eeh 
    209       1.1    eeh /* Other assorted MMU ASIs */
    210      1.26    eeh #define	ASI_IMMU_8KPTR		0x51
    211      1.26    eeh #define	ASI_IMMU_64KPTR		0x52
    212      1.26    eeh #define	ASI_IMMU_DATA_IN	0x54
    213      1.26    eeh #define	ASI_IMMU_TLB_DATA	0x55
    214      1.26    eeh #define	ASI_IMMU_TLB_TAG	0x56
    215      1.26    eeh #define	ASI_DMMU_8KPTR		0x59
    216      1.26    eeh #define	ASI_DMMU_64KPTR		0x5a
    217      1.26    eeh #define	ASI_DMMU_DATA_IN	0x5c
    218      1.26    eeh #define	ASI_DMMU_TLB_DATA	0x5d
    219      1.26    eeh #define	ASI_DMMU_TLB_TAG	0x5e
    220       1.1    eeh 
    221       1.1    eeh /*
    222       1.1    eeh  * The following are the control registers
    223       1.1    eeh  * They work on both MMUs unless noted.
    224       1.1    eeh  *
    225       1.1    eeh  * Register contents are defined later on individual registers.
    226       1.1    eeh  */
    227      1.26    eeh #define	TSB_TAG_TARGET		0x0
    228      1.26    eeh #define	TLB_DATA_IN		0x0
    229      1.26    eeh #define	CTX_PRIMARY		0x08	/* primary context -- DMMU only */
    230      1.26    eeh #define	CTX_SECONDARY		0x10	/* secondary context -- DMMU only */
    231      1.26    eeh #define	SFSR			0x18
    232      1.26    eeh #define	SFAR			0x20	/* fault address -- DMMU only */
    233      1.26    eeh #define	TSB			0x28
    234      1.26    eeh #define	TLB_TAG_ACCESS		0x30
    235      1.26    eeh #define	VIRTUAL_WATCHPOINT	0x38
    236      1.26    eeh #define	PHYSICAL_WATCHPOINT	0x40
    237       1.1    eeh 
    238       1.1    eeh /* Tag Target bits */
    239      1.26    eeh #define	TAG_TARGET_VA_MASK	0x03ffffffffffffffffLL
    240      1.26    eeh #define	TAG_TARGET_VA(x)	(((x)<<22)&TAG_TARGET_VA_MASK)
    241      1.26    eeh #define	TAG_TARGET_CONTEXT(x)	((x)>>48)
    242      1.26    eeh #define	TAG_TARGET(c,v)		((((uint64_t)c)<<48)|(((uint64_t)v)&TAG_TARGET_VA_MASK))
    243       1.1    eeh 
    244       1.1    eeh /* SFSR bits for both D_SFSR and I_SFSR */
    245      1.26    eeh #define	SFSR_ASI(x)		((x)>>16)
    246      1.26    eeh #define	SFSR_FT_VA_OOR_2	0x02000 /* IMMU: jumpl or return to unsupportd VA */
    247      1.26    eeh #define	SFSR_FT_VA_OOR_1	0x01000 /* fault at unsupported VA */
    248      1.26    eeh #define	SFSR_FT_NFO		0x00800	/* DMMU: Access to page marked NFO */
    249      1.26    eeh #define	SFSR_ILL_ASI		0x00400	/* DMMU: Illegal (unsupported) ASI */
    250      1.26    eeh #define	SFSR_FT_IO_ATOMIC	0x00200	/* DMMU: Atomic access to noncacheable page */
    251      1.26    eeh #define	SFSR_FT_ILL_NF		0x00100	/* DMMU: NF load or flush to page marked E (has side effects) */
    252      1.26    eeh #define	SFSR_FT_PRIV		0x00080	/* Privilege violation */
    253      1.26    eeh #define	SFSR_FT_E		0x00040	/* DMUU: value of E bit associated address */
    254      1.26    eeh #define	SFSR_CTXT(x)		(((x)>>4)&0x3)
    255      1.26    eeh #define	SFSR_CTXT_IS_PRIM(x)	(SFSR_CTXT(x)==0x00)
    256      1.26    eeh #define	SFSR_CTXT_IS_SECOND(x)	(SFSR_CTXT(x)==0x01)
    257      1.26    eeh #define	SFSR_CTXT_IS_NUCLEUS(x)	(SFSR_CTXT(x)==0x02)
    258      1.26    eeh #define	SFSR_PRIV		0x00008	/* value of PSTATE.PRIV for faulting access */
    259      1.26    eeh #define	SFSR_W			0x00004 /* DMMU: attempted write */
    260      1.26    eeh #define	SFSR_OW			0x00002 /* Overwrite; prev vault was still valid */
    261      1.26    eeh #define	SFSR_FV			0x00001	/* Fault is valid */
    262      1.26    eeh #define	SFSR_FT	(SFSR_FT_VA_OOR_2|SFSR_FT_VA_OOR_1|SFSR_FT_NFO|SFSR_ILL_ASI|SFSR_FT_IO_ATOMIC|SFSR_FT_ILL_NF|SFSR_FT_PRIV)
    263       1.1    eeh 
    264       1.3    eeh #if 0
    265       1.3    eeh /* Old bits */
    266      1.26    eeh #define	SFSR_BITS "\40\16VAT\15VAD\14NFO\13ASI\12A\11NF\10PRIV\7E\6NUCLEUS\5SECONDCTX\4PRIV\3W\2OW\1FV"
    267       1.3    eeh #else
    268       1.3    eeh /* New bits */
    269      1.26    eeh #define	SFSR_BITS "\177\20" \
    270       1.3    eeh 	"f\20\30ASI\0" "b\16VAT\0" "b\15VAD\0" "b\14NFO\0" "b\13ASI\0" "b\12A\0" "b\11NF\0" "b\10PRIV\0" \
    271       1.3    eeh 	 "b\7E\0" "b\6NUCLEUS\0" "b\5SECONDCTX\0" "b\4PRIV\0" "b\3W\0" "b\2OW\0" "b\1FV\0"
    272       1.3    eeh #endif
    273       1.3    eeh 
    274       1.3    eeh /* ASFR bits */
    275      1.26    eeh #define	ASFR_ME			0x100000000LL
    276      1.26    eeh #define	ASFR_PRIV		0x080000000LL
    277      1.26    eeh #define	ASFR_ISAP		0x040000000LL
    278      1.26    eeh #define	ASFR_ETP		0x020000000LL
    279      1.26    eeh #define	ASFR_IVUE		0x010000000LL
    280      1.26    eeh #define	ASFR_TO			0x008000000LL
    281      1.26    eeh #define	ASFR_BERR		0x004000000LL
    282      1.26    eeh #define	ASFR_LDP		0x002000000LL
    283      1.26    eeh #define	ASFR_CP			0x001000000LL
    284      1.26    eeh #define	ASFR_WP			0x000800000LL
    285      1.26    eeh #define	ASFR_EDP		0x000400000LL
    286      1.26    eeh #define	ASFR_UE			0x000200000LL
    287      1.26    eeh #define	ASFR_CE			0x000100000LL
    288      1.26    eeh #define	ASFR_ETS		0x0000f0000LL
    289      1.26    eeh #define	ASFT_P_SYND		0x00000ffffLL
    290       1.3    eeh 
    291      1.26    eeh #define	AFSR_BITS "\177\20" \
    292       1.3    eeh         "b\40ME\0"      "b\37PRIV\0"    "b\36ISAP\0"    "b\35ETP\0" \
    293       1.3    eeh         "b\34IVUE\0"    "b\33TO\0"      "b\32BERR\0"    "b\31LDP\0" \
    294       1.3    eeh         "b\30CP\0"      "b\27WP\0"      "b\26EDP\0"     "b\25UE\0" \
    295       1.3    eeh         "b\24CE\0"      "f\20\4ETS\0"   "f\0\20P_SYND\0"
    296       1.3    eeh 
    297       1.1    eeh /*
    298       1.1    eeh  * Here's the spitfire TSB control register bits.
    299       1.1    eeh  *
    300       1.1    eeh  * Each TSB entry is 16-bytes wide.  The TSB must be size aligned
    301       1.1    eeh  */
    302      1.26    eeh #define	TSB_SIZE_512		0x0	/* 8kB, etc. */
    303      1.26    eeh #define	TSB_SIZE_1K		0x01
    304      1.26    eeh #define	TSB_SIZE_2K		0x02
    305      1.26    eeh #define	TSB_SIZE_4K		0x03
    306       1.1    eeh #define	TSB_SIZE_8K		0x04
    307      1.26    eeh #define	TSB_SIZE_16K		0x05
    308      1.26    eeh #define	TSB_SIZE_32K		0x06
    309      1.26    eeh #define	TSB_SIZE_64K		0x07
    310      1.26    eeh #define	TSB_SPLIT		0x1000
    311      1.26    eeh #define	TSB_BASE		0xffffffffffffe000
    312       1.1    eeh 
    313       1.1    eeh /*  TLB Tag Access bits */
    314      1.26    eeh #define	TLB_TAG_ACCESS_VA	0xffffffffffffe000
    315      1.26    eeh #define	TLB_TAG_ACCESS_CTX	0x0000000000001fff
    316       1.1    eeh 
    317       1.1    eeh /*
    318       1.1    eeh  * TLB demap registers.  TTEs are defined in v9pte.h
    319       1.1    eeh  *
    320       1.1    eeh  * Use the address space to select between IMMU and DMMU.
    321       1.1    eeh  * The address of the register selects which context register
    322       1.1    eeh  * to read the ASI from.
    323       1.1    eeh  *
    324       1.1    eeh  * The data stored in the register is interpreted as the VA to
    325       1.1    eeh  * use.  The DEMAP_CTX_<> registers ignore the address and demap the
    326       1.1    eeh  * entire ASI.
    327       1.1    eeh  *
    328       1.1    eeh  */
    329      1.26    eeh #define	ASI_IMMU_DEMAP			0x57	/* [4u] IMMU TLB demap */
    330      1.26    eeh #define	ASI_DMMU_DEMAP			0x5f	/* [4u] IMMU TLB demap */
    331       1.1    eeh 
    332      1.26    eeh #define	DEMAP_PAGE_NUCLEUS		((0x02)<<4)	/* Demap page from kernel AS */
    333      1.26    eeh #define	DEMAP_PAGE_PRIMARY		((0x00)<<4)	/* Demap a page from primary CTXT */
    334      1.26    eeh #define	DEMAP_PAGE_SECONDARY		((0x01)<<4)	/* Demap page from secondary CTXT (DMMU only) */
    335      1.26    eeh #define	DEMAP_CTX_NUCLEUS		((0x06)<<4)	/* Demap all of kernel CTXT */
    336      1.26    eeh #define	DEMAP_CTX_PRIMARY		((0x04)<<4)	/* Demap all of primary CTXT */
    337      1.26    eeh #define	DEMAP_CTX_SECONDARY		((0x05)<<4)	/* Demap all of secondary CTXT */
    338       1.1    eeh 
    339       1.1    eeh /*
    340       1.1    eeh  * Interrupt registers.  This really gets hairy.
    341       1.1    eeh  */
    342       1.1    eeh 
    343       1.1    eeh /* IRSR -- Interrupt Receive Status Ragister */
    344      1.26    eeh #define	ASI_IRSR	0x49
    345      1.26    eeh #define	IRSR		0x00
    346      1.26    eeh #define	IRSR_BUSY	0x020
    347      1.26    eeh #define	IRSR_MID(x)	(x&0x1f)
    348       1.1    eeh 
    349       1.1    eeh /* IRDR -- Interrupt Receive Data Registers */
    350      1.26    eeh #define	ASI_IRDR	0x7f
    351      1.26    eeh #define	IRDR_0H		0x40
    352      1.26    eeh #define	IRDR_0L		0x48	/* unimplemented */
    353      1.26    eeh #define	IRDR_1H		0x50
    354      1.26    eeh #define	IRDR_1L		0x58	/* unimplemented */
    355      1.26    eeh #define	IRDR_2H		0x60
    356      1.26    eeh #define	IRDR_2L		0x68	/* unimplemented */
    357      1.26    eeh #define	IRDR_3H		0x70	/* unimplemented */
    358      1.26    eeh #define	IRDR_3L		0x78	/* unimplemented */
    359       1.1    eeh 
    360       1.1    eeh /* SOFTINT ASRs */
    361      1.26    eeh #define	SET_SOFTINT	%asr20	/* Sets these bits */
    362      1.26    eeh #define	CLEAR_SOFTINT	%asr21	/* Clears these bits */
    363      1.26    eeh #define	SOFTINT		%asr22	/* Reads the register */
    364      1.26    eeh #define	TICK_CMPR	%asr23
    365       1.1    eeh 
    366       1.1    eeh #define	TICK_INT	0x01	/* level-14 clock tick */
    367      1.26    eeh #define	SOFTINT1	(0x1<<1)
    368      1.26    eeh #define	SOFTINT2	(0x1<<2)
    369      1.26    eeh #define	SOFTINT3	(0x1<<3)
    370      1.26    eeh #define	SOFTINT4	(0x1<<4)
    371      1.26    eeh #define	SOFTINT5	(0x1<<5)
    372      1.26    eeh #define	SOFTINT6	(0x1<<6)
    373      1.26    eeh #define	SOFTINT7	(0x1<<7)
    374      1.26    eeh #define	SOFTINT8	(0x1<<8)
    375      1.26    eeh #define	SOFTINT9	(0x1<<9)
    376      1.26    eeh #define	SOFTINT10	(0x1<<10)
    377      1.26    eeh #define	SOFTINT11	(0x1<<11)
    378      1.26    eeh #define	SOFTINT12	(0x1<<12)
    379      1.26    eeh #define	SOFTINT13	(0x1<<13)
    380      1.26    eeh #define	SOFTINT14	(0x1<<14)
    381      1.26    eeh #define	SOFTINT15	(0x1<<15)
    382       1.1    eeh 
    383       1.1    eeh /* Interrupt Dispatch -- usually reserved for cross-calls */
    384      1.26    eeh #define	ASR_IDSR	0x48 /* Interrupt dispatch status reg */
    385      1.26    eeh #define	IDSR		0x00
    386      1.26    eeh #define	IDSR_NACK	0x02
    387      1.26    eeh #define	IDSR_BUSY	0x01
    388      1.26    eeh 
    389      1.26    eeh #define	ASI_INTERRUPT_DISPATCH		0x77	/* [4u] spitfire interrupt dispatch regs */
    390      1.26    eeh #define	IDCR(x)		(((x)<<14)&0x70)	/* Store anything to this address to dispatch crosscall to CPU (x) */
    391      1.26    eeh #define	IDDR_0H		0x40			/* Store data to send in these regs */
    392      1.26    eeh #define	IDDR_0L		0x48	/* unimplemented */
    393      1.26    eeh #define	IDDR_1H		0x50
    394      1.26    eeh #define	IDDR_1L		0x58	/* unimplemented */
    395      1.26    eeh #define	IDDR_2H		0x60
    396      1.26    eeh #define	IDDR_2L		0x68	/* unimplemented */
    397      1.26    eeh #define	IDDR_3H		0x70	/* unimplemented */
    398      1.26    eeh #define	IDDR_3L		0x78	/* unimplemented */
    399       1.1    eeh 
    400       1.1    eeh /*
    401       1.1    eeh  * Error registers
    402       1.1    eeh  */
    403       1.1    eeh 
    404       1.1    eeh /* Since we won't try to fix async errs, we don't care about the bits in the regs */
    405      1.26    eeh #define	ASI_AFAR	0x4d	/* Asynchronous fault address register */
    406      1.26    eeh #define	AFAR		0x00
    407      1.26    eeh #define	ASI_AFSR	0x4c	/* Asynchronous fault status register */
    408      1.26    eeh #define	AFSR		0x00
    409      1.26    eeh 
    410      1.26    eeh #define	ASI_P_EER	0x4b	/* Error enable register */
    411      1.26    eeh #define	P_EER		0x00
    412      1.26    eeh #define	P_EER_ISAPEN	0x04	/* Enable fatal on ISAP */
    413      1.26    eeh #define	P_EER_NCEEN	0x02	/* Enable trap on uncorrectable errs */
    414      1.26    eeh #define	P_EER_CEEN	0x01	/* Enable trap on correctable errs */
    415      1.26    eeh 
    416      1.26    eeh #define	ASI_DATAPATH_READ	0x7f /* Read the regs */
    417      1.26    eeh #define	ASI_DATAPATH_WRITE	0x77 /* Write to the regs */
    418      1.26    eeh #define	P_DPER_0	0x00	/* Datapath err reg 0 */
    419      1.26    eeh #define	P_DPER_1	0x18	/* Datapath err reg 1 */
    420      1.26    eeh #define	P_DCR_0		0x20	/* Datapath control reg 0 */
    421      1.26    eeh #define	P_DCR_1		0x38	/* Datapath control reg 0 */
    422       1.1    eeh 
    423       1.2    eeh 
    424       1.2    eeh /* From sparc64/asm.h which I think I'll deprecate since it makes bus.h a pain. */
    425       1.2    eeh 
    426      1.21    eeh #ifndef _LOCORE
    427       1.1    eeh /*
    428       1.2    eeh  * GCC __asm constructs for doing assembly stuff.
    429       1.1    eeh  */
    430       1.2    eeh 
    431       1.2    eeh /*
    432       1.2    eeh  * ``Routines'' to load and store from/to alternate address space.
    433       1.2    eeh  * The location can be a variable, the asi value (address space indicator)
    434       1.2    eeh  * must be a constant.
    435       1.1    eeh  *
    436       1.2    eeh  * N.B.: You can put as many special functions here as you like, since
    437       1.2    eeh  * they cost no kernel space or time if they are not used.
    438       1.1    eeh  *
    439       1.2    eeh  * These were static inline functions, but gcc screws up the constraints
    440       1.2    eeh  * on the address space identifiers (the "n"umeric value part) because
    441       1.2    eeh  * it inlines too late, so we have to use the funny valued-macro syntax.
    442       1.2    eeh  */
    443       1.6    eeh 
    444      1.20    eeh /*
    445      1.20    eeh  * Apparently the definition of bypass ASIs is that they all use the
    446      1.20    eeh  * D$ so we need to flush the D$ to make sure we don't get data pollution.
    447      1.20    eeh  */
    448       1.6    eeh 
    449      1.21    eeh static __inline__ u_char lduba __P((paddr_t loc, int asi));
    450      1.21    eeh static __inline__ u_short lduha __P((paddr_t loc, int asi));
    451      1.21    eeh static __inline__ u_int lda __P((paddr_t loc, int asi));
    452      1.21    eeh static __inline__ int ldswa __P((paddr_t loc, int asi));
    453      1.21    eeh static __inline__ u_int64_t ldxa __P((paddr_t loc, int asi));
    454      1.21    eeh static __inline__ u_int64_t ldda __P((paddr_t loc, int asi));
    455      1.21    eeh 
    456      1.21    eeh static __inline__ void stba __P((paddr_t loc, int asi, u_char value));
    457      1.21    eeh static __inline__ void stha __P((paddr_t loc, int asi, u_short value));
    458      1.21    eeh static __inline__ void sta __P((paddr_t loc, int asi, u_int value));
    459      1.21    eeh static __inline__ void stxa __P((paddr_t loc, int asi, u_int64_t value));
    460      1.21    eeh static __inline__ void stda __P((paddr_t loc, int asi, u_int64_t value));
    461      1.21    eeh 
    462      1.23    eeh #if 0
    463      1.23    eeh static __inline__ unsigned int casa __P((paddr_t loc, int asi,
    464      1.23    eeh 	unsigned int value, unsigned int oldvalue));
    465      1.23    eeh static __inline__ u_int64_t casxa __P((paddr_t loc, int asi,
    466      1.23    eeh 	u_int64_t value, u_int64_t oldvalue));
    467      1.24   fvdl #endif
    468      1.23    eeh 
    469      1.21    eeh #ifdef __arch64__
    470      1.21    eeh static __inline__ u_char
    471      1.21    eeh lduba(paddr_t loc, int asi)
    472      1.21    eeh {
    473      1.21    eeh 	register unsigned int _lduba_v;
    474      1.21    eeh 
    475      1.21    eeh 	if (PHYS_ASI(asi)) {
    476      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    477      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    478      1.21    eeh " lduba [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    479      1.21    eeh " stxa %%g0,[%1] %4; membar #Sync" :
    480      1.21    eeh 				 "=&r" (_lduba_v), "=r" (loc):
    481      1.21    eeh 				 "r" ((unsigned long)(loc)),
    482      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    483      1.21    eeh 	} else {
    484      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; lduba [%1]%%asi,%0" :
    485      1.21    eeh 				 "=r" (_lduba_v) :
    486      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    487      1.21    eeh 	}
    488      1.21    eeh 	return (_lduba_v);
    489      1.21    eeh }
    490      1.21    eeh #else
    491      1.21    eeh static __inline__ u_char
    492      1.21    eeh lduba(paddr_t loc, int asi)
    493      1.21    eeh {
    494      1.21    eeh 	register unsigned int _lduba_v, _loc_hi, _pstate;
    495      1.21    eeh 
    496      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    497      1.21    eeh 	if (PHYS_ASI(asi)) {
    498      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; "
    499      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; rdpr %%pstate,%1; "
    500      1.21    eeh " sllx %3,32,%0; or %0,%2,%0; wrpr %1,8,%%pstate; "
    501      1.21    eeh " membar #Sync; lduba [%0]%%asi,%0; wrpr %1,0,%%pstate; "
    502      1.21    eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync" :
    503      1.21    eeh 				 "=&r" (_lduba_v),  "=&r" (_pstate) :
    504      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    505      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    506      1.21    eeh 	} else {
    507      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    508      1.21    eeh " or %0,%1,%0; lduba [%0]%%asi,%0" : "=&r" (_lduba_v) :
    509      1.21    eeh 				 "r" ((unsigned long)(loc)),
    510      1.21    eeh 				 "r" (_loc_hi), "r" (asi));
    511      1.21    eeh 	}
    512      1.21    eeh 	return (_lduba_v);
    513      1.21    eeh }
    514      1.21    eeh #endif
    515      1.21    eeh 
    516      1.21    eeh #ifdef __arch64__
    517      1.21    eeh /* load half-word from alternate address space */
    518      1.21    eeh static __inline__ u_short
    519      1.21    eeh lduha(paddr_t loc, int asi)
    520      1.21    eeh {
    521      1.21    eeh 	register unsigned int _lduha_v;
    522      1.21    eeh 
    523      1.21    eeh 	if (PHYS_ASI(asi)) {
    524      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    525      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    526      1.21    eeh " lduha [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    527      1.21    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lduha_v), "=r" (loc) :
    528      1.21    eeh 				 "r" ((unsigned long)(loc)),
    529      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    530      1.21    eeh 	} else {
    531      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; lduha [%1]%%asi,%0" :
    532      1.21    eeh 				 "=r" (_lduha_v) :
    533      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    534      1.21    eeh 	}
    535      1.21    eeh 	return (_lduha_v);
    536      1.21    eeh }
    537      1.21    eeh #else
    538      1.21    eeh /* load half-word from alternate address space */
    539      1.21    eeh static __inline__ u_short
    540      1.21    eeh lduha(paddr_t loc, int asi) {
    541      1.21    eeh 	register unsigned int _lduha_v, _loc_hi, _pstate;
    542      1.21    eeh 
    543      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    544      1.21    eeh 
    545      1.21    eeh 	if (PHYS_ASI(asi)) {
    546      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1; "
    547      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; sllx %3,32,%0; "
    548      1.21    eeh " or %0,%2,%0; membar #Sync; lduha [%0]%%asi,%0; wrpr %1,0,%%pstate; "
    549      1.21    eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync" :
    550      1.21    eeh 				 "=&r" (_lduha_v), "=&r" (_pstate) :
    551      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    552      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    553      1.21    eeh 	} else {
    554      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    555      1.21    eeh " or %0,%1,%0; lduha [%0]%%asi,%0" : "=&r" (_lduha_v) :
    556      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    557      1.21    eeh 	}
    558      1.21    eeh 	return (_lduha_v);
    559      1.21    eeh }
    560      1.21    eeh #endif
    561      1.21    eeh 
    562      1.21    eeh 
    563      1.21    eeh #ifdef __arch64__
    564      1.21    eeh /* load unsigned int from alternate address space */
    565      1.21    eeh static __inline__ u_int
    566      1.21    eeh lda(paddr_t loc, int asi)
    567      1.21    eeh {
    568      1.21    eeh 	register unsigned int _lda_v;
    569      1.21    eeh 
    570      1.21    eeh 	if (PHYS_ASI(asi)) {
    571      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    572      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    573      1.21    eeh " lda [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    574      1.21    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lda_v), "=r" (loc) :
    575      1.21    eeh 				 "r" ((unsigned long)(loc)),
    576      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    577      1.21    eeh 	} else {
    578      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; lda [%1]%%asi,%0" :
    579      1.21    eeh 				 "=r" (_lda_v) :
    580      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    581      1.21    eeh 	}
    582      1.21    eeh 	return (_lda_v);
    583      1.21    eeh }
    584      1.21    eeh 
    585      1.21    eeh /* load signed int from alternate address space */
    586      1.21    eeh static __inline__ int
    587      1.21    eeh ldswa(paddr_t loc, int asi)
    588      1.21    eeh {
    589      1.21    eeh 	register int _lda_v;
    590      1.21    eeh 
    591      1.21    eeh 	if (PHYS_ASI(asi)) {
    592      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    593      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    594      1.21    eeh " ldswa [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    595      1.21    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lda_v), "=r" (loc) :
    596      1.21    eeh 				 "r" ((unsigned long)(loc)),
    597      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    598      1.21    eeh 	} else {
    599      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; ldswa [%1]%%asi,%0" :
    600      1.21    eeh 				 "=r" (_lda_v) :
    601      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    602      1.21    eeh 	}
    603      1.21    eeh 	return (_lda_v);
    604      1.21    eeh }
    605      1.21    eeh #else	/* __arch64__ */
    606      1.21    eeh /* load unsigned int from alternate address space */
    607      1.21    eeh static __inline__ u_int
    608      1.21    eeh lda(paddr_t loc, int asi)
    609      1.21    eeh {
    610      1.21    eeh 	register unsigned int _lda_v, _loc_hi, _pstate;
    611      1.21    eeh 
    612      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    613      1.21    eeh 	if (PHYS_ASI(asi)) {
    614      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;"
    615      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; "
    616      1.21    eeh " sllx %3,32,%0; or %0,%2,%0; membar #Sync;lda [%0]%%asi,%0; "
    617      1.21    eeh " wrpr %1,0,%%pstate; andn %2,0x1f,%1; membar #Sync; "
    618      1.21    eeh " stxa %%g0,[%1] %5; membar #Sync" : "=&r" (_lda_v), "=&r" (_pstate) :
    619      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    620      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    621      1.21    eeh 	} else {
    622      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    623      1.21    eeh " or %0,%1,%0; lda [%0]%%asi,%0" : "=&r" (_lda_v) :
    624      1.21    eeh 				 "r" ((unsigned long)(loc)),
    625      1.21    eeh 				 "r" (_loc_hi), "r" (asi));
    626      1.21    eeh 	}
    627      1.21    eeh 	return (_lda_v);
    628      1.21    eeh }
    629      1.21    eeh 
    630      1.21    eeh /* load signed int from alternate address space */
    631      1.21    eeh static __inline__ int
    632      1.21    eeh ldswa(paddr_t loc, int asi)
    633      1.21    eeh {
    634      1.21    eeh 	register int _lda_v, _loc_hi, _pstate;
    635      1.21    eeh 
    636      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    637      1.21    eeh 	if (PHYS_ASI(asi)) {
    638      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;"
    639      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; sllx %3,32,%0;"
    640      1.21    eeh " or %0,%2,%0; membar #Sync; ldswa [%0]%%asi,%0; wrpr %1,0,%%pstate; "
    641      1.21    eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync" :
    642      1.21    eeh 				 "=&r" (_lda_v), "=&r" (_pstate) :
    643      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    644      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    645      1.21    eeh 	} else {
    646      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    647      1.21    eeh " or %0,%1,%0; ldswa [%0]%%asi,%0" : "=&r" (_lda_v) :
    648      1.21    eeh 				 "r" ((unsigned long)(loc)),
    649      1.21    eeh 				 "r" (_loc_hi), "r" (asi));
    650      1.21    eeh 	}
    651      1.21    eeh 	return (_lda_v);
    652      1.21    eeh }
    653      1.21    eeh #endif /* __arch64__ */
    654      1.21    eeh 
    655      1.21    eeh #ifdef	__arch64__
    656      1.21    eeh /* load 64-bit int from alternate address space -- these should never be used */
    657      1.21    eeh static __inline__ u_int64_t
    658      1.21    eeh ldda(paddr_t loc, int asi)
    659      1.21    eeh {
    660      1.21    eeh 	register long long _lda_v;
    661      1.21    eeh 
    662      1.21    eeh 	if (PHYS_ASI(asi)) {
    663      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    664      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    665      1.21    eeh " ldda [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    666      1.21    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lda_v), "=&r" (loc) :
    667      1.21    eeh 				 "r" ((unsigned long)(loc)),
    668      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    669      1.21    eeh 	} else {
    670      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; ldda [%1]%%asi,%0" :
    671      1.21    eeh 				 "=r" (_lda_v) :
    672      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    673      1.21    eeh 	}
    674      1.21    eeh 	return (_lda_v);
    675      1.21    eeh }
    676      1.21    eeh #else
    677      1.21    eeh /* load 64-bit int from alternate address space */
    678      1.21    eeh static __inline__ u_int64_t
    679      1.21    eeh ldda(paddr_t loc, int asi)
    680      1.21    eeh {
    681      1.21    eeh 	register long long _lda_v, _loc_hi, _pstate;
    682      1.21    eeh 
    683      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    684      1.21    eeh 	if (PHYS_ASI(asi)) {
    685      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;"
    686      1.21    eeh " andn %2,0x1f,%0; rdpr %%pstate,%1; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate;"
    687      1.21    eeh " sllx %3,32,%0; or %0,%2,%0; membar #Sync; ldda [%0]%%asi,%0; wrpr %1,0,%%pstate; "
    688      1.21    eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync" :
    689      1.21    eeh 				 "=&r" (_lda_v), "=&r" (_pstate) :
    690      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    691      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    692      1.21    eeh 	} else {
    693      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    694      1.21    eeh " or %0,%1,%0; ldda [%0]%%asi,%0" : "=&r" (_lda_v) :
    695      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    696      1.21    eeh 	}
    697      1.21    eeh 	return (_lda_v);
    698      1.21    eeh }
    699      1.21    eeh #endif
    700      1.21    eeh 
    701      1.21    eeh 
    702      1.21    eeh #ifdef __arch64__
    703      1.21    eeh /* native load 64-bit int from alternate address space w/64-bit compiler*/
    704      1.21    eeh static __inline__ u_int64_t
    705      1.21    eeh ldxa(paddr_t loc, int asi)
    706      1.21    eeh {
    707      1.21    eeh 	register unsigned long _lda_v;
    708      1.21    eeh 
    709      1.21    eeh 	if (PHYS_ASI(asi)) {
    710      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    711      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    712      1.21    eeh " ldxa [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    713      1.21    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lda_v), "=r" (loc) :
    714      1.21    eeh 				 "r" ((unsigned long)(loc)),
    715      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    716      1.21    eeh 	} else {
    717      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; ldxa [%1]%%asi,%0" :
    718      1.21    eeh 				 "=r" (_lda_v) :
    719      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    720      1.21    eeh 	}
    721      1.21    eeh 	return (_lda_v);
    722      1.21    eeh }
    723      1.21    eeh #else
    724      1.21    eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
    725      1.21    eeh static __inline__ u_int64_t
    726      1.21    eeh ldxa(paddr_t loc, int asi)
    727      1.21    eeh {
    728      1.21    eeh 	register unsigned long _ldxa_lo, _ldxa_hi, _loc_hi;
    729      1.21    eeh 
    730      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    731      1.21    eeh 	if (PHYS_ASI(asi)) {
    732      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; "
    733      1.21    eeh " andn %2,0x1f,%0; rdpr %%pstate,%1; stxa %%g0,[%0] %5; "
    734      1.21    eeh " sllx %3,32,%0; wrpr %1,8,%%pstate; or %0,%2,%0; membar #Sync; ldxa [%0]%%asi,%0; "
    735      1.21    eeh " wrpr %1,0,%%pstate; andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync; "
    736      1.21    eeh " srlx %0,32,%1; srl %0,0,%0" :
    737      1.21    eeh 				 "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) :
    738      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    739      1.21    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    740      1.21    eeh 	} else {
    741      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    742      1.21    eeh " or %0,%2,%0; ldxa [%0]%%asi,%0; srlx %0,32,%1; srl %0,0,%0;" :
    743      1.21    eeh 				 "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) :
    744      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    745      1.21    eeh 				 "r" (asi));
    746      1.21    eeh 	}
    747      1.21    eeh 	return ((((int64_t)_ldxa_hi)<<32)|_ldxa_lo);
    748      1.21    eeh }
    749      1.21    eeh #endif
    750      1.21    eeh 
    751      1.21    eeh /* store byte to alternate address space */
    752      1.21    eeh #ifdef __arch64__
    753      1.21    eeh static __inline__ void
    754      1.21    eeh stba(paddr_t loc, int asi, u_char value)
    755      1.21    eeh {
    756      1.21    eeh 	if (PHYS_ASI(asi)) {
    757      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; stba %1,[%2]%%asi;"
    758      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" :
    759      1.23    eeh 			"=&r" (loc) :
    760      1.23    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    761      1.23    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG));
    762      1.21    eeh 	} else {
    763      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; stba %0,[%1]%%asi" : :
    764      1.23    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    765      1.23    eeh 			"r" (asi));
    766      1.21    eeh 	}
    767      1.21    eeh }
    768      1.21    eeh #else
    769      1.21    eeh static __inline__ void
    770      1.21    eeh stba(paddr_t loc, int asi, u_char value)
    771      1.21    eeh {
    772      1.21    eeh 	register int _loc_hi, _pstate;
    773      1.21    eeh 
    774      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    775      1.21    eeh 	if (PHYS_ASI(asi)) {
    776      1.21    eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;"
    777      1.21    eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stba %2,[%0]%%asi; wrpr %1,0,%%pstate; "
    778      1.21    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync" :
    779      1.21    eeh 				 "=&r" (_loc_hi), "=&r" (_pstate) :
    780      1.21    eeh 				 "r" ((int)(value)), "r" ((unsigned long)(loc)),
    781      1.21    eeh 				 "r" (_loc_hi), "r" (asi), "n" (ASI_DCACHE_TAG));
    782      1.21    eeh 	} else {
    783      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    784      1.21    eeh " or %2,%0,%0; stba %1,[%0]%%asi" : "=&r" (_loc_hi) :
    785      1.21    eeh 				 "r" ((int)(value)), "r" ((unsigned long)(loc)),
    786      1.21    eeh 				 "r" (_loc_hi), "r" (asi));
    787      1.21    eeh 	}
    788      1.21    eeh }
    789      1.21    eeh #endif
    790      1.21    eeh 
    791      1.21    eeh /* store half-word to alternate address space */
    792      1.21    eeh #ifdef __arch64__
    793      1.21    eeh static __inline__ void
    794      1.21    eeh stha(paddr_t loc, int asi, u_short value)
    795      1.21    eeh {
    796      1.21    eeh 	if (PHYS_ASI(asi)) {
    797      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; stha %1,[%2]%%asi;"
    798      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" :
    799      1.23    eeh 			"=&r" (loc) :
    800      1.21    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    801      1.22    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    802      1.21    eeh 	} else {
    803      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; stha %0,[%1]%%asi" : :
    804      1.23    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    805      1.23    eeh 			"r" (asi) : "memory");
    806      1.21    eeh 	}
    807      1.21    eeh }
    808      1.21    eeh #else
    809      1.21    eeh static __inline__ void
    810      1.21    eeh stha(paddr_t loc, int asi, u_short value)
    811      1.21    eeh {
    812      1.21    eeh 	register int _loc_hi, _pstate;
    813      1.21    eeh 
    814      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    815      1.21    eeh 	if (PHYS_ASI(asi)) {
    816      1.21    eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;"
    817      1.21    eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stha %2,[%0]%%asi; wrpr %1,0,%%pstate; "
    818      1.21    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync" :
    819      1.23    eeh 			"=&r" (_loc_hi), "=&r" (_pstate) :
    820      1.23    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    821      1.23    eeh 			"r" (_loc_hi), "r" (asi),
    822      1.23    eeh 			"n" (ASI_DCACHE_TAG) : "memory");
    823      1.21    eeh 	} else {
    824      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    825      1.21    eeh " or %2,%0,%0; stha %1,[%0]%%asi" : "=&r" (_loc_hi) :
    826      1.21    eeh 				 "r" ((int)(value)), "r" ((unsigned long)(loc)),
    827      1.22    eeh 				 "r" (_loc_hi), "r" (asi) : "memory");
    828      1.21    eeh 	}
    829      1.21    eeh }
    830      1.21    eeh #endif
    831      1.21    eeh 
    832      1.21    eeh 
    833      1.21    eeh /* store int to alternate address space */
    834      1.21    eeh #ifdef __arch64__
    835      1.21    eeh static __inline__ void
    836      1.21    eeh sta(paddr_t loc, int asi, u_int value)
    837      1.21    eeh {
    838      1.21    eeh 	if (PHYS_ASI(asi)) {
    839      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sta %1,[%2]%%asi;"
    840      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" :
    841      1.23    eeh 			"=&r" (loc) :
    842      1.23    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    843      1.23    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    844      1.21    eeh 	} else {
    845      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; sta %0,[%1]%%asi" : :
    846      1.23    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    847      1.23    eeh 			"r" (asi) : "memory");
    848      1.21    eeh 	}
    849      1.21    eeh }
    850      1.21    eeh #else
    851      1.21    eeh static __inline__ void
    852      1.21    eeh sta(paddr_t loc, int asi, u_int value)
    853      1.21    eeh {
    854      1.21    eeh 	register int _loc_hi, _pstate;
    855      1.21    eeh 
    856      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    857      1.21    eeh 	if (PHYS_ASI(asi)) {
    858      1.21    eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;"
    859      1.21    eeh " or %3,%0,%0; wrpr %1,8,%%pstate; sta %2,[%0]%%asi; wrpr %1,0,%%pstate; "
    860      1.21    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync" :
    861      1.23    eeh 			"=&r" (_loc_hi), "=&r" (_pstate) :
    862      1.23    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    863      1.23    eeh 			"r" (_loc_hi), "r" (asi),
    864      1.23    eeh 			"n" (ASI_DCACHE_TAG) : "memory");
    865      1.21    eeh 	} else {
    866      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    867      1.21    eeh " or %2,%0,%0; sta %1,[%0]%%asi" : "=&r" (_loc_hi) :
    868      1.21    eeh 				 "r" ((int)(value)), "r" ((unsigned long)(loc)),
    869      1.22    eeh 				 "r" (_loc_hi), "r" (asi) : "memory");
    870      1.21    eeh 	}
    871      1.21    eeh }
    872      1.21    eeh #endif
    873      1.21    eeh 
    874      1.21    eeh /* store 64-bit int to alternate address space */
    875      1.21    eeh #ifdef __arch64__
    876      1.21    eeh static __inline__ void
    877      1.21    eeh stda(paddr_t loc, int asi, u_int64_t value)
    878      1.21    eeh {
    879      1.21    eeh 	if (PHYS_ASI(asi)) {
    880      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; stda %1,[%2]%%asi;"
    881      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" :
    882      1.23    eeh 			"=&r" (loc) :
    883      1.23    eeh 			"r" ((long long)(value)), "r" ((unsigned long)(loc)),
    884      1.23    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    885      1.21    eeh 	} else {
    886      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; stda %0,[%1]%%asi" : :
    887      1.23    eeh 			"r" ((long long)(value)), "r" ((unsigned long)(loc)),
    888      1.23    eeh 			"r" (asi) : "memory");
    889      1.21    eeh 	}
    890      1.21    eeh }
    891      1.21    eeh #else
    892      1.21    eeh static __inline__ void
    893      1.21    eeh stda(paddr_t loc, int asi, u_int64_t value)
    894      1.21    eeh {
    895      1.21    eeh 	register int _loc_hi, _pstate;
    896      1.21    eeh 
    897      1.21    eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    898      1.21    eeh 	if (PHYS_ASI(asi)) {
    899      1.21    eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1; "
    900      1.21    eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stda %2,[%0]%%asi; wrpr %1,0,%%pstate;"
    901      1.21    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync" :
    902      1.23    eeh 			"=&r" (_loc_hi), "=&r" (_pstate) :
    903      1.23    eeh 			"r" ((long long)(value)), "r" ((unsigned long)(loc)),
    904      1.23    eeh 			"r" (_loc_hi), "r" (asi),
    905      1.23    eeh 			"n" (ASI_DCACHE_TAG) : "memory");
    906      1.21    eeh 	} else {
    907      1.21    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    908      1.23    eeh " or %2,%0,%0; stda %1,[%0]%%asi" :
    909      1.23    eeh 			"=&r" (_loc_hi) :
    910      1.23    eeh 			"r" ((long long)(value)), "r" ((unsigned long)(loc)),
    911      1.23    eeh 			"r" (_loc_hi), "r" (asi) : "memory");
    912      1.21    eeh 	}
    913      1.21    eeh }
    914      1.21    eeh #endif
    915      1.21    eeh 
    916      1.21    eeh #ifdef __arch64__
    917      1.21    eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
    918      1.21    eeh static __inline__ void
    919      1.21    eeh stxa(paddr_t loc, int asi, u_int64_t value)
    920      1.21    eeh {
    921      1.21    eeh 	if (PHYS_ASI(asi)) {
    922      1.21    eeh 		__asm __volatile("wr %3,%%g0,%%asi; stxa %1,[%2]%%asi;"
    923      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" :
    924      1.23    eeh 			"=&r" (asi) :
    925      1.23    eeh 			"r" ((unsigned long)(value)),
    926      1.23    eeh 			"r" ((unsigned long)(loc)),
    927      1.23    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    928      1.21    eeh 	} else {
    929      1.21    eeh 		__asm __volatile("wr %2,%%g0,%%asi; stxa %0,[%1]%%asi" : :
    930      1.23    eeh 			"r" ((unsigned long)(value)),
    931      1.23    eeh 			"r" ((unsigned long)(loc)), "r" (asi) : "memory");
    932      1.21    eeh 	}
    933      1.21    eeh }
    934      1.21    eeh #else
    935      1.21    eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
    936      1.21    eeh static __inline__ void
    937      1.21    eeh stxa(paddr_t loc, int asi, u_int64_t value)
    938      1.21    eeh {
    939      1.21    eeh 	int _stxa_lo, _stxa_hi, _loc_hi;
    940      1.21    eeh 
    941      1.21    eeh 	_stxa_lo = value;
    942      1.21    eeh 	_stxa_hi = ((u_int64_t)value)>>32;
    943      1.21    eeh 	_loc_hi = (((u_int64_t)(u_long)loc)>>32);
    944      1.21    eeh 
    945      1.21    eeh 	if (PHYS_ASI(asi)) {
    946      1.21    eeh 		__asm __volatile("wr %7,%%g0,%%asi; sllx %4,32,%1; sllx %6,32,%0; "
    947      1.23    eeh " or %1,%3,%1; rdpr %%pstate,%2; or %0,%5,%0; wrpr %2,8,%%pstate; "
    948      1.23    eeh " stxa %1,[%0]%%asi; wrpr %2,0,%%pstate; "
    949      1.21    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %8; membar #Sync" :
    950      1.21    eeh 				 "=&r" (_loc_hi), "=&r" (_stxa_hi),
    951      1.21    eeh 				 "=&r" ((int)(_stxa_lo)) :
    952      1.21    eeh 				 "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)),
    953      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    954      1.22    eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    955      1.21    eeh 	} else {
    956      1.21    eeh 		__asm __volatile("wr %6,%%g0,%%asi; sllx %3,32,%1; sllx %5,32,%0; "
    957      1.21    eeh " or %1,%2,%1; or %0,%4,%0; stxa %1,[%0]%%asi" :
    958      1.21    eeh 				 "=&r" (_loc_hi), "=&r" (_stxa_hi) :
    959      1.21    eeh 				 "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)),
    960      1.21    eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    961      1.22    eeh 				 "r" (asi) : "memory");
    962      1.21    eeh 	}
    963      1.21    eeh }
    964      1.21    eeh #endif
    965      1.21    eeh 
    966      1.24   fvdl #if 0
    967      1.23    eeh #ifdef __arch64__
    968      1.23    eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
    969      1.23    eeh static __inline__ u_int64_t
    970      1.23    eeh casxa(paddr_t loc, int asi, u_int64_t value, u_int64_t oldvalue)
    971      1.23    eeh {
    972      1.23    eeh 	if (PHYS_ASI(asi)) {
    973      1.23    eeh 		__asm __volatile("wr %4,%%g0,%%asi; casxa [%3]%%asi,%2,%1;"
    974      1.23    eeh " andn %3,0x1f,%0; membar #Sync; stxa %%g0,[%0] %5; membar #Sync" :
    975      1.23    eeh 			"=&r" (loc), "+r" (value) :
    976      1.23    eeh 			"r" ((unsigned long)(oldvalue)),
    977      1.23    eeh 			"r" ((unsigned long)(loc)),
    978      1.23    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    979      1.23    eeh 	} else {
    980      1.23    eeh 		__asm __volatile("wr %3,%%g0,%%asi; casxa [%1]%%asi,%2,%0" :
    981      1.23    eeh 			"+r" (value) :
    982      1.23    eeh 			"r" ((unsigned long)(loc)), "r" (oldvalue), "r" (asi) :
    983      1.23    eeh 			"memory");
    984      1.23    eeh 	}
    985      1.23    eeh 	return (value);
    986      1.23    eeh }
    987      1.23    eeh #else
    988      1.23    eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
    989      1.23    eeh static __inline__ u_int64_t
    990      1.23    eeh casxa(paddr_t loc, int asi, u_int64_t value, u_int64_t oldvalue)
    991      1.23    eeh {
    992      1.23    eeh 	int _casxa_lo, _casxa_hi, _loc_hi, _oval_hi;
    993      1.23    eeh 
    994      1.23    eeh 	_casxa_lo = value;
    995      1.23    eeh 	_casxa_hi = ((u_int64_t)value)>>32;
    996      1.23    eeh 	_oval_hi = ((u_int64_t)oldvalue)>>32;
    997      1.23    eeh 	_loc_hi = (((u_int64_t)(u_long)loc)>>32);
    998      1.23    eeh 
    999      1.25    eeh #ifdef __notyet
   1000      1.25    eeh /*
   1001      1.25    eeh  * gcc cannot handle this since it thinks it has >10 asm operands.
   1002      1.25    eeh  */
   1003      1.23    eeh 	if (PHYS_ASI(asi)) {
   1004      1.25    eeh 		__asm __volatile("wr %6,%%g0,%%asi; sllx %1,32,%1; sllx %0,32,%0; "
   1005      1.25    eeh " sllx %3,32,%3; or %1,%2,%1; rdpr %%pstate,%2; or %0,%4,%0; or %3,%5,%3; "
   1006      1.23    eeh " wrpr %2,8,%%pstate; casxa [%0]%%asi,%3,%1; wrpr %2,0,%%pstate; "
   1007      1.25    eeh " andn %0,0x1f,%3;  membar #Sync; stxa %%g0,[%3] %7; membar #Sync; "
   1008      1.23    eeh " sll %1,0,%2; srax %1,32,%1 " :
   1009      1.25    eeh 			"+r" (_loc_hi), "+r" (_casxa_hi),
   1010      1.23    eeh 			"+r" (_casxa_lo), "+r" (_oval_hi) :
   1011      1.25    eeh 			"r" ((unsigned long)(loc)),
   1012      1.25    eeh 			"r" ((unsigned int)(oldvalue)),
   1013      1.25    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG));
   1014      1.23    eeh 	} else {
   1015      1.23    eeh 		__asm __volatile("wr %7,%%g0,%%asi; sllx %1,32,%1; sllx %5,32,%0; "
   1016      1.23    eeh " or %1,%2,%1; sllx %3,32,%2; or %0,%4,%0; or %2,%4,%2; "
   1017      1.23    eeh " casxa [%0]%%asi,%2,%1; sll %1,0,%2; srax %o1,32,%o1 " :
   1018      1.23    eeh 			"=&r" (_loc_hi), "+r" (_casxa_hi), "+r" (_casxa_lo) :
   1019      1.25    eeh 			"r" ((int)(_oval_hi)), "r" ((int)(oldvalue)),
   1020      1.23    eeh 			"r" ((unsigned long)(loc)), "r" (_loc_hi),
   1021      1.23    eeh 			"r" (asi) : "memory");
   1022      1.23    eeh 	}
   1023      1.25    eeh #endif
   1024      1.25    eeh 	return (((u_int64_t)_casxa_hi<<32)|(u_int64_t)_casxa_lo);
   1025      1.23    eeh }
   1026      1.23    eeh #endif
   1027      1.24   fvdl #endif /* 0 */
   1028      1.23    eeh 
   1029      1.21    eeh #if 0
   1030       1.9    eeh #ifdef __arch64__
   1031       1.2    eeh /* load byte from alternate address space */
   1032       1.6    eeh #define	lduba(loc, asi) ({ \
   1033      1.16    eeh 	register unsigned int _lduba_v; \
   1034      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1035      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; " \
   1036      1.20    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; " \
   1037      1.20    eeh " lduba [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; " \
   1038      1.20    eeh " stxa %%g0,[%1] %4; membar #Sync" : \
   1039      1.20    eeh 		"=&r" (_lduba_v), "=r" (loc): \
   1040      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1041       1.6    eeh 	} else { \
   1042      1.16    eeh 		__asm __volatile("wr %2,%%g0,%%asi; lduba [%1]%%asi,%0" : \
   1043      1.16    eeh 		"=r" (_lduba_v) : \
   1044      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi)); \
   1045       1.6    eeh 	} \
   1046       1.6    eeh 	_lduba_v; \
   1047       1.6    eeh })
   1048       1.6    eeh #else
   1049       1.9    eeh /* load byte from alternate address space */
   1050       1.9    eeh #define	lduba(loc, asi) ({ \
   1051      1.16    eeh 	register unsigned int _lduba_v, _loc_hi, _pstate; \
   1052       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1053      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1054      1.14    eeh 		__asm __volatile("wr %4,%%g0,%%asi; " \
   1055      1.14    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; rdpr %%pstate,%1; " \
   1056      1.14    eeh " sllx %3,32,%0; or %0,%2,%0; wrpr %1,8,%%pstate; " \
   1057      1.20    eeh " membar #Sync; lduba [%0]%%asi,%0; wrpr %1,0,%%pstate; " \
   1058      1.20    eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync" : \
   1059      1.14    eeh 		"=&r" (_lduba_v),  "=&r" (_pstate) : \
   1060      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), \
   1061       1.9    eeh 		"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1062       1.9    eeh 	} else { \
   1063      1.17    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
   1064      1.17    eeh " or %0,%1,%0; lduba [%0]%%asi,%0" : "=&r" (_lduba_v) : \
   1065      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)); \
   1066       1.9    eeh 	} \
   1067       1.9    eeh 	_lduba_v; \
   1068       1.9    eeh })
   1069       1.9    eeh #endif
   1070       1.2    eeh 
   1071       1.9    eeh #ifdef __arch64__
   1072       1.2    eeh /* load half-word from alternate address space */
   1073       1.6    eeh #define	lduha(loc, asi) ({ \
   1074      1.16    eeh 	register unsigned int _lduha_v; \
   1075      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1076      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; " \
   1077      1.20    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; " \
   1078      1.20    eeh " lduha [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; " \
   1079      1.20    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lduha_v), "=r" (loc) : \
   1080      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1081       1.6    eeh 	} else { \
   1082       1.6    eeh 		__asm __volatile("wr %2,%%g0,%%asi; lduha [%1]%%asi,%0" : "=r" (_lduha_v) : \
   1083      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi)); \
   1084       1.6    eeh 	} \
   1085       1.6    eeh 	_lduha_v; \
   1086       1.6    eeh })
   1087       1.6    eeh #else
   1088       1.9    eeh /* load half-word from alternate address space */
   1089       1.9    eeh #define	lduha(loc, asi) ({ \
   1090      1.16    eeh 	register unsigned int _lduha_v, _loc_hi, _pstate; \
   1091       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1092      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1093      1.14    eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1; " \
   1094      1.14    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; sllx %3,32,%0; " \
   1095      1.20    eeh " or %0,%2,%0; membar #Sync; lduha [%0]%%asi,%0; wrpr %1,0,%%pstate; " \
   1096      1.20    eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync" : \
   1097      1.14    eeh 		"=&r" (_lduha_v), "=&r" (_pstate) : \
   1098      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), \
   1099       1.9    eeh 		"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1100       1.9    eeh 	} else { \
   1101      1.17    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
   1102      1.17    eeh " or %0,%1,%0; lduha [%0]%%asi,%0" : "=&r" (_lduha_v) : \
   1103      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)); \
   1104       1.9    eeh 	} \
   1105       1.9    eeh 	_lduha_v; \
   1106       1.9    eeh })
   1107       1.9    eeh #endif
   1108       1.2    eeh 
   1109       1.9    eeh #ifdef __arch64__
   1110       1.6    eeh /* load unsigned int from alternate address space */
   1111       1.6    eeh #define	lda(loc, asi) ({ \
   1112      1.19    eeh 	register unsigned int _lda_v; \
   1113      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1114      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; " \
   1115      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; " \
   1116      1.20    eeh " lda [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; " \
   1117      1.20    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lda_v), "=r" (loc) : \
   1118      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1119       1.6    eeh 	} else { \
   1120       1.6    eeh 		__asm __volatile("wr %2,%%g0,%%asi; lda [%1]%%asi,%0" : "=r" (_lda_v) : \
   1121      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi)); \
   1122       1.6    eeh 	} \
   1123       1.6    eeh 	_lda_v; \
   1124       1.6    eeh })
   1125       1.6    eeh 
   1126       1.6    eeh /* load signed int from alternate address space */
   1127       1.6    eeh #define	ldswa(loc, asi) ({ \
   1128       1.6    eeh 	register int _lda_v; \
   1129      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1130      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; " \
   1131      1.21    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; " \
   1132      1.20    eeh " ldswa [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; " \
   1133      1.20    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lda_v), "=r" (loc) : \
   1134      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1135       1.6    eeh 	} else { \
   1136       1.6    eeh 		__asm __volatile("wr %2,%%g0,%%asi; ldswa [%1]%%asi,%0" : "=r" (_lda_v) : \
   1137      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi)); \
   1138       1.6    eeh 	} \
   1139       1.6    eeh 	_lda_v; \
   1140       1.6    eeh })
   1141       1.9    eeh #else	/* __arch64__ */
   1142       1.9    eeh /* load unsigned int from alternate address space */
   1143       1.9    eeh #define	lda(loc, asi) ({ \
   1144      1.19    eeh 	register unsigned int _lda_v, _loc_hi, _pstate; \
   1145       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1146      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1147      1.14    eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;" \
   1148      1.14    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; " \
   1149      1.14    eeh " sllx %3,32,%0; or %0,%2,%0; membar #Sync;lda [%0]%%asi,%0; " \
   1150      1.20    eeh " wrpr %1,0,%%pstate; andn %2,0x1f,%1; membar #Sync; " \
   1151      1.20    eeh " stxa %%g0,[%1] %5; membar #Sync" : "=&r" (_lda_v), "=&r" (_pstate) : \
   1152      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), \
   1153       1.9    eeh 		"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1154       1.9    eeh 	} else { \
   1155      1.17    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
   1156      1.17    eeh " or %0,%1,%0; lda [%0]%%asi,%0" : "=&r" (_lda_v) : \
   1157      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)); \
   1158       1.9    eeh 	} \
   1159       1.9    eeh 	_lda_v; \
   1160       1.9    eeh })
   1161       1.9    eeh 
   1162       1.9    eeh /* load signed int from alternate address space */
   1163       1.9    eeh #define	ldswa(loc, asi) ({ \
   1164      1.14    eeh 	register int _lda_v, _loc_hi, _pstate; \
   1165       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1166      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1167      1.14    eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;" \
   1168      1.14    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; sllx %3,32,%0;" \
   1169      1.20    eeh " or %0,%2,%0; membar #Sync; ldswa [%0]%%asi,%0; wrpr %1,0,%%pstate; " \
   1170      1.20    eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync" : \
   1171      1.14    eeh 		"=&r" (_lda_v), "=&r" (_pstate) : \
   1172      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), \
   1173       1.9    eeh 		"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1174       1.9    eeh 	} else { \
   1175      1.17    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
   1176      1.17    eeh " or %0,%1,%0; ldswa [%0]%%asi,%0" : "=&r" (_lda_v) : \
   1177      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)); \
   1178       1.9    eeh 	} \
   1179       1.9    eeh 	_lda_v; \
   1180       1.9    eeh })
   1181       1.9    eeh #endif /* __arch64__ */
   1182       1.6    eeh 
   1183       1.9    eeh #ifdef	__arch64__
   1184      1.20    eeh /* load 64-bit int from alternate address space -- these should never be used */
   1185       1.6    eeh #define	ldda(loc, asi) ({ \
   1186       1.6    eeh 	register long long _lda_v; \
   1187      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1188      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; " \
   1189      1.20    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; " \
   1190      1.20    eeh " ldda [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; " \
   1191      1.20    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lda_v), "=&r" (loc) : \
   1192      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1193       1.6    eeh 	} else { \
   1194       1.6    eeh 		__asm __volatile("wr %2,%%g0,%%asi; ldda [%1]%%asi,%0" : "=r" (_lda_v) : \
   1195      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi)); \
   1196       1.6    eeh 	} \
   1197       1.6    eeh 	_lda_v; \
   1198       1.2    eeh })
   1199       1.9    eeh #else
   1200       1.9    eeh /* load 64-bit int from alternate address space */
   1201       1.9    eeh #define	ldda(loc, asi) ({ \
   1202      1.14    eeh 	register long long _lda_v, _loc_hi, _pstate; \
   1203       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1204      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1205      1.14    eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;" \
   1206      1.14    eeh " andn %2,0x1f,%0; rdpr %%pstate,%1; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate;" \
   1207      1.20    eeh " sllx %3,32,%0; or %0,%2,%0; membar #Sync; ldda [%0]%%asi,%0; wrpr %1,0,%%pstate; " \
   1208      1.20    eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync" : \
   1209      1.14    eeh 		 "=&r" (_lda_v), "=&r" (_pstate) : \
   1210      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1211       1.9    eeh 	} else { \
   1212      1.17    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; " \
   1213      1.17    eeh " or %0,%1,%0; ldda [%0]%%asi,%0" : "=&r" (_lda_v) : \
   1214      1.17    eeh 			"r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)); \
   1215       1.9    eeh 	} \
   1216       1.9    eeh 	_lda_v; \
   1217       1.9    eeh })
   1218       1.9    eeh #endif
   1219       1.2    eeh 
   1220       1.6    eeh #ifdef __arch64__
   1221       1.6    eeh /* native load 64-bit int from alternate address space w/64-bit compiler*/
   1222       1.6    eeh #define	ldxa(loc, asi) ({ \
   1223      1.16    eeh 	register unsigned long _lda_v; \
   1224      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1225      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; "\
   1226      1.20    eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; " \
   1227      1.20    eeh " ldxa [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; " \
   1228      1.20    eeh " stxa %%g0,[%1] %4; membar #Sync" : "=&r" (_lda_v), "=r" (loc) : \
   1229      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1230       1.6    eeh 	} else { \
   1231       1.6    eeh 		__asm __volatile("wr %2,%%g0,%%asi; ldxa [%1]%%asi,%0" : "=r" (_lda_v) : \
   1232      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (asi)); \
   1233       1.6    eeh 	} \
   1234       1.6    eeh 	_lda_v; \
   1235       1.6    eeh })
   1236       1.6    eeh #else
   1237       1.6    eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
   1238       1.6    eeh #define	ldxa(loc, asi) ({ \
   1239      1.16    eeh 	register unsigned long _ldxa_lo, _ldxa_hi, _loc_hi; \
   1240       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1241      1.14    eeh 	if (PHYS_ASI(asi)) { \
   1242       1.9    eeh 		__asm __volatile("wr %4,%%g0,%%asi; " \
   1243      1.14    eeh " andn %2,0x1f,%0; rdpr %%pstate,%1; stxa %%g0,[%0] %5; " \
   1244      1.14    eeh " sllx %3,32,%0; wrpr %1,8,%%pstate; or %0,%2,%0; membar #Sync; ldxa [%0]%%asi,%0; " \
   1245      1.20    eeh " wrpr %1,0,%%pstate; andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync; " \
   1246      1.20    eeh " srlx %0,32,%1; srl %0,0,%0" : \
   1247       1.9    eeh 		"=&r" (_ldxa_lo), "=&r" (_ldxa_hi) : \
   1248      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), \
   1249       1.9    eeh 		"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1250       1.6    eeh 	} else { \
   1251      1.10    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
   1252      1.17    eeh " or %0,%2,%0; ldxa [%0]%%asi,%0; srlx %0,32,%1; srl %0,0,%0;" : \
   1253       1.9    eeh 		"=&r" (_ldxa_lo), "=&r" (_ldxa_hi) : \
   1254      1.16    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)); \
   1255       1.6    eeh 	} \
   1256       1.6    eeh 	((((int64_t)_ldxa_hi)<<32)|_ldxa_lo); \
   1257       1.2    eeh })
   1258       1.6    eeh #endif
   1259       1.2    eeh 
   1260       1.2    eeh 
   1261      1.20    eeh /* store byte to alternate address space */
   1262       1.9    eeh #ifdef __arch64__
   1263      1.20    eeh #define	stba(loc, asi, value) ({ \
   1264      1.17    eeh 	if (PHYS_ASI(asi)) { \
   1265      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; stba %1,[%2]%%asi;" \
   1266      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" : "=&r" (loc) : \
   1267      1.20    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1268      1.20    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1269      1.20    eeh 	} else { \
   1270      1.20    eeh 		__asm __volatile("wr %2,%%g0,%%asi; stba %0,[%1]%%asi" : : \
   1271      1.20    eeh 		"r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (asi)); \
   1272      1.17    eeh 	} \
   1273       1.6    eeh })
   1274       1.9    eeh #else
   1275       1.9    eeh #define	stba(loc, asi, value) ({ \
   1276      1.14    eeh 	register int _loc_hi, _pstate; \
   1277       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1278      1.17    eeh 	if (PHYS_ASI(asi)) { \
   1279      1.17    eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;" \
   1280      1.20    eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stba %2,[%0]%%asi; wrpr %1,0,%%pstate; " \
   1281      1.20    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync" : \
   1282      1.14    eeh 		"=&r" (_loc_hi), "=&r" (_pstate) : \
   1283      1.17    eeh 		"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1284      1.20    eeh 		"r" (_loc_hi), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1285      1.17    eeh 	} else { \
   1286      1.17    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
   1287      1.17    eeh " or %2,%0,%0; stba %1,[%0]%%asi" : "=&r" (_loc_hi) : \
   1288      1.17    eeh 		"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1289      1.17    eeh 		"r" (_loc_hi), "r" (asi)); \
   1290      1.17    eeh 	} \
   1291       1.9    eeh })
   1292       1.9    eeh #endif
   1293       1.6    eeh 
   1294       1.6    eeh /* store half-word to alternate address space */
   1295       1.9    eeh #ifdef __arch64__
   1296       1.6    eeh #define	stha(loc, asi, value) ({ \
   1297      1.20    eeh 	if (PHYS_ASI(asi)) { \
   1298      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; stha %1,[%2]%%asi;" \
   1299      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" : "=&r" (loc) : \
   1300      1.20    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1301      1.20    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1302      1.20    eeh 	} else { \
   1303       1.6    eeh 	__asm __volatile("wr %2,%%g0,%%asi; stha %0,[%1]%%asi" : : \
   1304      1.16    eeh 	    "r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (asi)); \
   1305      1.20    eeh 	} \
   1306       1.6    eeh })
   1307       1.9    eeh #else
   1308       1.9    eeh #define	stha(loc, asi, value) ({ \
   1309      1.14    eeh 	register int _loc_hi, _pstate; \
   1310       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1311      1.17    eeh 	if (PHYS_ASI(asi)) { \
   1312      1.17    eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;" \
   1313      1.20    eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stha %2,[%0]%%asi; wrpr %1,0,%%pstate; " \
   1314      1.20    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync" : \
   1315      1.14    eeh 		"=&r" (_loc_hi), "=&r" (_pstate) : \
   1316      1.17    eeh 		"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1317      1.20    eeh 		"r" (_loc_hi), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1318      1.17    eeh 	} else { \
   1319      1.17    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
   1320      1.17    eeh " or %2,%0,%0; stha %1,[%0]%%asi" : "=&r" (_loc_hi) : \
   1321      1.17    eeh 	    "r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1322      1.17    eeh 		"r" (_loc_hi), "r" (asi)); \
   1323      1.17    eeh 	} \
   1324       1.9    eeh })
   1325       1.9    eeh #endif
   1326       1.6    eeh 
   1327       1.6    eeh /* store int to alternate address space */
   1328       1.9    eeh #ifdef __arch64__
   1329       1.6    eeh #define	sta(loc, asi, value) ({ \
   1330      1.20    eeh 	if (PHYS_ASI(asi)) { \
   1331      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; sta %1,[%2]%%asi;" \
   1332      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" : "=&r" (loc) : \
   1333      1.20    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1334      1.20    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1335      1.20    eeh 	} else { \
   1336       1.6    eeh 	__asm __volatile("wr %2,%%g0,%%asi; sta %0,[%1]%%asi" : : \
   1337      1.16    eeh 	    "r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (asi)); \
   1338      1.20    eeh 	} \
   1339       1.6    eeh })
   1340       1.9    eeh #else
   1341       1.9    eeh #define	sta(loc, asi, value) ({ \
   1342      1.14    eeh 	register int _loc_hi, _pstate; \
   1343       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1344      1.17    eeh 	if (PHYS_ASI(asi)) { \
   1345      1.17    eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;" \
   1346      1.20    eeh " or %3,%0,%0; wrpr %1,8,%%pstate; sta %2,[%0]%%asi; wrpr %1,0,%%pstate; " \
   1347      1.20    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync" : \
   1348      1.14    eeh 		"=&r" (_loc_hi), "=&r" (_pstate) : \
   1349      1.17    eeh 		"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1350      1.20    eeh 		"r" (_loc_hi), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1351      1.17    eeh 	} else { \
   1352      1.17    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
   1353      1.17    eeh " or %2,%0,%0; sta %1,[%0]%%asi" : "=&r" (_loc_hi) : \
   1354      1.17    eeh 		"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1355      1.17    eeh 		"r" (_loc_hi), "r" (asi)); \
   1356      1.17    eeh 	} \
   1357       1.9    eeh })
   1358       1.9    eeh #endif
   1359       1.6    eeh 
   1360       1.6    eeh /* store 64-bit int to alternate address space */
   1361       1.9    eeh #ifdef __arch64__
   1362       1.6    eeh #define	stda(loc, asi, value) ({ \
   1363      1.20    eeh 	if (PHYS_ASI(asi)) { \
   1364      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; stda %1,[%2]%%asi;" \
   1365      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" : "=&r" (loc) : \
   1366      1.20    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1367      1.20    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1368      1.20    eeh 	} else { \
   1369       1.6    eeh 	__asm __volatile("wr %2,%%g0,%%asi; stda %0,[%1]%%asi" : : \
   1370      1.16    eeh 	    "r" ((long long)(value)), "r" ((unsigned long)(loc)), "r" (asi)); \
   1371      1.20    eeh 	} \
   1372       1.6    eeh })
   1373       1.9    eeh #else
   1374       1.9    eeh #define	stda(loc, asi, value) ({ \
   1375      1.14    eeh 	register int _loc_hi, _pstate; \
   1376       1.9    eeh 	_loc_hi = (((u_int64_t)loc)>>32); \
   1377      1.17    eeh 	if (PHYS_ASI(asi)) { \
   1378      1.14    eeh 	__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1; " \
   1379      1.20    eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stda %2,[%0]%%asi; wrpr %1,0,%%pstate;" \
   1380      1.20    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync" : \
   1381      1.14    eeh 		"=&r" (_loc_hi), "=&r" (_pstate) : \
   1382      1.17    eeh 		"r" ((long long)(value)), "r" ((unsigned long)(loc)), \
   1383      1.20    eeh 		"r" (_loc_hi), "r" (asi), "n" (ASI_DCACHE_TAG)); \
   1384      1.17    eeh 	} else { \
   1385      1.17    eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; " \
   1386      1.17    eeh " or %2,%0,%0; stda %1,[%0]%%asi" : "=&r" (_loc_hi) : \
   1387      1.17    eeh 		"r" ((long long)(value)), "r" ((unsigned long)(loc)), \
   1388      1.17    eeh 		"r" (_loc_hi), "r" (asi)); \
   1389      1.17    eeh 	} \
   1390       1.9    eeh })
   1391       1.9    eeh #endif
   1392       1.1    eeh 
   1393       1.5    mrg #ifdef __arch64__
   1394       1.2    eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
   1395       1.2    eeh #define	stxa(loc, asi, value) ({ \
   1396      1.20    eeh 	if (PHYS_ASI(asi)) { \
   1397      1.20    eeh 		__asm __volatile("wr %3,%%g0,%%asi; stxa %1,[%2]%%asi;" \
   1398      1.23    eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync" : "=&r" (loc) : \
   1399      1.20    eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)), \
   1400      1.20    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1401      1.20    eeh 	} else { \
   1402       1.6    eeh 	__asm __volatile("wr %2,%%g0,%%asi; stxa %0,[%1]%%asi" : : \
   1403      1.16    eeh 	    "r" ((unsigned long)(value)), "r" ((unsigned long)(loc)), "r" (asi)); \
   1404       1.2    eeh })
   1405       1.2    eeh #else
   1406       1.2    eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
   1407       1.2    eeh #define	stxa(loc, asi, value) ({ \
   1408       1.9    eeh 	int _stxa_lo, _stxa_hi, _loc_hi; \
   1409       1.9    eeh 	_stxa_lo = value; _stxa_hi = ((u_int64_t)value)>>32; \
   1410      1.14    eeh 	_loc_hi = (((u_int64_t)(u_long)loc)>>32); \
   1411      1.17    eeh 	if (PHYS_ASI(asi)) { \
   1412      1.17    eeh 		__asm __volatile("wr %7,%%g0,%%asi; sllx %4,32,%1; sllx %6,32,%0; " \
   1413      1.23    eeh " or %1,%3,%1; rdpr %%pstate,%2; or %0,%5,%0; wrpr %2,8,%%pstate; " \
   1414      1.23    eeh " stxa %1,[%0]%%asi; wrpr %2,0,%%pstate; "  \
   1415      1.20    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %8; membar #Sync": \
   1416      1.17    eeh 		"=&r" (_loc_hi), "=&r" (_stxa_hi), "=&r" ((int)(_stxa_lo)): \
   1417      1.17    eeh 		"r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)), \
   1418      1.20    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), \
   1419      1.20    eeh 		"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1420      1.17    eeh 	} else { \
   1421      1.17    eeh 	__asm __volatile("wr %6,%%g0,%%asi; sllx %3,32,%1; sllx %5,32,%0; " \
   1422      1.17    eeh " or %1,%2,%1; or %0,%4,%0; stxa %1,[%0]%%asi" : \
   1423      1.17    eeh 	    "=&r" (_loc_hi), "=&r" (_stxa_hi) : \
   1424       1.9    eeh 	    "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)), \
   1425      1.16    eeh 	    "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)); \
   1426      1.17    eeh 	} \
   1427       1.2    eeh })
   1428       1.1    eeh #endif
   1429      1.23    eeh 
   1430      1.23    eeh 
   1431      1.23    eeh #ifdef __arch64__
   1432      1.23    eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
   1433      1.23    eeh #define	casxa(loc, asi, value, ovalue) ({ \
   1434      1.23    eeh 	if (PHYS_ASI(asi)) { \
   1435      1.23    eeh 		__asm __volatile("wr %5,%%g0,%%asi; casxa [%4]%%asi,%3, %1;" \
   1436      1.23    eeh " andn %4,0x1f,%0; membar #Sync; stxa %%g0,[%0] %5; membar #Sync" : \
   1437      1.23    eeh 			"=&r" (loc), "=&r" (value) : \
   1438      1.23    eeh 			"r" ((unsigned long)(value)),  "r" ((unsigned long)(ovalue)), \
   1439      1.23    eeh 			"r" ((unsigned long)(loc)), \
   1440      1.23    eeh 			"r" (asi), "n" (ASI_DCACHE_TAG)); \
   1441      1.23    eeh 	} else { \
   1442      1.23    eeh 	__asm __volatile("wr %4,%%g0,%%asi; casxa [%3]%%asi,%2,%1" : \
   1443      1.23    eeh 	    "=&r" (value) : \
   1444      1.23    eeh 	    "r" ((unsigned long)(value)), "r" ((unsigned long)(ovalue), \
   1445      1.23    eeh 	    "r" ((unsigned long)(loc)), "r" (asi)); \
   1446      1.23    eeh })
   1447      1.23    eeh #else
   1448      1.23    eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
   1449      1.23    eeh #define	casxa(loc, asi, value, ovalue) ({ \
   1450      1.23    eeh 	int _casxa_lo, _casxa_hi, _oval_lo, _oval_hi, _loc_hi; \
   1451      1.23    eeh 	_casxa_lo = value; _casxa_hi = ((u_int64_t)value)>>32; \
   1452      1.23    eeh 	_oval_lo = ovalue; _oval_hi = ((u_int64_t)ovalue)>>32; \
   1453      1.23    eeh 	_loc_hi = (((u_int64_t)(u_long)loc)>>32); \
   1454      1.23    eeh 	if (PHYS_ASI(asi)) { \
   1455      1.23    eeh 		__asm __volatile("wr %9,%%g0,%%asi; sllx %4,32,%1; sllx %8,32,%0; " \
   1456      1.23    eeh " or %1,%3,%1; rdpr %%pstate,%3; or %0,%5,%0; wrpr %3,8,%%pstate; " \
   1457      1.23    eeh " casxa %1,[%0]%%asi; wrpr %3,0,%%pstate; "  \
   1458      1.23    eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %8; membar #Sync": \
   1459      1.23    eeh 		"=&r" (_casxa_hi), "=&r" ((int)(_casxa_lo)): \
   1460      1.23    eeh 		"r" ((int)(_casxa_lo)), "r" ((int)(_casxa_hi)), \
   1461      1.23    eeh 		"r" ((int)(_oval_lo)), "r" ((int)(_oval_hi)), \
   1462      1.23    eeh 		"r" ((unsigned long)(loc)), "r" (_loc_hi), \
   1463      1.23    eeh 		"r" (asi), "n" (ASI_DCACHE_TAG) : \
   1464      1.23    eeh 		"r" (loc), "r", (oval_lo) \
   1465      1.23    eeh 	} else { \
   1466      1.23    eeh 	__asm __volatile("wr %6,%%g0,%%asi; sllx %3,32,%1; sllx %5,32,%0; " \
   1467      1.23    eeh " or %1,%2,%1; or %0,%4,%0; stxa %1,[%0]%%asi" : \
   1468      1.23    eeh 	    "=&r" (_loc_hi), "=&r" (_stxa_hi) : \
   1469      1.23    eeh 	    "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)), \
   1470      1.23    eeh 	    "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)); \
   1471      1.23    eeh 	} \
   1472      1.23    eeh })
   1473      1.23    eeh #endif
   1474      1.21    eeh #endif
   1475      1.23    eeh 
   1476       1.1    eeh 
   1477       1.2    eeh /* flush address from data cache */
   1478      1.26    eeh #define	flush(loc) ({ \
   1479       1.2    eeh 	__asm __volatile("flush %0" : : \
   1480      1.16    eeh 	     "r" ((unsigned long)(loc))); \
   1481       1.2    eeh })
   1482       1.2    eeh 
   1483       1.6    eeh /* Flush a D$ line */
   1484       1.6    eeh #if 0
   1485      1.26    eeh #define	flushline(loc) ({ \
   1486       1.6    eeh 	stxa(((paddr_t)loc)&(~0x1f), (ASI_DCACHE_TAG), 0); \
   1487       1.6    eeh         membar_sync(); \
   1488       1.6    eeh })
   1489       1.6    eeh #else
   1490      1.26    eeh #define	flushline(loc)
   1491       1.6    eeh #endif
   1492       1.6    eeh 
   1493       1.6    eeh /* The following two enable or disable the dcache in the LSU control register */
   1494      1.26    eeh #define	dcenable() ({ \
   1495       1.6    eeh 	int res; \
   1496       1.6    eeh 	__asm __volatile("ldxa [%%g0] %1,%0; or %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
   1497       1.6    eeh 		: "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
   1498       1.6    eeh })
   1499      1.26    eeh #define	dcdisable() ({ \
   1500       1.6    eeh 	int res; \
   1501       1.6    eeh 	__asm __volatile("ldxa [%%g0] %1,%0; andn %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
   1502       1.6    eeh 		: "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
   1503       1.6    eeh })
   1504       1.6    eeh 
   1505       1.6    eeh /*
   1506       1.6    eeh  * SPARC V9 memory barrier instructions.
   1507       1.6    eeh  */
   1508       1.6    eeh /* Make all stores complete before next store */
   1509      1.26    eeh #define	membar_storestore() __asm __volatile("membar #StoreStore" : :)
   1510       1.6    eeh /* Make all loads complete before next store */
   1511      1.26    eeh #define	membar_loadstore() __asm __volatile("membar #LoadStore" : :)
   1512       1.6    eeh /* Make all stores complete before next load */
   1513      1.26    eeh #define	membar_storeload() __asm __volatile("membar #StoreLoad" : :)
   1514       1.6    eeh /* Make all loads complete before next load */
   1515      1.26    eeh #define	membar_loadload() __asm __volatile("membar #LoadLoad" : :)
   1516       1.6    eeh /* Complete all outstanding memory operations and exceptions */
   1517      1.26    eeh #define	membar_sync() __asm __volatile("membar #Sync" : :)
   1518       1.6    eeh /* Complete all outstanding memory operations */
   1519      1.26    eeh #define	membar_memissue() __asm __volatile("membar #MemIssue" : :)
   1520       1.6    eeh /* Complete all outstanding stores before any new loads */
   1521      1.26    eeh #define	membar_lookaside() __asm __volatile("membar #Lookaside" : :)
   1522       1.2    eeh 
   1523       1.5    mrg #ifdef __arch64__
   1524       1.2    eeh /* read 64-bit %tick register */
   1525       1.2    eeh #define	tick() ({ \
   1526       1.3    eeh 	register u_long _tick_tmp; \
   1527       1.2    eeh 	__asm __volatile("rdpr %%tick, %0" : "=r" (_tick_tmp) :); \
   1528       1.2    eeh 	_tick_tmp; \
   1529       1.2    eeh })
   1530       1.2    eeh #else
   1531       1.9    eeh /* read 64-bit %tick register on 32-bit system */
   1532       1.2    eeh #define	tick() ({ \
   1533      1.25    eeh 	register u_int _tick_hi = 0, _tick_lo = 0; \
   1534      1.25    eeh 	__asm __volatile("rdpr %%tick, %0; srl %0,0,%1; srlx %0,32,%0 " \
   1535      1.10    eeh 		: "=r" (_tick_hi), "=r" (_tick_lo) : ); \
   1536      1.10    eeh 	(((u_int64_t)_tick_hi)<<32)|((u_int64_t)_tick_lo); \
   1537       1.2    eeh })
   1538       1.1    eeh #endif
   1539       1.2    eeh 
   1540      1.12    mrg extern void next_tick __P((long));
   1541       1.9    eeh #endif
   1542